109344530SPriyanka Jain /*
209344530SPriyanka Jain * Copyright 2010 Freescale Semiconductor, Inc.
309344530SPriyanka Jain *
409344530SPriyanka Jain * Author: Priyanka Jain <Priyanka.Jain@freescale.com>
509344530SPriyanka Jain *
6*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
709344530SPriyanka Jain */
809344530SPriyanka Jain
909344530SPriyanka Jain /*
1009344530SPriyanka Jain * This file provides Date & Time support (no alarms) for PT7C4338 chip.
1109344530SPriyanka Jain *
1209344530SPriyanka Jain * This file is based on drivers/rtc/ds1337.c
1309344530SPriyanka Jain *
1409344530SPriyanka Jain * PT7C4338 chip is manufactured by Pericom Technology Inc.
1509344530SPriyanka Jain * It is a serial real-time clock which provides
1609344530SPriyanka Jain * 1)Low-power clock/calendar.
1709344530SPriyanka Jain * 2)Programmable square-wave output.
1809344530SPriyanka Jain * It has 56 bytes of nonvolatile RAM.
1909344530SPriyanka Jain */
2009344530SPriyanka Jain
2109344530SPriyanka Jain #include <common.h>
2209344530SPriyanka Jain #include <command.h>
2309344530SPriyanka Jain #include <rtc.h>
2409344530SPriyanka Jain #include <i2c.h>
2509344530SPriyanka Jain
2609344530SPriyanka Jain /* RTC register addresses */
2709344530SPriyanka Jain #define RTC_SEC_REG_ADDR 0x0
2809344530SPriyanka Jain #define RTC_MIN_REG_ADDR 0x1
2909344530SPriyanka Jain #define RTC_HR_REG_ADDR 0x2
3009344530SPriyanka Jain #define RTC_DAY_REG_ADDR 0x3
3109344530SPriyanka Jain #define RTC_DATE_REG_ADDR 0x4
3209344530SPriyanka Jain #define RTC_MON_REG_ADDR 0x5
3309344530SPriyanka Jain #define RTC_YR_REG_ADDR 0x6
3409344530SPriyanka Jain #define RTC_CTL_STAT_REG_ADDR 0x7
3509344530SPriyanka Jain
3609344530SPriyanka Jain /* RTC second register address bit */
3709344530SPriyanka Jain #define RTC_SEC_BIT_CH 0x80 /* Clock Halt (in Register 0) */
3809344530SPriyanka Jain
3909344530SPriyanka Jain /* RTC control and status register bits */
4009344530SPriyanka Jain #define RTC_CTL_STAT_BIT_RS0 0x1 /* Rate select 0 */
4109344530SPriyanka Jain #define RTC_CTL_STAT_BIT_RS1 0x2 /* Rate select 1 */
4209344530SPriyanka Jain #define RTC_CTL_STAT_BIT_SQWE 0x10 /* Square Wave Enable */
4309344530SPriyanka Jain #define RTC_CTL_STAT_BIT_OSF 0x20 /* Oscillator Stop Flag */
4409344530SPriyanka Jain #define RTC_CTL_STAT_BIT_OUT 0x80 /* Output Level Control */
4509344530SPriyanka Jain
4609344530SPriyanka Jain /* RTC reset value */
4709344530SPriyanka Jain #define RTC_PT7C4338_RESET_VAL \
4809344530SPriyanka Jain (RTC_CTL_STAT_BIT_RS0 | RTC_CTL_STAT_BIT_RS1 | RTC_CTL_STAT_BIT_OUT)
4909344530SPriyanka Jain
5009344530SPriyanka Jain /****** Helper functions ****************************************/
rtc_read(u8 reg)5109344530SPriyanka Jain static u8 rtc_read(u8 reg)
5209344530SPriyanka Jain {
5309344530SPriyanka Jain return i2c_reg_read(CONFIG_SYS_I2C_RTC_ADDR, reg);
5409344530SPriyanka Jain }
5509344530SPriyanka Jain
rtc_write(u8 reg,u8 val)5609344530SPriyanka Jain static void rtc_write(u8 reg, u8 val)
5709344530SPriyanka Jain {
5809344530SPriyanka Jain i2c_reg_write(CONFIG_SYS_I2C_RTC_ADDR, reg, val);
5909344530SPriyanka Jain }
6009344530SPriyanka Jain /****************************************************************/
6109344530SPriyanka Jain
6209344530SPriyanka Jain /* Get the current time from the RTC */
rtc_get(struct rtc_time * tmp)6309344530SPriyanka Jain int rtc_get(struct rtc_time *tmp)
6409344530SPriyanka Jain {
6509344530SPriyanka Jain int ret = 0;
6609344530SPriyanka Jain u8 sec, min, hour, mday, wday, mon, year, ctl_stat;
6709344530SPriyanka Jain
6809344530SPriyanka Jain ctl_stat = rtc_read(RTC_CTL_STAT_REG_ADDR);
6909344530SPriyanka Jain sec = rtc_read(RTC_SEC_REG_ADDR);
7009344530SPriyanka Jain min = rtc_read(RTC_MIN_REG_ADDR);
7109344530SPriyanka Jain hour = rtc_read(RTC_HR_REG_ADDR);
7209344530SPriyanka Jain wday = rtc_read(RTC_DAY_REG_ADDR);
7309344530SPriyanka Jain mday = rtc_read(RTC_DATE_REG_ADDR);
7409344530SPriyanka Jain mon = rtc_read(RTC_MON_REG_ADDR);
7509344530SPriyanka Jain year = rtc_read(RTC_YR_REG_ADDR);
7609344530SPriyanka Jain debug("Get RTC year: %02x mon: %02x mday: %02x wday: %02x "
7709344530SPriyanka Jain "hr: %02x min: %02x sec: %02x control_status: %02x\n",
7809344530SPriyanka Jain year, mon, mday, wday, hour, min, sec, ctl_stat);
7909344530SPriyanka Jain
8009344530SPriyanka Jain if (ctl_stat & RTC_CTL_STAT_BIT_OSF) {
8109344530SPriyanka Jain printf("### Warning: RTC oscillator has stopped\n");
8209344530SPriyanka Jain /* clear the OSF flag */
8309344530SPriyanka Jain rtc_write(RTC_CTL_STAT_REG_ADDR,
8409344530SPriyanka Jain rtc_read(RTC_CTL_STAT_REG_ADDR)\
8509344530SPriyanka Jain & ~RTC_CTL_STAT_BIT_OSF);
8609344530SPriyanka Jain ret = -1;
8709344530SPriyanka Jain }
8809344530SPriyanka Jain
8909344530SPriyanka Jain tmp->tm_sec = bcd2bin(sec & 0x7F);
9009344530SPriyanka Jain tmp->tm_min = bcd2bin(min & 0x7F);
9109344530SPriyanka Jain tmp->tm_hour = bcd2bin(hour & 0x3F);
9209344530SPriyanka Jain tmp->tm_mday = bcd2bin(mday & 0x3F);
9309344530SPriyanka Jain tmp->tm_mon = bcd2bin(mon & 0x1F);
9409344530SPriyanka Jain tmp->tm_year = bcd2bin(year) + 2000;
9509344530SPriyanka Jain tmp->tm_wday = bcd2bin((wday - 1) & 0x07);
9609344530SPriyanka Jain tmp->tm_yday = 0;
9709344530SPriyanka Jain tmp->tm_isdst = 0;
9809344530SPriyanka Jain debug("Get DATE: %4d-%02d-%02d (wday=%d) TIME: %2d:%02d:%02d\n",
9909344530SPriyanka Jain tmp->tm_year, tmp->tm_mon, tmp->tm_mday, tmp->tm_wday,
10009344530SPriyanka Jain tmp->tm_hour, tmp->tm_min, tmp->tm_sec);
10109344530SPriyanka Jain
10209344530SPriyanka Jain return ret;
10309344530SPriyanka Jain }
10409344530SPriyanka Jain
10509344530SPriyanka Jain /* Set the RTC */
rtc_set(struct rtc_time * tmp)10609344530SPriyanka Jain int rtc_set(struct rtc_time *tmp)
10709344530SPriyanka Jain {
10809344530SPriyanka Jain debug("Set DATE: %4d-%02d-%02d (wday=%d) TIME: %2d:%02d:%02d\n",
10909344530SPriyanka Jain tmp->tm_year, tmp->tm_mon, tmp->tm_mday, tmp->tm_wday,
11009344530SPriyanka Jain tmp->tm_hour, tmp->tm_min, tmp->tm_sec);
11109344530SPriyanka Jain
11209344530SPriyanka Jain rtc_write(RTC_YR_REG_ADDR, bin2bcd(tmp->tm_year % 100));
11309344530SPriyanka Jain rtc_write(RTC_MON_REG_ADDR, bin2bcd(tmp->tm_mon));
11409344530SPriyanka Jain rtc_write(RTC_DAY_REG_ADDR, bin2bcd(tmp->tm_wday + 1));
11509344530SPriyanka Jain rtc_write(RTC_DATE_REG_ADDR, bin2bcd(tmp->tm_mday));
11609344530SPriyanka Jain rtc_write(RTC_HR_REG_ADDR, bin2bcd(tmp->tm_hour));
11709344530SPriyanka Jain rtc_write(RTC_MIN_REG_ADDR, bin2bcd(tmp->tm_min));
11809344530SPriyanka Jain rtc_write(RTC_SEC_REG_ADDR, bin2bcd(tmp->tm_sec));
11909344530SPriyanka Jain
12009344530SPriyanka Jain return 0;
12109344530SPriyanka Jain }
12209344530SPriyanka Jain
12309344530SPriyanka Jain /* Reset the RTC */
rtc_reset(void)12409344530SPriyanka Jain void rtc_reset(void)
12509344530SPriyanka Jain {
12609344530SPriyanka Jain rtc_write(RTC_SEC_REG_ADDR, 0x00); /* clearing Clock Halt */
12709344530SPriyanka Jain rtc_write(RTC_CTL_STAT_REG_ADDR, RTC_PT7C4338_RESET_VAL);
12809344530SPriyanka Jain }
129