xref: /rk3399_rockchip-uboot/drivers/rtc/ds1337.c (revision 2bd3cab33525e107be1dc67f5172dd5eadb18d52)
10c698dcaSJean-Christophe PLAGNIOL-VILLARD /*
25b5eb9caSWolfgang Denk  * (C) Copyright 2001-2008
30c698dcaSJean-Christophe PLAGNIOL-VILLARD  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
40c698dcaSJean-Christophe PLAGNIOL-VILLARD  * Keith Outwater, keith_outwater@mvis.com`
50c698dcaSJean-Christophe PLAGNIOL-VILLARD  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
70c698dcaSJean-Christophe PLAGNIOL-VILLARD  */
80c698dcaSJean-Christophe PLAGNIOL-VILLARD 
90c698dcaSJean-Christophe PLAGNIOL-VILLARD /*
100c698dcaSJean-Christophe PLAGNIOL-VILLARD  * Date & Time support (no alarms) for Dallas Semiconductor (now Maxim)
110c698dcaSJean-Christophe PLAGNIOL-VILLARD  * DS1337 Real Time Clock (RTC).
120c698dcaSJean-Christophe PLAGNIOL-VILLARD  */
130c698dcaSJean-Christophe PLAGNIOL-VILLARD 
140c698dcaSJean-Christophe PLAGNIOL-VILLARD #include <common.h>
150c698dcaSJean-Christophe PLAGNIOL-VILLARD #include <command.h>
160c698dcaSJean-Christophe PLAGNIOL-VILLARD #include <rtc.h>
170c698dcaSJean-Christophe PLAGNIOL-VILLARD #include <i2c.h>
180c698dcaSJean-Christophe PLAGNIOL-VILLARD 
19871c18ddSMichal Simek #if defined(CONFIG_CMD_DATE)
200c698dcaSJean-Christophe PLAGNIOL-VILLARD 
210c698dcaSJean-Christophe PLAGNIOL-VILLARD /*
220c698dcaSJean-Christophe PLAGNIOL-VILLARD  * RTC register addresses
230c698dcaSJean-Christophe PLAGNIOL-VILLARD  */
248fde2f3aSKenth Eriksson #if defined CONFIG_RTC_DS1337
250c698dcaSJean-Christophe PLAGNIOL-VILLARD #define RTC_SEC_REG_ADDR	0x0
260c698dcaSJean-Christophe PLAGNIOL-VILLARD #define RTC_MIN_REG_ADDR	0x1
270c698dcaSJean-Christophe PLAGNIOL-VILLARD #define RTC_HR_REG_ADDR		0x2
280c698dcaSJean-Christophe PLAGNIOL-VILLARD #define RTC_DAY_REG_ADDR	0x3
290c698dcaSJean-Christophe PLAGNIOL-VILLARD #define RTC_DATE_REG_ADDR	0x4
300c698dcaSJean-Christophe PLAGNIOL-VILLARD #define RTC_MON_REG_ADDR	0x5
310c698dcaSJean-Christophe PLAGNIOL-VILLARD #define RTC_YR_REG_ADDR		0x6
320c698dcaSJean-Christophe PLAGNIOL-VILLARD #define RTC_CTL_REG_ADDR	0x0e
330c698dcaSJean-Christophe PLAGNIOL-VILLARD #define RTC_STAT_REG_ADDR	0x0f
34b0078c87SWerner Pfister #define RTC_TC_REG_ADDR		0x10
358fde2f3aSKenth Eriksson #elif defined CONFIG_RTC_DS1388
368fde2f3aSKenth Eriksson #define RTC_SEC_REG_ADDR	0x1
378fde2f3aSKenth Eriksson #define RTC_MIN_REG_ADDR	0x2
388fde2f3aSKenth Eriksson #define RTC_HR_REG_ADDR		0x3
398fde2f3aSKenth Eriksson #define RTC_DAY_REG_ADDR	0x4
408fde2f3aSKenth Eriksson #define RTC_DATE_REG_ADDR	0x5
418fde2f3aSKenth Eriksson #define RTC_MON_REG_ADDR	0x6
428fde2f3aSKenth Eriksson #define RTC_YR_REG_ADDR		0x7
438fde2f3aSKenth Eriksson #define RTC_CTL_REG_ADDR	0x0c
448fde2f3aSKenth Eriksson #define RTC_STAT_REG_ADDR	0x0b
458fde2f3aSKenth Eriksson #define RTC_TC_REG_ADDR		0x0a
468fde2f3aSKenth Eriksson #endif
470c698dcaSJean-Christophe PLAGNIOL-VILLARD 
480c698dcaSJean-Christophe PLAGNIOL-VILLARD /*
490c698dcaSJean-Christophe PLAGNIOL-VILLARD  * RTC control register bits
500c698dcaSJean-Christophe PLAGNIOL-VILLARD  */
510c698dcaSJean-Christophe PLAGNIOL-VILLARD #define RTC_CTL_BIT_A1IE	0x1	/* Alarm 1 interrupt enable	*/
520c698dcaSJean-Christophe PLAGNIOL-VILLARD #define RTC_CTL_BIT_A2IE	0x2	/* Alarm 2 interrupt enable	*/
530c698dcaSJean-Christophe PLAGNIOL-VILLARD #define RTC_CTL_BIT_INTCN	0x4	/* Interrupt control		*/
540c698dcaSJean-Christophe PLAGNIOL-VILLARD #define RTC_CTL_BIT_RS1		0x8	/* Rate select 1		*/
550c698dcaSJean-Christophe PLAGNIOL-VILLARD #define RTC_CTL_BIT_RS2		0x10	/* Rate select 2		*/
560c698dcaSJean-Christophe PLAGNIOL-VILLARD #define RTC_CTL_BIT_DOSC	0x80	/* Disable Oscillator		*/
570c698dcaSJean-Christophe PLAGNIOL-VILLARD 
580c698dcaSJean-Christophe PLAGNIOL-VILLARD /*
590c698dcaSJean-Christophe PLAGNIOL-VILLARD  * RTC status register bits
600c698dcaSJean-Christophe PLAGNIOL-VILLARD  */
610c698dcaSJean-Christophe PLAGNIOL-VILLARD #define RTC_STAT_BIT_A1F	0x1	/* Alarm 1 flag			*/
620c698dcaSJean-Christophe PLAGNIOL-VILLARD #define RTC_STAT_BIT_A2F	0x2	/* Alarm 2 flag			*/
630c698dcaSJean-Christophe PLAGNIOL-VILLARD #define RTC_STAT_BIT_OSF	0x80	/* Oscillator stop flag		*/
640c698dcaSJean-Christophe PLAGNIOL-VILLARD 
650c698dcaSJean-Christophe PLAGNIOL-VILLARD 
660c698dcaSJean-Christophe PLAGNIOL-VILLARD static uchar rtc_read (uchar reg);
670c698dcaSJean-Christophe PLAGNIOL-VILLARD static void rtc_write (uchar reg, uchar val);
680c698dcaSJean-Christophe PLAGNIOL-VILLARD 
690c698dcaSJean-Christophe PLAGNIOL-VILLARD /*
700c698dcaSJean-Christophe PLAGNIOL-VILLARD  * Get the current time from the RTC
710c698dcaSJean-Christophe PLAGNIOL-VILLARD  */
rtc_get(struct rtc_time * tmp)72b73a19e1SYuri Tikhonov int rtc_get (struct rtc_time *tmp)
730c698dcaSJean-Christophe PLAGNIOL-VILLARD {
74b73a19e1SYuri Tikhonov 	int rel = 0;
750c698dcaSJean-Christophe PLAGNIOL-VILLARD 	uchar sec, min, hour, mday, wday, mon_cent, year, control, status;
760c698dcaSJean-Christophe PLAGNIOL-VILLARD 
770c698dcaSJean-Christophe PLAGNIOL-VILLARD 	control = rtc_read (RTC_CTL_REG_ADDR);
780c698dcaSJean-Christophe PLAGNIOL-VILLARD 	status = rtc_read (RTC_STAT_REG_ADDR);
790c698dcaSJean-Christophe PLAGNIOL-VILLARD 	sec = rtc_read (RTC_SEC_REG_ADDR);
800c698dcaSJean-Christophe PLAGNIOL-VILLARD 	min = rtc_read (RTC_MIN_REG_ADDR);
810c698dcaSJean-Christophe PLAGNIOL-VILLARD 	hour = rtc_read (RTC_HR_REG_ADDR);
820c698dcaSJean-Christophe PLAGNIOL-VILLARD 	wday = rtc_read (RTC_DAY_REG_ADDR);
830c698dcaSJean-Christophe PLAGNIOL-VILLARD 	mday = rtc_read (RTC_DATE_REG_ADDR);
840c698dcaSJean-Christophe PLAGNIOL-VILLARD 	mon_cent = rtc_read (RTC_MON_REG_ADDR);
850c698dcaSJean-Christophe PLAGNIOL-VILLARD 	year = rtc_read (RTC_YR_REG_ADDR);
860c698dcaSJean-Christophe PLAGNIOL-VILLARD 
878fde2f3aSKenth Eriksson 	/* No century bit, assume year 2000 */
888fde2f3aSKenth Eriksson #ifdef CONFIG_RTC_DS1388
898fde2f3aSKenth Eriksson 	mon_cent |= 0x80;
908fde2f3aSKenth Eriksson #endif
918fde2f3aSKenth Eriksson 
9288b2533dSWolfgang Denk 	debug("Get RTC year: %02x mon/cent: %02x mday: %02x wday: %02x "
930c698dcaSJean-Christophe PLAGNIOL-VILLARD 		"hr: %02x min: %02x sec: %02x control: %02x status: %02x\n",
940c698dcaSJean-Christophe PLAGNIOL-VILLARD 		year, mon_cent, mday, wday, hour, min, sec, control, status);
950c698dcaSJean-Christophe PLAGNIOL-VILLARD 
960c698dcaSJean-Christophe PLAGNIOL-VILLARD 	if (status & RTC_STAT_BIT_OSF) {
970c698dcaSJean-Christophe PLAGNIOL-VILLARD 		printf ("### Warning: RTC oscillator has stopped\n");
980c698dcaSJean-Christophe PLAGNIOL-VILLARD 		/* clear the OSF flag */
990c698dcaSJean-Christophe PLAGNIOL-VILLARD 		rtc_write (RTC_STAT_REG_ADDR,
1000c698dcaSJean-Christophe PLAGNIOL-VILLARD 			   rtc_read (RTC_STAT_REG_ADDR) & ~RTC_STAT_BIT_OSF);
101b73a19e1SYuri Tikhonov 		rel = -1;
1020c698dcaSJean-Christophe PLAGNIOL-VILLARD 	}
1030c698dcaSJean-Christophe PLAGNIOL-VILLARD 
1040c698dcaSJean-Christophe PLAGNIOL-VILLARD 	tmp->tm_sec  = bcd2bin (sec & 0x7F);
1050c698dcaSJean-Christophe PLAGNIOL-VILLARD 	tmp->tm_min  = bcd2bin (min & 0x7F);
1060c698dcaSJean-Christophe PLAGNIOL-VILLARD 	tmp->tm_hour = bcd2bin (hour & 0x3F);
1070c698dcaSJean-Christophe PLAGNIOL-VILLARD 	tmp->tm_mday = bcd2bin (mday & 0x3F);
1080c698dcaSJean-Christophe PLAGNIOL-VILLARD 	tmp->tm_mon  = bcd2bin (mon_cent & 0x1F);
1090c698dcaSJean-Christophe PLAGNIOL-VILLARD 	tmp->tm_year = bcd2bin (year) + ((mon_cent & 0x80) ? 2000 : 1900);
1100c698dcaSJean-Christophe PLAGNIOL-VILLARD 	tmp->tm_wday = bcd2bin ((wday - 1) & 0x07);
1110c698dcaSJean-Christophe PLAGNIOL-VILLARD 	tmp->tm_yday = 0;
1120c698dcaSJean-Christophe PLAGNIOL-VILLARD 	tmp->tm_isdst= 0;
1130c698dcaSJean-Christophe PLAGNIOL-VILLARD 
11488b2533dSWolfgang Denk 	debug("Get DATE: %4d-%02d-%02d (wday=%d)  TIME: %2d:%02d:%02d\n",
1150c698dcaSJean-Christophe PLAGNIOL-VILLARD 		tmp->tm_year, tmp->tm_mon, tmp->tm_mday, tmp->tm_wday,
1160c698dcaSJean-Christophe PLAGNIOL-VILLARD 		tmp->tm_hour, tmp->tm_min, tmp->tm_sec);
117b73a19e1SYuri Tikhonov 
118b73a19e1SYuri Tikhonov 	return rel;
1190c698dcaSJean-Christophe PLAGNIOL-VILLARD }
1200c698dcaSJean-Christophe PLAGNIOL-VILLARD 
1210c698dcaSJean-Christophe PLAGNIOL-VILLARD 
1220c698dcaSJean-Christophe PLAGNIOL-VILLARD /*
1230c698dcaSJean-Christophe PLAGNIOL-VILLARD  * Set the RTC
1240c698dcaSJean-Christophe PLAGNIOL-VILLARD  */
rtc_set(struct rtc_time * tmp)125d1e23194SJean-Christophe PLAGNIOL-VILLARD int rtc_set (struct rtc_time *tmp)
1260c698dcaSJean-Christophe PLAGNIOL-VILLARD {
1270c698dcaSJean-Christophe PLAGNIOL-VILLARD 	uchar century;
1280c698dcaSJean-Christophe PLAGNIOL-VILLARD 
12988b2533dSWolfgang Denk 	debug("Set DATE: %4d-%02d-%02d (wday=%d)  TIME: %2d:%02d:%02d\n",
1300c698dcaSJean-Christophe PLAGNIOL-VILLARD 		tmp->tm_year, tmp->tm_mon, tmp->tm_mday, tmp->tm_wday,
1310c698dcaSJean-Christophe PLAGNIOL-VILLARD 		tmp->tm_hour, tmp->tm_min, tmp->tm_sec);
1320c698dcaSJean-Christophe PLAGNIOL-VILLARD 
1330c698dcaSJean-Christophe PLAGNIOL-VILLARD 	rtc_write (RTC_YR_REG_ADDR, bin2bcd (tmp->tm_year % 100));
1340c698dcaSJean-Christophe PLAGNIOL-VILLARD 
1350c698dcaSJean-Christophe PLAGNIOL-VILLARD 	century = (tmp->tm_year >= 2000) ? 0x80 : 0;
1360c698dcaSJean-Christophe PLAGNIOL-VILLARD 	rtc_write (RTC_MON_REG_ADDR, bin2bcd (tmp->tm_mon) | century);
1370c698dcaSJean-Christophe PLAGNIOL-VILLARD 
1380c698dcaSJean-Christophe PLAGNIOL-VILLARD 	rtc_write (RTC_DAY_REG_ADDR, bin2bcd (tmp->tm_wday + 1));
1390c698dcaSJean-Christophe PLAGNIOL-VILLARD 	rtc_write (RTC_DATE_REG_ADDR, bin2bcd (tmp->tm_mday));
1400c698dcaSJean-Christophe PLAGNIOL-VILLARD 	rtc_write (RTC_HR_REG_ADDR, bin2bcd (tmp->tm_hour));
1410c698dcaSJean-Christophe PLAGNIOL-VILLARD 	rtc_write (RTC_MIN_REG_ADDR, bin2bcd (tmp->tm_min));
1420c698dcaSJean-Christophe PLAGNIOL-VILLARD 	rtc_write (RTC_SEC_REG_ADDR, bin2bcd (tmp->tm_sec));
143d1e23194SJean-Christophe PLAGNIOL-VILLARD 
144d1e23194SJean-Christophe PLAGNIOL-VILLARD 	return 0;
1450c698dcaSJean-Christophe PLAGNIOL-VILLARD }
1460c698dcaSJean-Christophe PLAGNIOL-VILLARD 
1470c698dcaSJean-Christophe PLAGNIOL-VILLARD 
1480c698dcaSJean-Christophe PLAGNIOL-VILLARD /*
1490c698dcaSJean-Christophe PLAGNIOL-VILLARD  * Reset the RTC.  We also enable the oscillator output on the
1500c698dcaSJean-Christophe PLAGNIOL-VILLARD  * SQW/INTB* pin and program it for 32,768 Hz output. Note that
1510c698dcaSJean-Christophe PLAGNIOL-VILLARD  * according to the datasheet, turning on the square wave output
1520c698dcaSJean-Christophe PLAGNIOL-VILLARD  * increases the current drain on the backup battery from about
153*2bd3cab3SChris Packham  * 600 nA to 2uA. Define CONFIG_RTC_DS1337_NOOSC if you wish to turn
154da8808dfSJoakim Tjernlund  * off the OSC output.
1550c698dcaSJean-Christophe PLAGNIOL-VILLARD  */
1568fde2f3aSKenth Eriksson 
157*2bd3cab3SChris Packham #ifdef CONFIG_RTC_DS1337_NOOSC
158da8808dfSJoakim Tjernlund  #define RTC_DS1337_RESET_VAL \
159da8808dfSJoakim Tjernlund 	(RTC_CTL_BIT_INTCN | RTC_CTL_BIT_RS1 | RTC_CTL_BIT_RS2)
160da8808dfSJoakim Tjernlund #else
161da8808dfSJoakim Tjernlund  #define RTC_DS1337_RESET_VAL (RTC_CTL_BIT_RS1 | RTC_CTL_BIT_RS2)
162da8808dfSJoakim Tjernlund #endif
rtc_reset(void)1630c698dcaSJean-Christophe PLAGNIOL-VILLARD void rtc_reset (void)
1640c698dcaSJean-Christophe PLAGNIOL-VILLARD {
165*2bd3cab3SChris Packham #ifdef CONFIG_RTC_DS1337
166da8808dfSJoakim Tjernlund 	rtc_write (RTC_CTL_REG_ADDR, RTC_DS1337_RESET_VAL);
167*2bd3cab3SChris Packham #elif defined CONFIG_RTC_DS1388
1688fde2f3aSKenth Eriksson 	rtc_write(RTC_CTL_REG_ADDR, 0x0); /* hw default */
1698fde2f3aSKenth Eriksson #endif
170*2bd3cab3SChris Packham #ifdef CONFIG_RTC_DS1339_TCR_VAL
171*2bd3cab3SChris Packham 	rtc_write (RTC_TC_REG_ADDR, CONFIG_RTC_DS1339_TCR_VAL);
172b0078c87SWerner Pfister #endif
173*2bd3cab3SChris Packham #ifdef CONFIG_RTC_DS1388_TCR_VAL
174*2bd3cab3SChris Packham 	rtc_write(RTC_TC_REG_ADDR, CONFIG_RTC_DS1388_TCR_VAL);
1758fde2f3aSKenth Eriksson #endif
1760c698dcaSJean-Christophe PLAGNIOL-VILLARD }
1770c698dcaSJean-Christophe PLAGNIOL-VILLARD 
1780c698dcaSJean-Christophe PLAGNIOL-VILLARD 
1790c698dcaSJean-Christophe PLAGNIOL-VILLARD /*
1800c698dcaSJean-Christophe PLAGNIOL-VILLARD  * Helper functions
1810c698dcaSJean-Christophe PLAGNIOL-VILLARD  */
1820c698dcaSJean-Christophe PLAGNIOL-VILLARD 
1830c698dcaSJean-Christophe PLAGNIOL-VILLARD static
rtc_read(uchar reg)1840c698dcaSJean-Christophe PLAGNIOL-VILLARD uchar rtc_read (uchar reg)
1850c698dcaSJean-Christophe PLAGNIOL-VILLARD {
1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	return (i2c_reg_read (CONFIG_SYS_I2C_RTC_ADDR, reg));
1870c698dcaSJean-Christophe PLAGNIOL-VILLARD }
1880c698dcaSJean-Christophe PLAGNIOL-VILLARD 
1890c698dcaSJean-Christophe PLAGNIOL-VILLARD 
rtc_write(uchar reg,uchar val)1900c698dcaSJean-Christophe PLAGNIOL-VILLARD static void rtc_write (uchar reg, uchar val)
1910c698dcaSJean-Christophe PLAGNIOL-VILLARD {
1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	i2c_reg_write (CONFIG_SYS_I2C_RTC_ADDR, reg, val);
1930c698dcaSJean-Christophe PLAGNIOL-VILLARD }
1940c698dcaSJean-Christophe PLAGNIOL-VILLARD 
1950c698dcaSJean-Christophe PLAGNIOL-VILLARD #endif
196