1ad309a88SDingqiang Lin /* 2ad309a88SDingqiang Lin * Copyright (c) 2018 Fuzhou Rockchip Electronics Co., Ltd 3ad309a88SDingqiang Lin * 4ba0501acSDingqiang Lin * SPDX-License-Identifier: GPL-2.0 5ad309a88SDingqiang Lin */ 6ad309a88SDingqiang Lin #include <linux/compat.h> 7ba0501acSDingqiang Lin #include <linux/delay.h> 8ba0501acSDingqiang Lin #include <linux/kernel.h> 9ad309a88SDingqiang Lin #include <linux/string.h> 10ad309a88SDingqiang Lin 11ad309a88SDingqiang Lin #include "rkflash_debug.h" 12c84f0ed8SJon Lin #include "sfc_nor.h" 13ad309a88SDingqiang Lin 14ad309a88SDingqiang Lin static struct flash_info spi_flash_tbl[] = { 15ad309a88SDingqiang Lin /* GD25Q32B */ 16ad309a88SDingqiang Lin { 0xc84016, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 13, 9, 0 }, 17ad309a88SDingqiang Lin /* GD25Q64B */ 18ad309a88SDingqiang Lin { 0xc84017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 14, 9, 0 }, 19ad309a88SDingqiang Lin /* GD25Q127C and GD25Q128C*/ 20ad309a88SDingqiang Lin { 0xc84018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 }, 211d2de2a9SJon Lin /* GD25Q256B/C/D */ 229dd9794eSJon Lin { 0xc84019, 128, 8, 0x13, 0x12, 0x6C, 0x3E, 0x21, 0xDC, 0x1C, 16, 6, 0 }, 23ad309a88SDingqiang Lin /* GD25Q512MC */ 2409ad69fdSJon Lin { 0xc84020, 128, 8, 0x13, 0x12, 0x6C, 0x3E, 0x21, 0xDC, 0x3C, 17, 6, 0 }, 25*b833c879SJon Lin /* GD25B512MEYIG */ 26*b833c879SJon Lin { 0xc8471A, 128, 8, 0x13, 0x12, 0x6C, 0x3E, 0x21, 0xDC, 0x3C, 17, 0, 0 }, 27*b833c879SJon Lin 28a80fd396SJon Lin /* W25Q64JVSSIQ */ 29c84f0ed8SJon Lin { 0xef4017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 9, 0 }, 30a80fd396SJon Lin /* W25Q128FV and W25Q128JV*/ 31ad309a88SDingqiang Lin { 0xef4018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 }, 32a80fd396SJon Lin /* W25Q256F/J */ 33ad309a88SDingqiang Lin { 0xef4019, 128, 8, 0x13, 0x02, 0x6C, 0x32, 0x20, 0xD8, 0x3C, 16, 9, 0 }, 34a80fd396SJon Lin /* W25Q256JWEQ*/ 350a7542b5SJon Lin { 0xef6019, 128, 8, 0x13, 0x02, 0x6C, 0x32, 0x20, 0xD8, 0x3C, 16, 9, 0 }, 36a80fd396SJon Lin /* W25Q64FWSSIG */ 37c84f0ed8SJon Lin { 0xef6017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 9, 0 }, 38a80fd396SJon Lin /* W25Q128JVSIM */ 39a80fd396SJon Lin { 0xef7018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 }, 40*b833c879SJon Lin /* W25Q256JVEM */ 41*b833c879SJon Lin { 0xef7019, 128, 8, 0x13, 0x12, 0x6C, 0x34, 0x21, 0xDC, 0x3C, 16, 9, 0 }, 42*b833c879SJon Lin 439dd9794eSJon Lin /* MX25L3233FM2I-08G */ 449dd9794eSJon Lin { 0xc22016, 128, 8, 0x03, 0x02, 0x6B, 0x38, 0x20, 0xD8, 0x0E, 13, 6, 0 }, 451d2de2a9SJon Lin /* MX25L6433F */ 461d2de2a9SJon Lin { 0xc22017, 128, 8, 0x03, 0x02, 0x6B, 0x38, 0x20, 0xD8, 0x0E, 14, 6, 0 }, 471d2de2a9SJon Lin /* MX25L12835E/F MX25L12833FMI-10G */ 481d2de2a9SJon Lin { 0xc22018, 128, 8, 0x03, 0x02, 0x6B, 0x38, 0x20, 0xD8, 0x0E, 15, 6, 0 }, 491d2de2a9SJon Lin /* MX25L25635E/F MX25L25645G MX25L25645GMI-08G*/ 501d2de2a9SJon Lin { 0xc22019, 128, 8, 0x13, 0x12, 0x6C, 0x38, 0x21, 0xDC, 0x3E, 16, 6, 0 }, 511d2de2a9SJon Lin /* MX25L51245GMI */ 521d2de2a9SJon Lin { 0xc2201a, 128, 8, 0x13, 0x12, 0x6C, 0x38, 0x21, 0xDC, 0x3E, 17, 6, 0 }, 53*b833c879SJon Lin /* MX25U51245G */ 54*b833c879SJon Lin { 0xc2253a, 128, 8, 0x13, 0x12, 0x6C, 0x3E, 0x21, 0xDC, 0x1E, 17, 6, 0 }, 55*b833c879SJon Lin 561d2de2a9SJon Lin /* XM25QH32C */ 571d2de2a9SJon Lin { 0x204016, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 13, 9, 0 }, 581d2de2a9SJon Lin /* XM25QH64B */ 591d2de2a9SJon Lin { 0x206017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 14, 6, 0 }, 601d2de2a9SJon Lin /* XM25QH128B */ 611d2de2a9SJon Lin { 0x206018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 15, 6, 0 }, 621d2de2a9SJon Lin /* XM25QH(QU)256B */ 631d2de2a9SJon Lin { 0x206019, 128, 8, 0x13, 0x12, 0x6C, 0x3E, 0x21, 0xDC, 0x1D, 16, 6, 0 }, 6440425644SDingqiang Lin /* XM25QH64A */ 6540425644SDingqiang Lin { 0x207017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 0, 0 }, 66*b833c879SJon Lin 671d2de2a9SJon Lin /* XT25F128A XM25QH128A */ 689dd9794eSJon Lin { 0x207018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 0, 0 }, 69c84f0ed8SJon Lin /* XT25F64BSSIGU-5 */ 70c84f0ed8SJon Lin { 0x0b4017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 14, 9, 0 }, 711d2de2a9SJon Lin /* XT25F128BSSIGU */ 721d2de2a9SJon Lin { 0x0b4018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 15, 9, 0 }, 73*b833c879SJon Lin 7409ad69fdSJon Lin /* EN25QH64A */ 7509ad69fdSJon Lin { 0x1c7017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 0, 0 }, 7640425644SDingqiang Lin /* EN25QH128A */ 7740425644SDingqiang Lin { 0x1c7018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 0, 0 }, 7809ad69fdSJon Lin /* EN25QH32B */ 7909ad69fdSJon Lin { 0x1c7016, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 13, 0, 0 }, 801d2de2a9SJon Lin /* EN25S32A */ 811d2de2a9SJon Lin { 0x1c3816, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 13, 0, 0 }, 821d2de2a9SJon Lin /* EN25S64A */ 831d2de2a9SJon Lin { 0x1c3817, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 0, 0 }, 84c84f0ed8SJon Lin /* EN25QH256A */ 85c84f0ed8SJon Lin { 0x1c7019, 128, 8, 0x13, 0x12, 0x6C, 0x34, 0x21, 0xDC, 0x3C, 16, 0, 0 }, 86*b833c879SJon Lin 87c84f0ed8SJon Lin /* ZB25VQ64 */ 88c84f0ed8SJon Lin { 0x5e4017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 9, 0 }, 89c84f0ed8SJon Lin /* ZB25VQ128 */ 90c84f0ed8SJon Lin { 0x5e4018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 }, 91a80fd396SJon Lin /* ZB25LQ128 */ 92a80fd396SJon Lin { 0x5e5018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 }, 93*b833c879SJon Lin 9409ad69fdSJon Lin /* BH25Q128AS */ 9509ad69fdSJon Lin { 0x684018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x04, 15, 9, 0 }, 9609ad69fdSJon Lin /* BH25Q64BS */ 9709ad69fdSJon Lin { 0x684017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x04, 14, 9, 0 }, 98*b833c879SJon Lin 999dd9794eSJon Lin /* FM25Q128A */ 1009dd9794eSJon Lin { 0xA14018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 }, 101a80fd396SJon Lin /* FM25Q64-SOB-T-G */ 102a80fd396SJon Lin { 0xA14017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 9, 0 }, 103*b833c879SJon Lin 104*b833c879SJon Lin /* FM25Q64A */ 105*b833c879SJon Lin { 0xf83217, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 14, 9, 0 }, 106*b833c879SJon Lin /* P25Q64H */ 107*b833c879SJon Lin { 0x856017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 9, 0 }, 108ad309a88SDingqiang Lin }; 109ad309a88SDingqiang Lin 110ad309a88SDingqiang Lin static int snor_write_en(void) 111ad309a88SDingqiang Lin { 112ad309a88SDingqiang Lin int ret; 11358463f4dSJon Lin struct rk_sfc_op op; 114ad309a88SDingqiang Lin 11558463f4dSJon Lin op.sfcmd.d32 = 0; 11658463f4dSJon Lin op.sfcmd.b.cmd = CMD_WRITE_EN; 117ad309a88SDingqiang Lin 11858463f4dSJon Lin op.sfctrl.d32 = 0; 11958463f4dSJon Lin 12058463f4dSJon Lin ret = sfc_request(&op, 0, NULL, 0); 121ad309a88SDingqiang Lin 122ad309a88SDingqiang Lin return ret; 123ad309a88SDingqiang Lin } 124ad309a88SDingqiang Lin 125c84f0ed8SJon Lin int snor_reset_device(void) 126c84f0ed8SJon Lin { 12758463f4dSJon Lin struct rk_sfc_op op; 128c84f0ed8SJon Lin 12958463f4dSJon Lin op.sfcmd.d32 = 0; 13058463f4dSJon Lin op.sfcmd.b.cmd = CMD_ENABLE_RESER; 131c84f0ed8SJon Lin 13258463f4dSJon Lin op.sfctrl.d32 = 0; 13358463f4dSJon Lin sfc_request(&op, 0, NULL, 0); 13458463f4dSJon Lin 13558463f4dSJon Lin op.sfcmd.d32 = 0; 13658463f4dSJon Lin op.sfcmd.b.cmd = CMD_RESET_DEVICE; 13758463f4dSJon Lin 13858463f4dSJon Lin op.sfctrl.d32 = 0; 13958463f4dSJon Lin sfc_request(&op, 0, NULL, 0); 140c84f0ed8SJon Lin /* tRST=30us , delay 1ms here */ 14158463f4dSJon Lin sfc_delay(1000); 14258463f4dSJon Lin 14358463f4dSJon Lin return SFC_OK; 144c84f0ed8SJon Lin } 145c84f0ed8SJon Lin 146ad309a88SDingqiang Lin static int snor_enter_4byte_mode(void) 147ad309a88SDingqiang Lin { 148ad309a88SDingqiang Lin int ret; 14958463f4dSJon Lin struct rk_sfc_op op; 150ad309a88SDingqiang Lin 15158463f4dSJon Lin op.sfcmd.d32 = 0; 15258463f4dSJon Lin op.sfcmd.b.cmd = CMD_ENTER_4BYTE_MODE; 153ad309a88SDingqiang Lin 15458463f4dSJon Lin op.sfctrl.d32 = 0; 15558463f4dSJon Lin 15658463f4dSJon Lin ret = sfc_request(&op, 0, NULL, 0); 157ad309a88SDingqiang Lin return ret; 158ad309a88SDingqiang Lin } 159ad309a88SDingqiang Lin 160ad309a88SDingqiang Lin static int snor_read_status(u32 reg_index, u8 *status) 161ad309a88SDingqiang Lin { 162ad309a88SDingqiang Lin int ret; 16358463f4dSJon Lin struct rk_sfc_op op; 164ad309a88SDingqiang Lin u8 read_stat_cmd[] = {CMD_READ_STATUS, 165ad309a88SDingqiang Lin CMD_READ_STATUS2, CMD_READ_STATUS3}; 16658463f4dSJon Lin op.sfcmd.d32 = 0; 16758463f4dSJon Lin op.sfcmd.b.cmd = read_stat_cmd[reg_index]; 168ad309a88SDingqiang Lin 16958463f4dSJon Lin op.sfctrl.d32 = 0; 17058463f4dSJon Lin ret = sfc_request(&op, 0, status, 1); 171ad309a88SDingqiang Lin 172ad309a88SDingqiang Lin return ret; 173ad309a88SDingqiang Lin } 174ad309a88SDingqiang Lin 175ad309a88SDingqiang Lin static int snor_wait_busy(int timeout) 176ad309a88SDingqiang Lin { 177ad309a88SDingqiang Lin int ret; 17858463f4dSJon Lin struct rk_sfc_op op; 179ba0501acSDingqiang Lin int i; 180ba0501acSDingqiang Lin u32 status; 181ad309a88SDingqiang Lin 18258463f4dSJon Lin op.sfcmd.d32 = 0; 18358463f4dSJon Lin op.sfcmd.b.cmd = CMD_READ_STATUS; 18458463f4dSJon Lin 18558463f4dSJon Lin op.sfctrl.d32 = 0; 186ad309a88SDingqiang Lin 187ad309a88SDingqiang Lin for (i = 0; i < timeout; i++) { 18858463f4dSJon Lin ret = sfc_request(&op, 0, &status, 1); 189ad309a88SDingqiang Lin if (ret != SFC_OK) 190ad309a88SDingqiang Lin return ret; 191ad309a88SDingqiang Lin 192ad309a88SDingqiang Lin if ((status & 0x01) == 0) 193ad309a88SDingqiang Lin return SFC_OK; 194ad309a88SDingqiang Lin 195ad309a88SDingqiang Lin sfc_delay(1); 196ad309a88SDingqiang Lin } 197c84f0ed8SJon Lin rkflash_print_error("%s error %x\n", __func__, timeout); 198ad309a88SDingqiang Lin 199ad309a88SDingqiang Lin return SFC_BUSY_TIMEOUT; 200ad309a88SDingqiang Lin } 201ad309a88SDingqiang Lin 202ad309a88SDingqiang Lin static int snor_write_status2(u32 reg_index, u8 status) 203ad309a88SDingqiang Lin { 204ad309a88SDingqiang Lin int ret; 20558463f4dSJon Lin struct rk_sfc_op op; 206ad309a88SDingqiang Lin u8 status2[2]; 207ad309a88SDingqiang Lin 208ad309a88SDingqiang Lin status2[reg_index] = status; 20958463f4dSJon Lin if (reg_index == 0) 21058463f4dSJon Lin ret = snor_read_status(2, &status2[1]); 21158463f4dSJon Lin else 21258463f4dSJon Lin ret = snor_read_status(0, &status2[0]); 2131d2de2a9SJon Lin if (ret != SFC_OK) 2141d2de2a9SJon Lin return ret; 2151d2de2a9SJon Lin 2161d2de2a9SJon Lin snor_write_en(); 2171d2de2a9SJon Lin 21858463f4dSJon Lin op.sfcmd.d32 = 0; 21958463f4dSJon Lin op.sfcmd.b.cmd = CMD_WRITE_STATUS; 22058463f4dSJon Lin op.sfcmd.b.rw = SFC_WRITE; 2211d2de2a9SJon Lin 22258463f4dSJon Lin op.sfctrl.d32 = 0; 22358463f4dSJon Lin 22458463f4dSJon Lin ret = sfc_request(&op, 0, &status2[0], 2); 2251d2de2a9SJon Lin if (ret != SFC_OK) 2261d2de2a9SJon Lin return ret; 2271d2de2a9SJon Lin 2281d2de2a9SJon Lin ret = snor_wait_busy(10000); /* 10ms */ 2291d2de2a9SJon Lin 2301d2de2a9SJon Lin return ret; 2311d2de2a9SJon Lin } 2321d2de2a9SJon Lin 2331d2de2a9SJon Lin static int snor_write_status1(u32 reg_index, u8 status) 2341d2de2a9SJon Lin { 2351d2de2a9SJon Lin int ret; 23658463f4dSJon Lin struct rk_sfc_op op; 2371d2de2a9SJon Lin u8 status2[2]; 2381d2de2a9SJon Lin u8 read_index; 2391d2de2a9SJon Lin 2401d2de2a9SJon Lin status2[reg_index] = status; 241ad309a88SDingqiang Lin read_index = (reg_index == 0) ? 1 : 0; 242ad309a88SDingqiang Lin ret = snor_read_status(read_index, &status2[read_index]); 243ad309a88SDingqiang Lin if (ret != SFC_OK) 244ad309a88SDingqiang Lin return ret; 245ad309a88SDingqiang Lin 246ad309a88SDingqiang Lin snor_write_en(); 247ad309a88SDingqiang Lin 24858463f4dSJon Lin op.sfcmd.d32 = 0; 24958463f4dSJon Lin op.sfcmd.b.cmd = CMD_WRITE_STATUS; 25058463f4dSJon Lin op.sfcmd.b.rw = SFC_WRITE; 251ad309a88SDingqiang Lin 25258463f4dSJon Lin op.sfctrl.d32 = 0; 25358463f4dSJon Lin 25458463f4dSJon Lin ret = sfc_request(&op, 0, &status2[0], 2); 255ad309a88SDingqiang Lin if (ret != SFC_OK) 256ad309a88SDingqiang Lin return ret; 257ad309a88SDingqiang Lin 258ad309a88SDingqiang Lin ret = snor_wait_busy(10000); /* 10ms */ 259ad309a88SDingqiang Lin 260ad309a88SDingqiang Lin return ret; 261ad309a88SDingqiang Lin } 262ad309a88SDingqiang Lin 263ad309a88SDingqiang Lin static int snor_write_status(u32 reg_index, u8 status) 264ad309a88SDingqiang Lin { 265ad309a88SDingqiang Lin int ret; 26658463f4dSJon Lin struct rk_sfc_op op; 267ad309a88SDingqiang Lin u8 write_stat_cmd[] = {CMD_WRITE_STATUS, 268ad309a88SDingqiang Lin CMD_WRITE_STATUS2, CMD_WRITE_STATUS3}; 269ad309a88SDingqiang Lin snor_write_en(); 27058463f4dSJon Lin op.sfcmd.d32 = 0; 27158463f4dSJon Lin op.sfcmd.b.cmd = write_stat_cmd[reg_index]; 27258463f4dSJon Lin op.sfcmd.b.rw = SFC_WRITE; 273ad309a88SDingqiang Lin 27458463f4dSJon Lin op.sfctrl.d32 = 0; 27558463f4dSJon Lin 27658463f4dSJon Lin ret = sfc_request(&op, 0, &status, 1); 277ad309a88SDingqiang Lin if (ret != SFC_OK) 278ad309a88SDingqiang Lin return ret; 279ad309a88SDingqiang Lin 280ad309a88SDingqiang Lin ret = snor_wait_busy(10000); /* 10ms */ 281ad309a88SDingqiang Lin 282ad309a88SDingqiang Lin return ret; 283ad309a88SDingqiang Lin } 284ad309a88SDingqiang Lin 285c84f0ed8SJon Lin int snor_erase(struct SFNOR_DEV *p_dev, 286ad309a88SDingqiang Lin u32 addr, 287ad309a88SDingqiang Lin enum NOR_ERASE_TYPE erase_type) 288ad309a88SDingqiang Lin { 289ad309a88SDingqiang Lin int ret; 29058463f4dSJon Lin struct rk_sfc_op op; 291ad309a88SDingqiang Lin int timeout[] = {400, 2000, 40000}; /* ms */ 292ad309a88SDingqiang Lin 29358463f4dSJon Lin rkflash_print_dio("%s %x %x\n", __func__, addr, erase_type); 2947edaca22SJon Lin 295ad309a88SDingqiang Lin if (erase_type > ERASE_CHIP) 296ad309a88SDingqiang Lin return SFC_PARAM_ERR; 297ad309a88SDingqiang Lin 29858463f4dSJon Lin op.sfcmd.d32 = 0; 299ad309a88SDingqiang Lin if (erase_type == ERASE_BLOCK64K) 30058463f4dSJon Lin op.sfcmd.b.cmd = p_dev->blk_erase_cmd; 301ad309a88SDingqiang Lin else if (erase_type == ERASE_SECTOR) 30258463f4dSJon Lin op.sfcmd.b.cmd = p_dev->sec_erase_cmd; 303ad309a88SDingqiang Lin else 30458463f4dSJon Lin op.sfcmd.b.cmd = CMD_CHIP_ERASE; 305ad309a88SDingqiang Lin 30658463f4dSJon Lin op.sfcmd.b.addrbits = (erase_type != ERASE_CHIP) ? 307ad309a88SDingqiang Lin SFC_ADDR_24BITS : SFC_ADDR_0BITS; 308ba0501acSDingqiang Lin if (p_dev->addr_mode == ADDR_MODE_4BYTE && erase_type != ERASE_CHIP) 30958463f4dSJon Lin op.sfcmd.b.addrbits = SFC_ADDR_32BITS; 31058463f4dSJon Lin 31158463f4dSJon Lin op.sfctrl.d32 = 0; 312ad309a88SDingqiang Lin 313ad309a88SDingqiang Lin snor_write_en(); 314ad309a88SDingqiang Lin 31558463f4dSJon Lin ret = sfc_request(&op, addr, NULL, 0); 316ad309a88SDingqiang Lin if (ret != SFC_OK) 317ad309a88SDingqiang Lin return ret; 318ad309a88SDingqiang Lin 319ad309a88SDingqiang Lin ret = snor_wait_busy(timeout[erase_type] * 1000); 320ad309a88SDingqiang Lin return ret; 321ad309a88SDingqiang Lin } 322ad309a88SDingqiang Lin 323c84f0ed8SJon Lin int snor_prog_page(struct SFNOR_DEV *p_dev, 324ad309a88SDingqiang Lin u32 addr, 325ad309a88SDingqiang Lin void *p_data, 326ad309a88SDingqiang Lin u32 size) 327ad309a88SDingqiang Lin { 328ad309a88SDingqiang Lin int ret; 32958463f4dSJon Lin struct rk_sfc_op op; 330ad309a88SDingqiang Lin 33109ad69fdSJon Lin rkflash_print_dio("%s %x %x\n", __func__, addr, *(u32 *)(p_data)); 33209ad69fdSJon Lin 33358463f4dSJon Lin op.sfcmd.d32 = 0; 33458463f4dSJon Lin op.sfcmd.b.cmd = p_dev->prog_cmd; 33558463f4dSJon Lin op.sfcmd.b.addrbits = SFC_ADDR_24BITS; 33658463f4dSJon Lin op.sfcmd.b.rw = SFC_WRITE; 337ad309a88SDingqiang Lin 33858463f4dSJon Lin op.sfctrl.d32 = 0; 33958463f4dSJon Lin op.sfctrl.b.datalines = p_dev->prog_lines; 340534d4d2fSJon Lin op.sfctrl.b.enbledma = 1; 341*b833c879SJon Lin if (p_dev->prog_lines == DATA_LINES_X4) 34258463f4dSJon Lin op.sfctrl.b.addrlines = SFC_4BITS_LINE; 343ad309a88SDingqiang Lin 344ad309a88SDingqiang Lin if (p_dev->addr_mode == ADDR_MODE_4BYTE) 34558463f4dSJon Lin op.sfcmd.b.addrbits = SFC_ADDR_32BITS; 346ad309a88SDingqiang Lin 347ad309a88SDingqiang Lin snor_write_en(); 348ad309a88SDingqiang Lin 34958463f4dSJon Lin ret = sfc_request(&op, addr, p_data, size); 350ad309a88SDingqiang Lin if (ret != SFC_OK) 351ad309a88SDingqiang Lin return ret; 352ad309a88SDingqiang Lin 353ad309a88SDingqiang Lin ret = snor_wait_busy(10000); 354ad309a88SDingqiang Lin 355ad309a88SDingqiang Lin return ret; 356ad309a88SDingqiang Lin } 357ad309a88SDingqiang Lin 358ad309a88SDingqiang Lin static int snor_prog(struct SFNOR_DEV *p_dev, u32 addr, void *p_data, u32 size) 359ad309a88SDingqiang Lin { 360ad309a88SDingqiang Lin int ret = SFC_OK; 361ad309a88SDingqiang Lin u32 page_size, len; 362ad309a88SDingqiang Lin u8 *p_buf = (u8 *)p_data; 363ad309a88SDingqiang Lin 364ad309a88SDingqiang Lin page_size = NOR_PAGE_SIZE; 365ad309a88SDingqiang Lin while (size) { 366ad309a88SDingqiang Lin len = page_size < size ? page_size : size; 367ad309a88SDingqiang Lin ret = snor_prog_page(p_dev, addr, p_buf, len); 368ad309a88SDingqiang Lin if (ret != SFC_OK) 369ad309a88SDingqiang Lin return ret; 370ad309a88SDingqiang Lin 371ad309a88SDingqiang Lin size -= len; 372ad309a88SDingqiang Lin addr += len; 373ad309a88SDingqiang Lin p_buf += len; 374ad309a88SDingqiang Lin } 375ad309a88SDingqiang Lin 376ad309a88SDingqiang Lin return ret; 377ad309a88SDingqiang Lin } 378ad309a88SDingqiang Lin 379ad309a88SDingqiang Lin static int snor_enable_QE(struct SFNOR_DEV *p_dev) 380ad309a88SDingqiang Lin { 381ad309a88SDingqiang Lin int ret = SFC_OK; 382ad309a88SDingqiang Lin int reg_index; 383ad309a88SDingqiang Lin int bit_offset; 384ad309a88SDingqiang Lin u8 status; 385ad309a88SDingqiang Lin 386ad309a88SDingqiang Lin reg_index = p_dev->QE_bits >> 3; 387ad309a88SDingqiang Lin bit_offset = p_dev->QE_bits & 0x7; 388ad309a88SDingqiang Lin ret = snor_read_status(reg_index, &status); 389ad309a88SDingqiang Lin if (ret != SFC_OK) 390ad309a88SDingqiang Lin return ret; 391ad309a88SDingqiang Lin 392ad309a88SDingqiang Lin if (status & (1 << bit_offset)) /* is QE bit set */ 393ad309a88SDingqiang Lin return SFC_OK; 394ad309a88SDingqiang Lin 395ad309a88SDingqiang Lin status |= (1 << bit_offset); 396ad309a88SDingqiang Lin 39709ad69fdSJon Lin return p_dev->write_status(reg_index, status); 398ad309a88SDingqiang Lin } 399ad309a88SDingqiang Lin 400c84f0ed8SJon Lin int snor_disable_QE(struct SFNOR_DEV *p_dev) 401ad309a88SDingqiang Lin { 402c84f0ed8SJon Lin int ret = SFC_OK; 403c84f0ed8SJon Lin int reg_index; 404c84f0ed8SJon Lin int bit_offset; 405c84f0ed8SJon Lin u8 status; 406ad309a88SDingqiang Lin 407c84f0ed8SJon Lin reg_index = p_dev->QE_bits >> 3; 408c84f0ed8SJon Lin bit_offset = p_dev->QE_bits & 0x7; 409c84f0ed8SJon Lin ret = snor_read_status(reg_index, &status); 410c84f0ed8SJon Lin if (ret != SFC_OK) 411c84f0ed8SJon Lin return ret; 412ad309a88SDingqiang Lin 413c84f0ed8SJon Lin if (!(status & (1 << bit_offset))) 414ad309a88SDingqiang Lin return SFC_OK; 415ad309a88SDingqiang Lin 416c84f0ed8SJon Lin status &= ~(1 << bit_offset); 417c84f0ed8SJon Lin 41809ad69fdSJon Lin return p_dev->write_status(reg_index, status); 419c84f0ed8SJon Lin } 420c84f0ed8SJon Lin 421c84f0ed8SJon Lin int snor_read_data(struct SFNOR_DEV *p_dev, 422ad309a88SDingqiang Lin u32 addr, 423ad309a88SDingqiang Lin void *p_data, 424ad309a88SDingqiang Lin u32 size) 425ad309a88SDingqiang Lin { 426ad309a88SDingqiang Lin int ret; 42758463f4dSJon Lin struct rk_sfc_op op; 428ad309a88SDingqiang Lin 42958463f4dSJon Lin op.sfcmd.d32 = 0; 43058463f4dSJon Lin op.sfcmd.b.cmd = p_dev->read_cmd; 43158463f4dSJon Lin op.sfcmd.b.addrbits = SFC_ADDR_24BITS; 432ad309a88SDingqiang Lin 43358463f4dSJon Lin op.sfctrl.d32 = 0; 43458463f4dSJon Lin op.sfctrl.b.datalines = p_dev->read_lines; 435ad309a88SDingqiang Lin if (!(size & 0x3) && size >= 4) 436534d4d2fSJon Lin op.sfctrl.b.enbledma = 1; 437ad309a88SDingqiang Lin 438ad309a88SDingqiang Lin if (p_dev->read_cmd == CMD_FAST_READ_X1 || 439ad309a88SDingqiang Lin p_dev->read_cmd == CMD_FAST_READ_X4 || 440ad309a88SDingqiang Lin p_dev->read_cmd == CMD_FAST_READ_X2 || 441ad309a88SDingqiang Lin p_dev->read_cmd == CMD_FAST_4READ_X4) { 44258463f4dSJon Lin op.sfcmd.b.dummybits = 8; 443ad309a88SDingqiang Lin } else if (p_dev->read_cmd == CMD_FAST_READ_A4) { 44458463f4dSJon Lin op.sfcmd.b.addrbits = SFC_ADDR_32BITS; 445ad309a88SDingqiang Lin addr = (addr << 8) | 0xFF; /* Set M[7:0] = 0xFF */ 44658463f4dSJon Lin op.sfcmd.b.dummybits = 4; 44758463f4dSJon Lin op.sfctrl.b.addrlines = SFC_4BITS_LINE; 448ad309a88SDingqiang Lin } 449ad309a88SDingqiang Lin 450ad309a88SDingqiang Lin if (p_dev->addr_mode == ADDR_MODE_4BYTE) 45158463f4dSJon Lin op.sfcmd.b.addrbits = SFC_ADDR_32BITS; 452ad309a88SDingqiang Lin 45358463f4dSJon Lin ret = sfc_request(&op, addr, p_data, size); 45409ad69fdSJon Lin rkflash_print_dio("%s %x %x\n", __func__, addr, *(u32 *)(p_data)); 455ad309a88SDingqiang Lin 456ad309a88SDingqiang Lin return ret; 457ad309a88SDingqiang Lin } 458ad309a88SDingqiang Lin 459ad309a88SDingqiang Lin int snor_read(struct SFNOR_DEV *p_dev, u32 sec, u32 n_sec, void *p_data) 460ad309a88SDingqiang Lin { 461ad309a88SDingqiang Lin int ret = SFC_OK; 462ad309a88SDingqiang Lin u32 addr, size, len; 463ad309a88SDingqiang Lin u8 *p_buf = (u8 *)p_data; 464ad309a88SDingqiang Lin 4657edaca22SJon Lin rkflash_print_dio("%s %x %x\n", __func__, sec, n_sec); 4667edaca22SJon Lin 467ad309a88SDingqiang Lin if ((sec + n_sec) > p_dev->capacity) 468ad309a88SDingqiang Lin return SFC_PARAM_ERR; 469ad309a88SDingqiang Lin 470ad309a88SDingqiang Lin addr = sec << 9; 471ad309a88SDingqiang Lin size = n_sec << 9; 472ad309a88SDingqiang Lin while (size) { 473534d4d2fSJon Lin len = size < p_dev->max_iosize ? size : p_dev->max_iosize; 474ad309a88SDingqiang Lin ret = snor_read_data(p_dev, addr, p_buf, len); 475ad309a88SDingqiang Lin if (ret != SFC_OK) { 476c84f0ed8SJon Lin rkflash_print_error("snor_read_data %x ret= %x\n", 477ad309a88SDingqiang Lin addr >> 9, ret); 478ad309a88SDingqiang Lin goto out; 479ad309a88SDingqiang Lin } 480ad309a88SDingqiang Lin 481ad309a88SDingqiang Lin size -= len; 482ad309a88SDingqiang Lin addr += len; 483ad309a88SDingqiang Lin p_buf += len; 484ad309a88SDingqiang Lin } 485ad309a88SDingqiang Lin out: 486ad309a88SDingqiang Lin if (!ret) 487ad309a88SDingqiang Lin ret = n_sec; 488ad309a88SDingqiang Lin 489ad309a88SDingqiang Lin return ret; 490ad309a88SDingqiang Lin } 491ad309a88SDingqiang Lin 492c84f0ed8SJon Lin int snor_write(struct SFNOR_DEV *p_dev, u32 sec, u32 n_sec, void *p_data) 493ad309a88SDingqiang Lin { 494ad309a88SDingqiang Lin int ret = SFC_OK; 495ad309a88SDingqiang Lin u32 len, blk_size, offset; 496ad309a88SDingqiang Lin u8 *p_buf = (u8 *)p_data; 497ba0501acSDingqiang Lin u32 total_sec = n_sec; 498ad309a88SDingqiang Lin 49909ad69fdSJon Lin rkflash_print_dio("%s %x %x\n", __func__, sec, n_sec); 5007edaca22SJon Lin 501ad309a88SDingqiang Lin if ((sec + n_sec) > p_dev->capacity) 502ad309a88SDingqiang Lin return SFC_PARAM_ERR; 503ad309a88SDingqiang Lin 504ad309a88SDingqiang Lin while (n_sec) { 505ad309a88SDingqiang Lin if (sec < 512 || sec >= p_dev->capacity - 512) 506ad309a88SDingqiang Lin blk_size = 8; 507ad309a88SDingqiang Lin else 508ad309a88SDingqiang Lin blk_size = p_dev->blk_size; 509ad309a88SDingqiang Lin 510ad309a88SDingqiang Lin offset = (sec & (blk_size - 1)); 511ad309a88SDingqiang Lin if (!offset) { 512ad309a88SDingqiang Lin ret = snor_erase(p_dev, sec << 9, (blk_size == 8) ? 513ad309a88SDingqiang Lin ERASE_SECTOR : ERASE_BLOCK64K); 514ad309a88SDingqiang Lin if (ret != SFC_OK) { 515c84f0ed8SJon Lin rkflash_print_error("snor_erase %x ret= %x\n", 516ad309a88SDingqiang Lin sec, ret); 517ad309a88SDingqiang Lin goto out; 518ad309a88SDingqiang Lin } 519ad309a88SDingqiang Lin } 520ad309a88SDingqiang Lin len = (blk_size - offset) < n_sec ? 521ad309a88SDingqiang Lin (blk_size - offset) : n_sec; 522ad309a88SDingqiang Lin ret = snor_prog(p_dev, sec << 9, p_buf, len << 9); 523ad309a88SDingqiang Lin if (ret != SFC_OK) { 524c84f0ed8SJon Lin rkflash_print_error("snor_prog %x ret= %x\n", sec, ret); 525ad309a88SDingqiang Lin goto out; 526ad309a88SDingqiang Lin } 527ad309a88SDingqiang Lin n_sec -= len; 528ad309a88SDingqiang Lin sec += len; 529ad309a88SDingqiang Lin p_buf += len << 9; 530ad309a88SDingqiang Lin } 531ad309a88SDingqiang Lin out: 532ad309a88SDingqiang Lin if (!ret) 533ba0501acSDingqiang Lin ret = total_sec; 534ad309a88SDingqiang Lin 535ad309a88SDingqiang Lin return ret; 536ad309a88SDingqiang Lin } 537ad309a88SDingqiang Lin 538c84f0ed8SJon Lin int snor_read_id(u8 *data) 539ad309a88SDingqiang Lin { 540ad309a88SDingqiang Lin int ret; 54158463f4dSJon Lin struct rk_sfc_op op; 542ad309a88SDingqiang Lin 54358463f4dSJon Lin op.sfcmd.d32 = 0; 54458463f4dSJon Lin op.sfcmd.b.cmd = CMD_READ_JEDECID; 545ad309a88SDingqiang Lin 54658463f4dSJon Lin op.sfctrl.d32 = 0; 54758463f4dSJon Lin 54858463f4dSJon Lin ret = sfc_request(&op, 0, data, 3); 549ad309a88SDingqiang Lin 550ad309a88SDingqiang Lin return ret; 551ad309a88SDingqiang Lin } 552ad309a88SDingqiang Lin 553ad309a88SDingqiang Lin static int snor_read_parameter(u32 addr, u8 *data) 554ad309a88SDingqiang Lin { 555ad309a88SDingqiang Lin int ret; 55658463f4dSJon Lin struct rk_sfc_op op; 557ad309a88SDingqiang Lin 55858463f4dSJon Lin op.sfcmd.d32 = 0; 55958463f4dSJon Lin op.sfcmd.b.cmd = CMD_READ_PARAMETER; 56058463f4dSJon Lin op.sfcmd.b.addrbits = SFC_ADDR_24BITS; 56158463f4dSJon Lin op.sfcmd.b.dummybits = 8; 562ad309a88SDingqiang Lin 56358463f4dSJon Lin op.sfctrl.d32 = 0; 56458463f4dSJon Lin 56558463f4dSJon Lin ret = sfc_request(&op, addr, data, 1); 566ad309a88SDingqiang Lin 567ad309a88SDingqiang Lin return ret; 568ad309a88SDingqiang Lin } 569ad309a88SDingqiang Lin 570ad309a88SDingqiang Lin u32 snor_get_capacity(struct SFNOR_DEV *p_dev) 571ad309a88SDingqiang Lin { 572ad309a88SDingqiang Lin return p_dev->capacity; 573ad309a88SDingqiang Lin } 574ad309a88SDingqiang Lin 575ad309a88SDingqiang Lin static struct flash_info *snor_get_flash_info(u8 *flash_id) 576ad309a88SDingqiang Lin { 577ad309a88SDingqiang Lin u32 i; 578ad309a88SDingqiang Lin u32 id = (flash_id[0] << 16) | (flash_id[1] << 8) | (flash_id[2] << 0); 579ad309a88SDingqiang Lin 580ba0501acSDingqiang Lin for (i = 0; i < ARRAY_SIZE(spi_flash_tbl); i++) { 581ad309a88SDingqiang Lin if (spi_flash_tbl[i].id == id) 582ad309a88SDingqiang Lin return &spi_flash_tbl[i]; 583ad309a88SDingqiang Lin } 584ad309a88SDingqiang Lin return NULL; 585ad309a88SDingqiang Lin } 586ad309a88SDingqiang Lin 587ad309a88SDingqiang Lin /* Adjust flash info in ram base on parameter */ 588ad309a88SDingqiang Lin static void *snor_flash_info_adjust(struct flash_info *spi_flash_info) 589ad309a88SDingqiang Lin { 590ad309a88SDingqiang Lin u32 addr; 591ad309a88SDingqiang Lin u8 para_version; 592ad309a88SDingqiang Lin 593ad309a88SDingqiang Lin if (spi_flash_info->id == 0xc84019) { 594ad309a88SDingqiang Lin addr = 0x09; 595ad309a88SDingqiang Lin snor_read_parameter(addr, ¶_version); 596ad309a88SDingqiang Lin if (para_version == 0x06) { 597ad309a88SDingqiang Lin spi_flash_info->QE_bits = 9; 598ad309a88SDingqiang Lin spi_flash_info->prog_cmd_4 = 0x34; 599ad309a88SDingqiang Lin } 600ad309a88SDingqiang Lin } 601ad309a88SDingqiang Lin return 0; 602ad309a88SDingqiang Lin } 603ad309a88SDingqiang Lin 6049371a438SJon Lin static int snor_parse_flash_table(struct SFNOR_DEV *p_dev, 6059371a438SJon Lin struct flash_info *g_spi_flash_info) 606ad309a88SDingqiang Lin { 6079371a438SJon Lin int i, ret; 608c84f0ed8SJon Lin 609ad309a88SDingqiang Lin if (g_spi_flash_info) { 610ad309a88SDingqiang Lin snor_flash_info_adjust(g_spi_flash_info); 6119371a438SJon Lin p_dev->manufacturer = (g_spi_flash_info->id >> 16) & 0xFF; 6129371a438SJon Lin p_dev->mem_type = (g_spi_flash_info->id >> 8) & 0xFF; 613*b833c879SJon Lin p_dev->capacity = 1 << g_spi_flash_info->density; 614ad309a88SDingqiang Lin p_dev->blk_size = g_spi_flash_info->block_size; 615ad309a88SDingqiang Lin p_dev->page_size = NOR_SECS_PAGE; 616ad309a88SDingqiang Lin p_dev->read_cmd = g_spi_flash_info->read_cmd; 617ad309a88SDingqiang Lin p_dev->prog_cmd = g_spi_flash_info->prog_cmd; 618ad309a88SDingqiang Lin p_dev->sec_erase_cmd = g_spi_flash_info->sector_erase_cmd; 619ad309a88SDingqiang Lin p_dev->blk_erase_cmd = g_spi_flash_info->block_erase_cmd; 620ad309a88SDingqiang Lin p_dev->prog_lines = DATA_LINES_X1; 621ad309a88SDingqiang Lin p_dev->read_lines = DATA_LINES_X1; 622ad309a88SDingqiang Lin p_dev->QE_bits = g_spi_flash_info->QE_bits; 623c84f0ed8SJon Lin p_dev->addr_mode = ADDR_MODE_3BYTE; 624ad309a88SDingqiang Lin 625ad309a88SDingqiang Lin i = g_spi_flash_info->feature & FEA_READ_STATUE_MASK; 626ad309a88SDingqiang Lin if (i == 0) 627ad309a88SDingqiang Lin p_dev->write_status = snor_write_status; 6281d2de2a9SJon Lin else if (i == 1) 6291d2de2a9SJon Lin p_dev->write_status = snor_write_status1; 6301d2de2a9SJon Lin else if (i == 2) 631ad309a88SDingqiang Lin p_dev->write_status = snor_write_status2; 6329371a438SJon Lin 633ad309a88SDingqiang Lin if (g_spi_flash_info->feature & FEA_4BIT_READ) { 63409ad69fdSJon Lin ret = SFC_OK; 63509ad69fdSJon Lin if (g_spi_flash_info->QE_bits) 63609ad69fdSJon Lin ret = snor_enable_QE(p_dev); 63709ad69fdSJon Lin if (ret == SFC_OK) { 638ad309a88SDingqiang Lin p_dev->read_lines = DATA_LINES_X4; 639ad309a88SDingqiang Lin p_dev->read_cmd = g_spi_flash_info->read_cmd_4; 640ad309a88SDingqiang Lin } 641ad309a88SDingqiang Lin } 642ba0501acSDingqiang Lin if (g_spi_flash_info->feature & FEA_4BIT_PROG && 643ba0501acSDingqiang Lin p_dev->read_lines == DATA_LINES_X4) { 644ad309a88SDingqiang Lin p_dev->prog_lines = DATA_LINES_X4; 645ad309a88SDingqiang Lin p_dev->prog_cmd = g_spi_flash_info->prog_cmd_4; 646ad309a88SDingqiang Lin } 647ad309a88SDingqiang Lin 648ad309a88SDingqiang Lin if (g_spi_flash_info->feature & FEA_4BYTE_ADDR) 649ad309a88SDingqiang Lin p_dev->addr_mode = ADDR_MODE_4BYTE; 650ad309a88SDingqiang Lin 651ad309a88SDingqiang Lin if ((g_spi_flash_info->feature & FEA_4BYTE_ADDR_MODE)) 652ad309a88SDingqiang Lin snor_enter_4byte_mode(); 6539371a438SJon Lin } 6549371a438SJon Lin 6559371a438SJon Lin return SFC_OK; 6569371a438SJon Lin } 6579371a438SJon Lin 6589371a438SJon Lin int snor_init(struct SFNOR_DEV *p_dev) 6599371a438SJon Lin { 6609371a438SJon Lin struct flash_info *g_spi_flash_info; 6619371a438SJon Lin u8 id_byte[5]; 6629371a438SJon Lin 6639371a438SJon Lin if (!p_dev) 6649371a438SJon Lin return SFC_PARAM_ERR; 6659371a438SJon Lin 6669371a438SJon Lin memset((void *)p_dev, 0, sizeof(struct SFNOR_DEV)); 6679371a438SJon Lin p_dev->max_iosize = sfc_get_max_iosize(); 6689371a438SJon Lin 6699371a438SJon Lin snor_read_id(id_byte); 6709371a438SJon Lin rkflash_print_error("sfc nor id: %x %x %x\n", 6719371a438SJon Lin id_byte[0], id_byte[1], id_byte[2]); 6729371a438SJon Lin if (0xFF == id_byte[0] || 0x00 == id_byte[0]) 6739371a438SJon Lin return SFC_ERROR; 6749371a438SJon Lin 6759371a438SJon Lin g_spi_flash_info = snor_get_flash_info(id_byte); 6769371a438SJon Lin if (g_spi_flash_info) { 6779371a438SJon Lin snor_parse_flash_table(p_dev, g_spi_flash_info); 678c84f0ed8SJon Lin } else { 6799371a438SJon Lin p_dev->manufacturer = id_byte[0]; 6809371a438SJon Lin p_dev->mem_type = id_byte[1]; 68158463f4dSJon Lin p_dev->capacity = 1 << (id_byte[2] - 9); 682c84f0ed8SJon Lin p_dev->QE_bits = 0; 683ad309a88SDingqiang Lin p_dev->blk_size = NOR_SECS_BLK; 684ad309a88SDingqiang Lin p_dev->page_size = NOR_SECS_PAGE; 685ad309a88SDingqiang Lin p_dev->read_cmd = CMD_READ_DATA; 686ad309a88SDingqiang Lin p_dev->prog_cmd = CMD_PAGE_PROG; 687ad309a88SDingqiang Lin p_dev->sec_erase_cmd = CMD_SECTOR_ERASE; 688ad309a88SDingqiang Lin p_dev->blk_erase_cmd = CMD_BLOCK_ERASE; 689c84f0ed8SJon Lin p_dev->prog_lines = DATA_LINES_X1; 690c84f0ed8SJon Lin p_dev->read_lines = DATA_LINES_X1; 691c84f0ed8SJon Lin p_dev->write_status = snor_write_status; 6929371a438SJon Lin snor_reset_device(); 693c84f0ed8SJon Lin } 694ad309a88SDingqiang Lin 695c84f0ed8SJon Lin rkflash_print_info("addr_mode: %x\n", p_dev->addr_mode); 696c84f0ed8SJon Lin rkflash_print_info("read_lines: %x\n", p_dev->read_lines); 697c84f0ed8SJon Lin rkflash_print_info("prog_lines: %x\n", p_dev->prog_lines); 698c84f0ed8SJon Lin rkflash_print_info("read_cmd: %x\n", p_dev->read_cmd); 699c84f0ed8SJon Lin rkflash_print_info("prog_cmd: %x\n", p_dev->prog_cmd); 700c84f0ed8SJon Lin rkflash_print_info("blk_erase_cmd: %x\n", p_dev->blk_erase_cmd); 701c84f0ed8SJon Lin rkflash_print_info("sec_erase_cmd: %x\n", p_dev->sec_erase_cmd); 7029371a438SJon Lin rkflash_print_info("capacity: %x\n", p_dev->capacity); 703ad309a88SDingqiang Lin 704ad309a88SDingqiang Lin return SFC_OK; 705ad309a88SDingqiang Lin } 706ad309a88SDingqiang Lin 7079371a438SJon Lin int snor_reinit_from_table_packet(struct SFNOR_DEV *p_dev, 7089371a438SJon Lin struct snor_info_packet *packet) 7099371a438SJon Lin { 7109371a438SJon Lin struct flash_info g_spi_flash_info; 7119371a438SJon Lin u8 id_byte[5]; 7129371a438SJon Lin int ret; 7139371a438SJon Lin 7149371a438SJon Lin if (!p_dev || packet->id != SNOR_INFO_PACKET_ID) 7159371a438SJon Lin return SFC_PARAM_ERR; 7169371a438SJon Lin 7179371a438SJon Lin snor_read_id(id_byte); 7189371a438SJon Lin if (0xFF == id_byte[0] || 0x00 == id_byte[0]) 7199371a438SJon Lin return SFC_ERROR; 7209371a438SJon Lin 7219371a438SJon Lin g_spi_flash_info.id = id_byte[0] << 16 | id_byte[1] << 8 | id_byte[2]; 7229371a438SJon Lin g_spi_flash_info.block_size = NOR_SECS_BLK; 7239371a438SJon Lin g_spi_flash_info.sector_size = NOR_SECS_PAGE; 7249371a438SJon Lin g_spi_flash_info.read_cmd = packet->read_cmd; 7259371a438SJon Lin g_spi_flash_info.prog_cmd = packet->prog_cmd; 7269371a438SJon Lin g_spi_flash_info.read_cmd_4 = packet->read_cmd_4; 7279371a438SJon Lin g_spi_flash_info.prog_cmd_4 = packet->prog_cmd_4; 7289371a438SJon Lin if (id_byte[2] >= 0x19) 7299371a438SJon Lin g_spi_flash_info.read_cmd_4 = CMD_FAST_4READ_X4; 7309371a438SJon Lin g_spi_flash_info.sector_erase_cmd = packet->sector_erase_cmd; 7319371a438SJon Lin g_spi_flash_info.block_erase_cmd = packet->block_erase_cmd; 7329371a438SJon Lin g_spi_flash_info.feature = packet->feature; 7339371a438SJon Lin g_spi_flash_info.density = id_byte[2] - 9; 7349371a438SJon Lin g_spi_flash_info.QE_bits = packet->QE_bits; 7359371a438SJon Lin 7369371a438SJon Lin ret = snor_parse_flash_table(p_dev, &g_spi_flash_info); 7379371a438SJon Lin 7389371a438SJon Lin return ret; 7399371a438SJon Lin } 7409371a438SJon Lin 741