xref: /rk3399_rockchip-uboot/drivers/ram/rockchip/sdram_rk3328.c (revision 5d4a323c781a8f997dbac59d5a73c71fa1c7e0ad)
19946fd65SKever Yang /*
29946fd65SKever Yang  * (C) Copyright 2017 Rockchip Electronics Co., Ltd.
39946fd65SKever Yang  *
49946fd65SKever Yang  * SPDX-License-Identifier:     GPL-2.0
59946fd65SKever Yang  */
69946fd65SKever Yang #include <common.h>
79fb0777eSKever Yang #include <clk.h>
89fb0777eSKever Yang #include <debug_uart.h>
99946fd65SKever Yang #include <dm.h>
109fb0777eSKever Yang #include <dt-structs.h>
119946fd65SKever Yang #include <ram.h>
129fb0777eSKever Yang #include <regmap.h>
139946fd65SKever Yang #include <syscon.h>
149fb0777eSKever Yang #include <asm/io.h>
159946fd65SKever Yang #include <asm/arch/clock.h>
169fb0777eSKever Yang #include <asm/arch/cru_rk3328.h>
179946fd65SKever Yang #include <asm/arch/grf_rk3328.h>
1816a92a42STang Yun ping #include <asm/arch/rockchip_dmc.h>
19e1f97ec3SYouMin Chen #include <asm/arch/sdram.h>
209fb0777eSKever Yang #include <asm/arch/sdram_rk3328.h>
219fb0777eSKever Yang #include <asm/arch/uart.h>
229946fd65SKever Yang 
239946fd65SKever Yang DECLARE_GLOBAL_DATA_PTR;
249946fd65SKever Yang struct dram_info {
259fb0777eSKever Yang #ifdef CONFIG_TPL_BUILD
2616bd7102SYouMin Chen 	struct ddr_pctl_regs *pctl;
2716bd7102SYouMin Chen 	struct ddr_phy_regs *phy;
289fb0777eSKever Yang 	struct clk ddr_clk;
299fb0777eSKever Yang 	struct rk3328_cru *cru;
3016bd7102SYouMin Chen 	struct msch_regs *msch;
319fb0777eSKever Yang 	struct rk3328_ddr_grf_regs *ddr_grf;
329fb0777eSKever Yang #endif
339946fd65SKever Yang 	struct ram_info info;
349946fd65SKever Yang 	struct rk3328_grf_regs *grf;
359946fd65SKever Yang };
369946fd65SKever Yang 
379fb0777eSKever Yang #ifdef CONFIG_TPL_BUILD
389fb0777eSKever Yang 
399fb0777eSKever Yang struct rk3328_sdram_channel sdram_ch;
409fb0777eSKever Yang 
419fb0777eSKever Yang struct rockchip_dmc_plat {
429fb0777eSKever Yang #if CONFIG_IS_ENABLED(OF_PLATDATA)
439fb0777eSKever Yang 	struct dtd_rockchip_rk3328_dmc dtplat;
449fb0777eSKever Yang #else
459fb0777eSKever Yang 	struct rk3328_sdram_params sdram_params;
469fb0777eSKever Yang #endif
479fb0777eSKever Yang 	struct regmap *map;
489fb0777eSKever Yang };
499fb0777eSKever Yang 
509fb0777eSKever Yang #if CONFIG_IS_ENABLED(OF_PLATDATA)
conv_of_platdata(struct udevice * dev)519fb0777eSKever Yang static int conv_of_platdata(struct udevice *dev)
529fb0777eSKever Yang {
539fb0777eSKever Yang 	struct rockchip_dmc_plat *plat = dev_get_platdata(dev);
549fb0777eSKever Yang 	struct dtd_rockchip_rk3328_dmc *dtplat = &plat->dtplat;
559fb0777eSKever Yang 	int ret;
569fb0777eSKever Yang 
579fb0777eSKever Yang 	ret = regmap_init_mem_platdata(dev, dtplat->reg,
589fb0777eSKever Yang 				       ARRAY_SIZE(dtplat->reg) / 2,
599fb0777eSKever Yang 				       &plat->map);
609fb0777eSKever Yang 	if (ret)
619fb0777eSKever Yang 		return ret;
629fb0777eSKever Yang 
639fb0777eSKever Yang 	return 0;
649fb0777eSKever Yang }
659fb0777eSKever Yang #endif
669fb0777eSKever Yang 
rkclk_ddr_reset(struct dram_info * dram,u32 ctl_srstn,u32 ctl_psrstn,u32 phy_srstn,u32 phy_psrstn)679fb0777eSKever Yang static void rkclk_ddr_reset(struct dram_info *dram,
689fb0777eSKever Yang 			    u32 ctl_srstn, u32 ctl_psrstn,
699fb0777eSKever Yang 			    u32 phy_srstn, u32 phy_psrstn)
709fb0777eSKever Yang {
719fb0777eSKever Yang 	writel(ddrctrl_srstn_req(ctl_srstn) | ddrctrl_psrstn_req(ctl_psrstn) |
729fb0777eSKever Yang 		ddrphy_srstn_req(phy_srstn) | ddrphy_psrstn_req(phy_psrstn),
739fb0777eSKever Yang 		&dram->cru->softrst_con[5]);
749fb0777eSKever Yang 	writel(ddrctrl_asrstn_req(ctl_srstn), &dram->cru->softrst_con[9]);
759fb0777eSKever Yang }
769fb0777eSKever Yang 
rkclk_set_dpll(struct dram_info * dram,unsigned int hz)7716bd7102SYouMin Chen static void rkclk_set_dpll(struct dram_info *dram, unsigned int hz)
789fb0777eSKever Yang {
799fb0777eSKever Yang 	unsigned int refdiv, postdiv1, postdiv2, fbdiv;
809fb0777eSKever Yang 	int delay = 1000;
8116bd7102SYouMin Chen 	u32 mhz = hz / MHZ;
829fb0777eSKever Yang 
839fb0777eSKever Yang 	refdiv = 1;
849fb0777eSKever Yang 	if (mhz <= 300) {
859fb0777eSKever Yang 		postdiv1 = 4;
869fb0777eSKever Yang 		postdiv2 = 2;
879fb0777eSKever Yang 	} else if (mhz <= 400) {
889fb0777eSKever Yang 		postdiv1 = 6;
899fb0777eSKever Yang 		postdiv2 = 1;
909fb0777eSKever Yang 	} else if (mhz <= 600) {
919fb0777eSKever Yang 		postdiv1 = 4;
929fb0777eSKever Yang 		postdiv2 = 1;
939fb0777eSKever Yang 	} else if (mhz <= 800) {
949fb0777eSKever Yang 		postdiv1 = 3;
959fb0777eSKever Yang 		postdiv2 = 1;
969fb0777eSKever Yang 	} else if (mhz <= 1600) {
979fb0777eSKever Yang 		postdiv1 = 2;
989fb0777eSKever Yang 		postdiv2 = 1;
999fb0777eSKever Yang 	} else {
1009fb0777eSKever Yang 		postdiv1 = 1;
1019fb0777eSKever Yang 		postdiv2 = 1;
1029fb0777eSKever Yang 	}
1039fb0777eSKever Yang 	fbdiv = (mhz * refdiv * postdiv1 * postdiv2) / 24;
1049fb0777eSKever Yang 
1059fb0777eSKever Yang 	writel(((0x1 << 4) << 16) | (0 << 4), &dram->cru->mode_con);
1069fb0777eSKever Yang 	writel(POSTDIV1(postdiv1) | FBDIV(fbdiv), &dram->cru->dpll_con[0]);
1079fb0777eSKever Yang 	writel(DSMPD(1) | POSTDIV2(postdiv2) | REFDIV(refdiv),
1089fb0777eSKever Yang 	       &dram->cru->dpll_con[1]);
1099fb0777eSKever Yang 
1109fb0777eSKever Yang 	while (delay > 0) {
1119fb0777eSKever Yang 		udelay(1);
1129fb0777eSKever Yang 		if (LOCK(readl(&dram->cru->dpll_con[1])))
1139fb0777eSKever Yang 			break;
1149fb0777eSKever Yang 		delay--;
1159fb0777eSKever Yang 	}
1169fb0777eSKever Yang 
1179fb0777eSKever Yang 	writel(((0x1 << 4) << 16) | (1 << 4), &dram->cru->mode_con);
1189fb0777eSKever Yang }
1199fb0777eSKever Yang 
rkclk_configure_ddr(struct dram_info * dram,struct rk3328_sdram_params * sdram_params)1209fb0777eSKever Yang static void rkclk_configure_ddr(struct dram_info *dram,
1219fb0777eSKever Yang 				struct rk3328_sdram_params *sdram_params)
1229fb0777eSKever Yang {
1239fb0777eSKever Yang 	void __iomem *phy_base = dram->phy;
1249fb0777eSKever Yang 
1259fb0777eSKever Yang 	/* choose DPLL for ddr clk source */
1269fb0777eSKever Yang 	clrbits_le32(PHY_REG(phy_base, 0xef), 1 << 7);
1279fb0777eSKever Yang 
128*5d4a323cSTang Yun ping 	/* for ddr phy need 2*freq */
12916bd7102SYouMin Chen 	rkclk_set_dpll(dram,  sdram_params->base.ddr_freq * MHZ * 2);
1309fb0777eSKever Yang }
1319fb0777eSKever Yang 
1329fb0777eSKever Yang /* return ddrconfig value
1339fb0777eSKever Yang  *       (-1), find ddrconfig fail
1349fb0777eSKever Yang  *       other, the ddrconfig value
1359fb0777eSKever Yang  * only support cs0_row >= cs1_row
1369fb0777eSKever Yang  */
calculate_ddrconfig(struct rk3328_sdram_params * sdram_params)1379fb0777eSKever Yang static unsigned int calculate_ddrconfig(
1389fb0777eSKever Yang 		struct rk3328_sdram_params *sdram_params)
1399fb0777eSKever Yang {
14016bd7102SYouMin Chen 	struct sdram_cap_info *cap_info = &sdram_params->ch.cap_info;
1419fb0777eSKever Yang 	u32 cs, bw, die_bw, col, row, bank;
14216bd7102SYouMin Chen 	u32 cs1_row;
1439fb0777eSKever Yang 	u32 i, tmp;
1449fb0777eSKever Yang 	u32 ddrconf = -1;
1459fb0777eSKever Yang 
14616bd7102SYouMin Chen 	cs = cap_info->rank;
14716bd7102SYouMin Chen 	bw = cap_info->bw;
14816bd7102SYouMin Chen 	die_bw = cap_info->dbw;
14916bd7102SYouMin Chen 	col = cap_info->col;
15016bd7102SYouMin Chen 	row = cap_info->cs0_row;
15116bd7102SYouMin Chen 	cs1_row = cap_info->cs1_row;
15216bd7102SYouMin Chen 	bank = cap_info->bk;
1539fb0777eSKever Yang 
15416bd7102SYouMin Chen 	if (sdram_params->base.dramtype == DDR4) {
15516bd7102SYouMin Chen 		/* when DDR_TEST, CS always at MSB position for easy test */
15616bd7102SYouMin Chen 		if (cs == 2 && row == cs1_row) {
15716bd7102SYouMin Chen 			/* include 2cs cap both 2^n  or both (2^n - 2^(n-2)) */
15816bd7102SYouMin Chen 			tmp = ((row - 13) << 3) | (1 << 2) | (bw & 0x2) |
15916bd7102SYouMin Chen 			      die_bw;
16016bd7102SYouMin Chen 			for (i = 17; i < 21; i++) {
16116bd7102SYouMin Chen 				if (((tmp & 0x7) ==
16216bd7102SYouMin Chen 				     (ddr4_cfg_2_rbc[i - 10] & 0x7)) &&
16316bd7102SYouMin Chen 				    ((tmp & 0x3c) <=
16416bd7102SYouMin Chen 				     (ddr4_cfg_2_rbc[i - 10] & 0x3c))) {
16516bd7102SYouMin Chen 					ddrconf = i;
16616bd7102SYouMin Chen 					goto out;
16716bd7102SYouMin Chen 				}
16816bd7102SYouMin Chen 			}
16916bd7102SYouMin Chen 		}
17016bd7102SYouMin Chen 
1719fb0777eSKever Yang 		tmp = ((cs - 1) << 6) | ((row - 13) << 3) | (bw & 0x2) | die_bw;
1729fb0777eSKever Yang 		for (i = 10; i < 17; i++) {
1739fb0777eSKever Yang 			if (((tmp & 0x7) == (ddr4_cfg_2_rbc[i - 10] & 0x7)) &&
1749fb0777eSKever Yang 			    ((tmp & 0x3c) <= (ddr4_cfg_2_rbc[i - 10] & 0x3c)) &&
1759fb0777eSKever Yang 			    ((tmp & 0x40) <= (ddr4_cfg_2_rbc[i - 10] & 0x40))) {
1769fb0777eSKever Yang 				ddrconf = i;
1779fb0777eSKever Yang 				goto out;
1789fb0777eSKever Yang 			}
1799fb0777eSKever Yang 		}
1809fb0777eSKever Yang 	} else {
1819fb0777eSKever Yang 		if (bank == 2) {
1829fb0777eSKever Yang 			ddrconf = 8;
1839fb0777eSKever Yang 			goto out;
1849fb0777eSKever Yang 		}
1859fb0777eSKever Yang 
18616bd7102SYouMin Chen 		/* when DDR_TEST, CS always at MSB position for easy test */
18716bd7102SYouMin Chen 		if (cs == 2 && row == cs1_row) {
18816bd7102SYouMin Chen 			/* include 2cs cap both 2^n  or both (2^n - 2^(n-2)) */
18916bd7102SYouMin Chen 			for (i = 5; i < 8; i++) {
19016bd7102SYouMin Chen 				if ((bw + col - 11) == (ddr_cfg_2_rbc[i] &
19116bd7102SYouMin Chen 							0x3)) {
19216bd7102SYouMin Chen 					ddrconf = i;
19316bd7102SYouMin Chen 					goto out;
19416bd7102SYouMin Chen 				}
19516bd7102SYouMin Chen 			}
19616bd7102SYouMin Chen 		}
19716bd7102SYouMin Chen 
1989fb0777eSKever Yang 		tmp = ((row - 13) << 4) | (1 << 2) | ((bw + col - 11) << 0);
1999fb0777eSKever Yang 		for (i = 0; i < 5; i++)
2009fb0777eSKever Yang 			if (((tmp & 0xf) == (ddr_cfg_2_rbc[i] & 0xf)) &&
2019fb0777eSKever Yang 			    ((tmp & 0x30) <= (ddr_cfg_2_rbc[i] & 0x30))) {
2029fb0777eSKever Yang 				ddrconf = i;
2039fb0777eSKever Yang 				goto out;
2049fb0777eSKever Yang 			}
2059fb0777eSKever Yang 	}
2069fb0777eSKever Yang 
2079fb0777eSKever Yang out:
2089fb0777eSKever Yang 	if (ddrconf > 20)
20916bd7102SYouMin Chen 		printf("calculate ddrconfig error\n");
2109fb0777eSKever Yang 
2119fb0777eSKever Yang 	return ddrconf;
2129fb0777eSKever Yang }
2139fb0777eSKever Yang 
2149fb0777eSKever Yang /*******
2159fb0777eSKever Yang  * calculate controller dram address map, and setting to register.
2169fb0777eSKever Yang  * argument sdram_ch.ddrconf must be right value before
2179fb0777eSKever Yang  * call this function.
2189fb0777eSKever Yang  *******/
set_ctl_address_map(struct dram_info * dram,struct rk3328_sdram_params * sdram_params)2199fb0777eSKever Yang static void set_ctl_address_map(struct dram_info *dram,
2209fb0777eSKever Yang 				struct rk3328_sdram_params *sdram_params)
2219fb0777eSKever Yang {
22216bd7102SYouMin Chen 	struct sdram_cap_info *cap_info = &sdram_params->ch.cap_info;
2239fb0777eSKever Yang 	void __iomem *pctl_base = dram->pctl;
2249fb0777eSKever Yang 
22516bd7102SYouMin Chen 	sdram_copy_to_reg((u32 *)(pctl_base + DDR_PCTL2_ADDRMAP0),
22616bd7102SYouMin Chen 			  &addrmap[cap_info->ddrconfig][0], 9 * 4);
22716bd7102SYouMin Chen 	if (sdram_params->base.dramtype == LPDDR3 && cap_info->row_3_4)
2289fb0777eSKever Yang 		setbits_le32(pctl_base + DDR_PCTL2_ADDRMAP6, 1 << 31);
22916bd7102SYouMin Chen 	if (sdram_params->base.dramtype == DDR4 && cap_info->bw == 0x1)
2309fb0777eSKever Yang 		setbits_le32(pctl_base + DDR_PCTL2_PCCFG, 1 << 8);
2319fb0777eSKever Yang 
23216bd7102SYouMin Chen 	if (cap_info->rank == 1)
2339fb0777eSKever Yang 		clrsetbits_le32(pctl_base + DDR_PCTL2_ADDRMAP0, 0x1f, 0x1f);
2349fb0777eSKever Yang }
2359fb0777eSKever Yang 
data_training(struct dram_info * dram,u32 cs,u32 dramtype)2369fb0777eSKever Yang static int data_training(struct dram_info *dram, u32 cs, u32 dramtype)
2379fb0777eSKever Yang {
2389fb0777eSKever Yang 	void __iomem *pctl_base = dram->pctl;
23916bd7102SYouMin Chen 	u32 dis_auto_zq = 0;
24016bd7102SYouMin Chen 	u32 pwrctl;
24116bd7102SYouMin Chen 	u32 ret;
2429fb0777eSKever Yang 
24316bd7102SYouMin Chen 	/* disable auto low-power */
24416bd7102SYouMin Chen 	pwrctl = readl(pctl_base + DDR_PCTL2_PWRCTL);
24516bd7102SYouMin Chen 	writel(0, pctl_base + DDR_PCTL2_PWRCTL);
2469fb0777eSKever Yang 
24716bd7102SYouMin Chen 	dis_auto_zq = pctl_dis_zqcs_aref(dram->pctl);
2489fb0777eSKever Yang 
24916bd7102SYouMin Chen 	ret = phy_data_training(dram->phy, cs, dramtype);
2509fb0777eSKever Yang 
25116bd7102SYouMin Chen 	pctl_rest_zqcs_aref(dram->pctl, dis_auto_zq);
25216bd7102SYouMin Chen 
25316bd7102SYouMin Chen 	/* restore auto low-power */
25416bd7102SYouMin Chen 	writel(pwrctl, pctl_base + DDR_PCTL2_PWRCTL);
25516bd7102SYouMin Chen 
2569fb0777eSKever Yang 	return ret;
2579fb0777eSKever Yang }
2589fb0777eSKever Yang 
rx_deskew_switch_adjust(struct dram_info * dram)2599fb0777eSKever Yang static void rx_deskew_switch_adjust(struct dram_info *dram)
2609fb0777eSKever Yang {
2619fb0777eSKever Yang 	u32 i, deskew_val;
2629fb0777eSKever Yang 	u32 gate_val = 0;
2639fb0777eSKever Yang 	void __iomem *phy_base = dram->phy;
2649fb0777eSKever Yang 
2659fb0777eSKever Yang 	for (i = 0; i < 4; i++)
26616bd7102SYouMin Chen 		gate_val = MAX(readl(PHY_REG(phy_base, 0xfb + i)), gate_val);
2679fb0777eSKever Yang 
2689fb0777eSKever Yang 	deskew_val = (gate_val >> 3) + 1;
2699fb0777eSKever Yang 	deskew_val = (deskew_val > 0x1f) ? 0x1f : deskew_val;
2709fb0777eSKever Yang 	clrsetbits_le32(PHY_REG(phy_base, 0x6e), 0xc, (deskew_val & 0x3) << 2);
2719fb0777eSKever Yang 	clrsetbits_le32(PHY_REG(phy_base, 0x6f), 0x7 << 4,
2729fb0777eSKever Yang 			(deskew_val & 0x1c) << 2);
2739fb0777eSKever Yang }
2749fb0777eSKever Yang 
tx_deskew_switch_adjust(struct dram_info * dram)2759fb0777eSKever Yang static void tx_deskew_switch_adjust(struct dram_info *dram)
2769fb0777eSKever Yang {
2779fb0777eSKever Yang 	void __iomem *phy_base = dram->phy;
2789fb0777eSKever Yang 
2799fb0777eSKever Yang 	clrsetbits_le32(PHY_REG(phy_base, 0x6e), 0x3, 1);
2809fb0777eSKever Yang }
2819fb0777eSKever Yang 
set_ddrconfig(struct dram_info * dram,u32 ddrconfig)2829fb0777eSKever Yang static void set_ddrconfig(struct dram_info *dram, u32 ddrconfig)
2839fb0777eSKever Yang {
2849fb0777eSKever Yang 	writel(ddrconfig, &dram->msch->ddrconf);
2859fb0777eSKever Yang }
2869fb0777eSKever Yang 
sdram_msch_config(struct msch_regs * msch,struct sdram_msch_timings * noc_timings)28716bd7102SYouMin Chen static void sdram_msch_config(struct msch_regs *msch,
28816bd7102SYouMin Chen 		       struct sdram_msch_timings *noc_timings)
28916bd7102SYouMin Chen {
29016bd7102SYouMin Chen 	writel(noc_timings->ddrtiming.d32, &msch->ddrtiming);
29116bd7102SYouMin Chen 
29216bd7102SYouMin Chen 	writel(noc_timings->ddrmode.d32, &msch->ddrmode);
29316bd7102SYouMin Chen 	writel(noc_timings->readlatency, &msch->readlatency);
29416bd7102SYouMin Chen 
29516bd7102SYouMin Chen 	writel(noc_timings->activate.d32, &msch->activate);
29616bd7102SYouMin Chen 	writel(noc_timings->devtodev.d32, &msch->devtodev);
29716bd7102SYouMin Chen 	writel(noc_timings->ddr4timing.d32, &msch->ddr4_timing);
29816bd7102SYouMin Chen 	writel(noc_timings->agingx0, &msch->aging0);
29916bd7102SYouMin Chen 	writel(noc_timings->agingx0, &msch->aging1);
30016bd7102SYouMin Chen 	writel(noc_timings->agingx0, &msch->aging2);
30116bd7102SYouMin Chen 	writel(noc_timings->agingx0, &msch->aging3);
30216bd7102SYouMin Chen 	writel(noc_timings->agingx0, &msch->aging4);
30316bd7102SYouMin Chen 	writel(noc_timings->agingx0, &msch->aging5);
30416bd7102SYouMin Chen }
30516bd7102SYouMin Chen 
dram_all_config(struct dram_info * dram,struct rk3328_sdram_params * sdram_params)3069fb0777eSKever Yang static void dram_all_config(struct dram_info *dram,
3079fb0777eSKever Yang 			    struct rk3328_sdram_params *sdram_params)
3089fb0777eSKever Yang {
30916bd7102SYouMin Chen 	struct sdram_cap_info *cap_info = &sdram_params->ch.cap_info;
31016bd7102SYouMin Chen 	u32 sys_reg2 = 0;
31116bd7102SYouMin Chen 	u32 sys_reg3 = 0;
3129fb0777eSKever Yang 
31316bd7102SYouMin Chen 	set_ddrconfig(dram, cap_info->ddrconfig);
31416bd7102SYouMin Chen 	sdram_org_config(cap_info, &sdram_params->base, &sys_reg2,
31516bd7102SYouMin Chen 			 &sys_reg3, 0);
31616bd7102SYouMin Chen 	writel(sys_reg2, &dram->grf->os_reg[2]);
31716bd7102SYouMin Chen 	writel(sys_reg3, &dram->grf->os_reg[3]);
3189fb0777eSKever Yang 
31916bd7102SYouMin Chen 	sdram_msch_config(dram->msch, &sdram_ch.noc_timings);
3209fb0777eSKever Yang }
3219fb0777eSKever Yang 
enable_low_power(struct dram_info * dram,struct rk3328_sdram_params * sdram_params)3229fb0777eSKever Yang static void enable_low_power(struct dram_info *dram,
3239fb0777eSKever Yang 			     struct rk3328_sdram_params *sdram_params)
3249fb0777eSKever Yang {
3259fb0777eSKever Yang 	void __iomem *pctl_base = dram->pctl;
3269fb0777eSKever Yang 
3279fb0777eSKever Yang 	/* enable upctl2 axi clock auto gating */
3289fb0777eSKever Yang 	writel(0x00800000, &dram->ddr_grf->ddr_grf_con[0]);
3299fb0777eSKever Yang 	writel(0x20012001, &dram->ddr_grf->ddr_grf_con[2]);
3309fb0777eSKever Yang 	/* enable upctl2 core clock auto gating */
3319fb0777eSKever Yang 	writel(0x001e001a, &dram->ddr_grf->ddr_grf_con[2]);
3329fb0777eSKever Yang 	/* enable sr, pd */
3339fb0777eSKever Yang 	if (PD_IDLE == 0)
3349fb0777eSKever Yang 		clrbits_le32(pctl_base + DDR_PCTL2_PWRCTL, (1 << 1));
3359fb0777eSKever Yang 	else
3369fb0777eSKever Yang 		setbits_le32(pctl_base + DDR_PCTL2_PWRCTL, (1 << 1));
3379fb0777eSKever Yang 	if (SR_IDLE == 0)
3389fb0777eSKever Yang 		clrbits_le32(pctl_base + DDR_PCTL2_PWRCTL,	1);
3399fb0777eSKever Yang 	else
3409fb0777eSKever Yang 		setbits_le32(pctl_base + DDR_PCTL2_PWRCTL, 1);
3419fb0777eSKever Yang 	setbits_le32(pctl_base + DDR_PCTL2_PWRCTL, (1 << 3));
3429fb0777eSKever Yang }
3439fb0777eSKever Yang 
sdram_init(struct dram_info * dram,struct rk3328_sdram_params * sdram_params,u32 pre_init)3449fb0777eSKever Yang static int sdram_init(struct dram_info *dram,
3459fb0777eSKever Yang 		      struct rk3328_sdram_params *sdram_params, u32 pre_init)
3469fb0777eSKever Yang {
34716bd7102SYouMin Chen 	struct sdram_cap_info *cap_info = &sdram_params->ch.cap_info;
3489fb0777eSKever Yang 	void __iomem *pctl_base = dram->pctl;
3499fb0777eSKever Yang 
3509fb0777eSKever Yang 	rkclk_ddr_reset(dram, 1, 1, 1, 1);
3519fb0777eSKever Yang 	udelay(10);
3529fb0777eSKever Yang 	/*
3539fb0777eSKever Yang 	 * dereset ddr phy psrstn to config pll,
3549fb0777eSKever Yang 	 * if using phy pll psrstn must be dereset
3559fb0777eSKever Yang 	 * before config pll
3569fb0777eSKever Yang 	 */
3579fb0777eSKever Yang 	rkclk_ddr_reset(dram, 1, 1, 1, 0);
3589fb0777eSKever Yang 	rkclk_configure_ddr(dram, sdram_params);
35916bd7102SYouMin Chen 
3609fb0777eSKever Yang 	/* release phy srst to provide clk to ctrl */
3619fb0777eSKever Yang 	rkclk_ddr_reset(dram, 1, 1, 0, 0);
3629fb0777eSKever Yang 	udelay(10);
36316bd7102SYouMin Chen 	phy_soft_reset(dram->phy);
3649fb0777eSKever Yang 	/* release ctrl presetn, and config ctl registers */
3659fb0777eSKever Yang 	rkclk_ddr_reset(dram, 1, 0, 0, 0);
36616bd7102SYouMin Chen 	pctl_cfg(dram->pctl, &sdram_params->pctl_regs, SR_IDLE, PD_IDLE);
36716bd7102SYouMin Chen 	cap_info->ddrconfig = calculate_ddrconfig(sdram_params);
3689fb0777eSKever Yang 	set_ctl_address_map(dram, sdram_params);
36916bd7102SYouMin Chen 	phy_cfg(dram->phy, &sdram_params->phy_regs, &sdram_params->skew,
37016bd7102SYouMin Chen 		&sdram_params->base, cap_info->bw);
3719fb0777eSKever Yang 
3729fb0777eSKever Yang 	/* enable dfi_init_start to init phy after ctl srstn deassert */
3739fb0777eSKever Yang 	setbits_le32(pctl_base + DDR_PCTL2_DFIMISC, (1 << 5) | (1 << 4));
3749fb0777eSKever Yang 	rkclk_ddr_reset(dram, 0, 0, 0, 0);
3759fb0777eSKever Yang 	/* wait for dfi_init_done and dram init complete */
3769fb0777eSKever Yang 	while ((readl(pctl_base + DDR_PCTL2_STAT) & 0x7) == 0)
3779fb0777eSKever Yang 		continue;
3789fb0777eSKever Yang 
3799fb0777eSKever Yang 	/* do ddr gate training */
38016bd7102SYouMin Chen 	if (data_training(dram, 0, sdram_params->base.dramtype) != 0) {
38116bd7102SYouMin Chen 		printf("data training error\n");
38216bd7102SYouMin Chen 		return -1;
38316bd7102SYouMin Chen 	}
38416bd7102SYouMin Chen 	if (data_training(dram, 1, sdram_params->base.dramtype) != 0) {
3859fb0777eSKever Yang 		printf("data training error\n");
3869fb0777eSKever Yang 		return -1;
3879fb0777eSKever Yang 	}
3889fb0777eSKever Yang 
38916bd7102SYouMin Chen 	if (sdram_params->base.dramtype == DDR4)
39016bd7102SYouMin Chen 		pctl_write_vrefdq(dram->pctl, 0x3, 5670,
39116bd7102SYouMin Chen 				  sdram_params->base.dramtype);
3929fb0777eSKever Yang 
3939fb0777eSKever Yang 	if (pre_init == 0) {
3949fb0777eSKever Yang 		rx_deskew_switch_adjust(dram);
3959fb0777eSKever Yang 		tx_deskew_switch_adjust(dram);
3969fb0777eSKever Yang 	}
3979fb0777eSKever Yang 
3989fb0777eSKever Yang 	dram_all_config(dram, sdram_params);
3999fb0777eSKever Yang 	enable_low_power(dram, sdram_params);
4009fb0777eSKever Yang 
4019fb0777eSKever Yang 	return 0;
4029fb0777eSKever Yang }
4039fb0777eSKever Yang 
dram_detect_cap(struct dram_info * dram,struct rk3328_sdram_params * sdram_params,unsigned char channel)4049fb0777eSKever Yang static u64 dram_detect_cap(struct dram_info *dram,
4059fb0777eSKever Yang 			   struct rk3328_sdram_params *sdram_params,
4069fb0777eSKever Yang 			   unsigned char channel)
4079fb0777eSKever Yang {
40816bd7102SYouMin Chen 	struct sdram_cap_info *cap_info = &sdram_params->ch.cap_info;
4099fb0777eSKever Yang 
4109fb0777eSKever Yang 	/*
4119fb0777eSKever Yang 	 * for ddr3: ddrconf = 3
4129fb0777eSKever Yang 	 * for ddr4: ddrconf = 12
4139fb0777eSKever Yang 	 * for lpddr3: ddrconf = 3
4149fb0777eSKever Yang 	 * default bw = 1
4159fb0777eSKever Yang 	 */
4169fb0777eSKever Yang 	u32 bk, bktmp;
4179fb0777eSKever Yang 	u32 col, coltmp;
41816bd7102SYouMin Chen 	u32 rowtmp;
4199fb0777eSKever Yang 	u32 cs;
4209fb0777eSKever Yang 	u32 bw = 1;
42116bd7102SYouMin Chen 	u32 dram_type = sdram_params->base.dramtype;
4229fb0777eSKever Yang 
4239fb0777eSKever Yang 	if (dram_type != DDR4) {
4249fb0777eSKever Yang 		/* detect col and bk for ddr3/lpddr3 */
4259fb0777eSKever Yang 		coltmp = 12;
4269fb0777eSKever Yang 		bktmp = 3;
4279fb0777eSKever Yang 		rowtmp = 16;
4289fb0777eSKever Yang 
42916bd7102SYouMin Chen 		if (sdram_detect_col(cap_info, coltmp) != 0)
4309fb0777eSKever Yang 			goto cap_err;
431e1652d39SZhihuan He 		sdram_detect_bank(cap_info, dram->pctl, coltmp, bktmp);
43216bd7102SYouMin Chen 		sdram_detect_dbw(cap_info, dram_type);
4339fb0777eSKever Yang 	} else {
4349fb0777eSKever Yang 		/* detect bg for ddr4 */
4359fb0777eSKever Yang 		coltmp = 10;
4369fb0777eSKever Yang 		bktmp = 4;
4379fb0777eSKever Yang 		rowtmp = 17;
4389fb0777eSKever Yang 
4399fb0777eSKever Yang 		col = 10;
4409fb0777eSKever Yang 		bk = 2;
44116bd7102SYouMin Chen 		cap_info->col = col;
44216bd7102SYouMin Chen 		cap_info->bk = bk;
443e1652d39SZhihuan He 		sdram_detect_bg(cap_info, dram->pctl, coltmp);
4449fb0777eSKever Yang 	}
44516bd7102SYouMin Chen 
4469fb0777eSKever Yang 	/* detect row */
44716bd7102SYouMin Chen 	if (sdram_detect_row(cap_info, coltmp, bktmp, rowtmp) != 0)
4489fb0777eSKever Yang 		goto cap_err;
44916bd7102SYouMin Chen 
4509fb0777eSKever Yang 	/* detect row_3_4 */
45116bd7102SYouMin Chen 	sdram_detect_row_3_4(cap_info, coltmp, bktmp);
4529fb0777eSKever Yang 
45316bd7102SYouMin Chen 	/* bw and cs detect using data training */
4549fb0777eSKever Yang 	if (data_training(dram, 1, dram_type) == 0)
4559fb0777eSKever Yang 		cs = 1;
4569fb0777eSKever Yang 	else
4579fb0777eSKever Yang 		cs = 0;
45816bd7102SYouMin Chen 	cap_info->rank = cs + 1;
4599fb0777eSKever Yang 
4609fb0777eSKever Yang 	bw = 2;
46116bd7102SYouMin Chen 	cap_info->bw = bw;
4629fb0777eSKever Yang 
46316bd7102SYouMin Chen 	cap_info->cs0_high16bit_row = cap_info->cs0_row;
46416bd7102SYouMin Chen 	if (cs) {
46516bd7102SYouMin Chen 		cap_info->cs1_row = cap_info->cs0_row;
46616bd7102SYouMin Chen 		cap_info->cs1_high16bit_row = cap_info->cs0_row;
4679fb0777eSKever Yang 	} else {
46816bd7102SYouMin Chen 		cap_info->cs1_row = 0;
46916bd7102SYouMin Chen 		cap_info->cs1_high16bit_row = 0;
4709fb0777eSKever Yang 	}
4719fb0777eSKever Yang 
47216bd7102SYouMin Chen 	return 0;
47316bd7102SYouMin Chen cap_err:
47416bd7102SYouMin Chen 	return -1;
4759fb0777eSKever Yang }
4769fb0777eSKever Yang 
sdram_init_detect(struct dram_info * dram,struct rk3328_sdram_params * sdram_params)4779fb0777eSKever Yang static int sdram_init_detect(struct dram_info *dram,
4789fb0777eSKever Yang 			     struct rk3328_sdram_params *sdram_params)
4799fb0777eSKever Yang {
48016bd7102SYouMin Chen 	u32 sys_reg = 0;
48116bd7102SYouMin Chen 	u32 sys_reg3 = 0;
48216bd7102SYouMin Chen 	struct sdram_cap_info *cap_info = &sdram_params->ch.cap_info;
48316bd7102SYouMin Chen 
4849fb0777eSKever Yang 	debug("Starting SDRAM initialization...\n");
4859fb0777eSKever Yang 
4869fb0777eSKever Yang 	memcpy(&sdram_ch, &sdram_params->ch,
4879fb0777eSKever Yang 	       sizeof(struct rk3328_sdram_channel));
4889fb0777eSKever Yang 
4899fb0777eSKever Yang 	sdram_init(dram, sdram_params, 1);
4909fb0777eSKever Yang 	dram_detect_cap(dram, sdram_params, 0);
4919fb0777eSKever Yang 
4929fb0777eSKever Yang 	/* modify bw, cs related timing */
49316bd7102SYouMin Chen 	pctl_remodify_sdram_params(&sdram_params->pctl_regs, cap_info,
49416bd7102SYouMin Chen 				   sdram_params->base.dramtype);
49516bd7102SYouMin Chen 
49616bd7102SYouMin Chen 	if (cap_info->bw == 2)
49716bd7102SYouMin Chen 		sdram_ch.noc_timings.ddrtiming.b.bwratio = 0;
49816bd7102SYouMin Chen 	else
49916bd7102SYouMin Chen 		sdram_ch.noc_timings.ddrtiming.b.bwratio = 1;
50016bd7102SYouMin Chen 
5019fb0777eSKever Yang 	/* reinit sdram by real dram cap */
5029fb0777eSKever Yang 	sdram_init(dram, sdram_params, 0);
5039fb0777eSKever Yang 
5049fb0777eSKever Yang 	/* redetect cs1 row */
50516bd7102SYouMin Chen 	sdram_detect_cs1_row(cap_info, sdram_params->base.dramtype);
50616bd7102SYouMin Chen 	if (cap_info->cs1_row) {
50716bd7102SYouMin Chen 		sys_reg = readl(&dram->grf->os_reg[2]);
50816bd7102SYouMin Chen 		sys_reg3 = readl(&dram->grf->os_reg[3]);
50916bd7102SYouMin Chen 		SYS_REG_ENC_CS1_ROW(cap_info->cs1_row,
51016bd7102SYouMin Chen 				    sys_reg, sys_reg3, 0);
51116bd7102SYouMin Chen 		writel(sys_reg, &dram->grf->os_reg[2]);
51216bd7102SYouMin Chen 		writel(sys_reg3, &dram->grf->os_reg[3]);
51316bd7102SYouMin Chen 	}
51416bd7102SYouMin Chen 
51516bd7102SYouMin Chen 	sdram_print_ddr_info(&sdram_params->ch.cap_info,
51616bd7102SYouMin Chen 			     &sdram_params->base, 0);
5179fb0777eSKever Yang 
5189fb0777eSKever Yang 	return 0;
5199fb0777eSKever Yang }
5209fb0777eSKever Yang 
rk3328_dmc_init(struct udevice * dev)5219fb0777eSKever Yang static int rk3328_dmc_init(struct udevice *dev)
5229fb0777eSKever Yang {
5239fb0777eSKever Yang 	struct dram_info *priv = dev_get_priv(dev);
5249fb0777eSKever Yang 	struct rockchip_dmc_plat *plat = dev_get_platdata(dev);
5259fb0777eSKever Yang 	int ret;
5269fb0777eSKever Yang 
5279fb0777eSKever Yang #if !CONFIG_IS_ENABLED(OF_PLATDATA)
5289fb0777eSKever Yang 	struct rk3328_sdram_params *params = &plat->sdram_params;
5299fb0777eSKever Yang #else
5309fb0777eSKever Yang 	struct dtd_rockchip_rk3328_dmc *dtplat = &plat->dtplat;
5319fb0777eSKever Yang 	struct rk3328_sdram_params *params =
5329fb0777eSKever Yang 					(void *)dtplat->rockchip_sdram_params;
5339fb0777eSKever Yang 
5349fb0777eSKever Yang 	ret = conv_of_platdata(dev);
5359fb0777eSKever Yang 	if (ret)
5369fb0777eSKever Yang 		return ret;
5379fb0777eSKever Yang #endif
5389fb0777eSKever Yang 	priv->phy = regmap_get_range(plat->map, 0);
5399fb0777eSKever Yang 	priv->pctl = regmap_get_range(plat->map, 1);
5409fb0777eSKever Yang 	priv->grf = regmap_get_range(plat->map, 2);
5419fb0777eSKever Yang 	priv->cru = regmap_get_range(plat->map, 3);
5429fb0777eSKever Yang 	priv->msch = regmap_get_range(plat->map, 4);
5439fb0777eSKever Yang 	priv->ddr_grf = regmap_get_range(plat->map, 5);
5449fb0777eSKever Yang 
545*5d4a323cSTang Yun ping 	debug("%s phy %p ddrctl %p grf %p cru %p msch %p ddr_grf %p\n",
5469fb0777eSKever Yang 	      __func__, priv->phy, priv->pctl, priv->grf, priv->cru,
5479fb0777eSKever Yang 	      priv->msch, priv->ddr_grf);
5489fb0777eSKever Yang 	ret = sdram_init_detect(priv, params);
5499fb0777eSKever Yang 	if (ret < 0) {
5509fb0777eSKever Yang 		printf("%s DRAM init failed%d\n", __func__, ret);
5519fb0777eSKever Yang 		return ret;
5529fb0777eSKever Yang 	}
5539fb0777eSKever Yang 
5549fb0777eSKever Yang 	return 0;
5559fb0777eSKever Yang }
5569fb0777eSKever Yang 
rk3328_dmc_ofdata_to_platdata(struct udevice * dev)5579fb0777eSKever Yang static int rk3328_dmc_ofdata_to_platdata(struct udevice *dev)
5589fb0777eSKever Yang {
5599fb0777eSKever Yang #if !CONFIG_IS_ENABLED(OF_PLATDATA)
5609fb0777eSKever Yang 	struct rockchip_dmc_plat *plat = dev_get_platdata(dev);
5619fb0777eSKever Yang 	int ret;
5629fb0777eSKever Yang 
5639fb0777eSKever Yang 	ret = dev_read_u32_array(dev, "rockchip,sdram-params",
5649fb0777eSKever Yang 				 (u32 *)&plat->sdram_params,
5659fb0777eSKever Yang 				 sizeof(plat->sdram_params) / sizeof(u32));
5669fb0777eSKever Yang 	if (ret) {
5679fb0777eSKever Yang 		printf("%s: Cannot read rockchip,sdram-params %d\n",
5689fb0777eSKever Yang 		       __func__, ret);
5699fb0777eSKever Yang 		return ret;
5709fb0777eSKever Yang 	}
5719fb0777eSKever Yang 	ret = regmap_init_mem(dev, &plat->map);
5729fb0777eSKever Yang 	if (ret)
5739fb0777eSKever Yang 		printf("%s: regmap failed %d\n", __func__, ret);
5749fb0777eSKever Yang #endif
5759fb0777eSKever Yang 	return 0;
5769fb0777eSKever Yang }
5779fb0777eSKever Yang 
5789fb0777eSKever Yang #endif
5799fb0777eSKever Yang 
rk3328_dmc_probe(struct udevice * dev)5809946fd65SKever Yang static int rk3328_dmc_probe(struct udevice *dev)
5819946fd65SKever Yang {
58216a92a42STang Yun ping 	int ret = 0;
5839fb0777eSKever Yang #ifdef CONFIG_TPL_BUILD
5849fb0777eSKever Yang 	if (rk3328_dmc_init(dev))
5859fb0777eSKever Yang 		return 0;
5869fb0777eSKever Yang #else
58716a92a42STang Yun ping 	struct dram_info *priv;
5889946fd65SKever Yang 
58916a92a42STang Yun ping 	if (!(gd->flags & GD_FLG_RELOC)) {
59016a92a42STang Yun ping 		priv = dev_get_priv(dev);
5919946fd65SKever Yang 		priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
5929946fd65SKever Yang 		debug("%s: grf=%p\n", __func__, priv->grf);
5939946fd65SKever Yang 		priv->info.base = CONFIG_SYS_SDRAM_BASE;
59416a92a42STang Yun ping 		priv->info.size =
59516a92a42STang Yun ping 			rockchip_sdram_size((phys_addr_t)&priv->grf->os_reg[2]);
5964b7908adSKever Yang #ifdef CONFIG_SPL_BUILD
597cfadd6bbSYouMin Chen 	struct ddr_param ddr_parem;
598cfadd6bbSYouMin Chen 
599cfadd6bbSYouMin Chen 	ddr_parem.count = 1;
600cfadd6bbSYouMin Chen 	ddr_parem.para[0] = priv->info.base;
601cfadd6bbSYouMin Chen 	ddr_parem.para[1] = priv->info.size;
602cfadd6bbSYouMin Chen 	rockchip_setup_ddr_param(&ddr_parem);
6034b7908adSKever Yang #endif
60416a92a42STang Yun ping 	} else {
60516a92a42STang Yun ping #if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_ROCKCHIP_DMC)
60616a92a42STang Yun ping 		ret = rockchip_dmcfreq_probe(dev);
6079fb0777eSKever Yang #endif
60816a92a42STang Yun ping 	}
60916a92a42STang Yun ping #endif
61016a92a42STang Yun ping 	return ret;
6119946fd65SKever Yang }
6129946fd65SKever Yang 
rk3328_dmc_get_info(struct udevice * dev,struct ram_info * info)6139946fd65SKever Yang static int rk3328_dmc_get_info(struct udevice *dev, struct ram_info *info)
6149946fd65SKever Yang {
6159946fd65SKever Yang 	struct dram_info *priv = dev_get_priv(dev);
6169946fd65SKever Yang 
6179946fd65SKever Yang 	*info = priv->info;
6189946fd65SKever Yang 
6199946fd65SKever Yang 	return 0;
6209946fd65SKever Yang }
6219946fd65SKever Yang 
6229946fd65SKever Yang static struct ram_ops rk3328_dmc_ops = {
6239946fd65SKever Yang 	.get_info = rk3328_dmc_get_info,
6249946fd65SKever Yang };
6259946fd65SKever Yang 
6269946fd65SKever Yang static const struct udevice_id rk3328_dmc_ids[] = {
6279946fd65SKever Yang 	{ .compatible = "rockchip,rk3328-dmc" },
6289946fd65SKever Yang 	{ }
6299946fd65SKever Yang };
6309946fd65SKever Yang 
6319946fd65SKever Yang U_BOOT_DRIVER(dmc_rk3328) = {
6329946fd65SKever Yang 	.name = "rockchip_rk3328_dmc",
6339946fd65SKever Yang 	.id = UCLASS_RAM,
6349946fd65SKever Yang 	.of_match = rk3328_dmc_ids,
6359946fd65SKever Yang 	.ops = &rk3328_dmc_ops,
6369fb0777eSKever Yang #ifdef CONFIG_TPL_BUILD
6379fb0777eSKever Yang 	.ofdata_to_platdata = rk3328_dmc_ofdata_to_platdata,
6389fb0777eSKever Yang #endif
6399946fd65SKever Yang 	.probe = rk3328_dmc_probe,
6409946fd65SKever Yang 	.priv_auto_alloc_size = sizeof(struct dram_info),
6419fb0777eSKever Yang #ifdef CONFIG_TPL_BUILD
6429fb0777eSKever Yang 	.platdata_auto_alloc_size = sizeof(struct rockchip_dmc_plat),
6439fb0777eSKever Yang #endif
6449946fd65SKever Yang };
645