17737d5c6SDave Liu /* 27737d5c6SDave Liu * Copyright (C) 2005 Freescale Semiconductor, Inc. 37737d5c6SDave Liu * 47737d5c6SDave Liu * Author: Shlomi Gridish <gridish@freescale.com> 57737d5c6SDave Liu * 67737d5c6SDave Liu * Description: UCC ethernet driver -- PHY handling 77737d5c6SDave Liu * Driver for UEC on QE 87737d5c6SDave Liu * Based on 8260_io/fcc_enet.c 97737d5c6SDave Liu * 107737d5c6SDave Liu * This program is free software; you can redistribute it and/or modify it 117737d5c6SDave Liu * under the terms of the GNU General Public License as published by the 127737d5c6SDave Liu * Free Software Foundation; either version 2 of the License, or (at your 137737d5c6SDave Liu * option) any later version. 147737d5c6SDave Liu * 157737d5c6SDave Liu */ 167737d5c6SDave Liu #ifndef __UEC_PHY_H__ 177737d5c6SDave Liu #define __UEC_PHY_H__ 187737d5c6SDave Liu 197737d5c6SDave Liu #define MII_end ((u32)-2) 207737d5c6SDave Liu #define MII_read ((u32)-1) 217737d5c6SDave Liu 227737d5c6SDave Liu #define MIIMIND_BUSY 0x00000001 237737d5c6SDave Liu #define MIIMIND_NOTVALID 0x00000004 247737d5c6SDave Liu 257737d5c6SDave Liu #define UGETH_AN_TIMEOUT 2000 267737d5c6SDave Liu 277737d5c6SDave Liu /* 1000BT control (Marvell & BCM54xx at least) */ 287737d5c6SDave Liu #define MII_1000BASETCONTROL 0x09 297737d5c6SDave Liu #define MII_1000BASETCONTROL_FULLDUPLEXCAP 0x0200 307737d5c6SDave Liu #define MII_1000BASETCONTROL_HALFDUPLEXCAP 0x0100 317737d5c6SDave Liu 327737d5c6SDave Liu /* Cicada Extended Control Register 1 */ 337737d5c6SDave Liu #define MII_CIS8201_EXT_CON1 0x17 347737d5c6SDave Liu #define MII_CIS8201_EXTCON1_INIT 0x0000 357737d5c6SDave Liu 367737d5c6SDave Liu /* Cicada Interrupt Mask Register */ 377737d5c6SDave Liu #define MII_CIS8201_IMASK 0x19 387737d5c6SDave Liu #define MII_CIS8201_IMASK_IEN 0x8000 397737d5c6SDave Liu #define MII_CIS8201_IMASK_SPEED 0x4000 407737d5c6SDave Liu #define MII_CIS8201_IMASK_LINK 0x2000 417737d5c6SDave Liu #define MII_CIS8201_IMASK_DUPLEX 0x1000 427737d5c6SDave Liu #define MII_CIS8201_IMASK_MASK 0xf000 437737d5c6SDave Liu 447737d5c6SDave Liu /* Cicada Interrupt Status Register */ 457737d5c6SDave Liu #define MII_CIS8201_ISTAT 0x1a 467737d5c6SDave Liu #define MII_CIS8201_ISTAT_STATUS 0x8000 477737d5c6SDave Liu #define MII_CIS8201_ISTAT_SPEED 0x4000 487737d5c6SDave Liu #define MII_CIS8201_ISTAT_LINK 0x2000 497737d5c6SDave Liu #define MII_CIS8201_ISTAT_DUPLEX 0x1000 507737d5c6SDave Liu 517737d5c6SDave Liu /* Cicada Auxiliary Control/Status Register */ 527737d5c6SDave Liu #define MII_CIS8201_AUX_CONSTAT 0x1c 537737d5c6SDave Liu #define MII_CIS8201_AUXCONSTAT_INIT 0x0004 547737d5c6SDave Liu #define MII_CIS8201_AUXCONSTAT_DUPLEX 0x0020 557737d5c6SDave Liu #define MII_CIS8201_AUXCONSTAT_SPEED 0x0018 567737d5c6SDave Liu #define MII_CIS8201_AUXCONSTAT_GBIT 0x0010 577737d5c6SDave Liu #define MII_CIS8201_AUXCONSTAT_100 0x0008 587737d5c6SDave Liu 597737d5c6SDave Liu /* 88E1011 PHY Status Register */ 607737d5c6SDave Liu #define MII_M1011_PHY_SPEC_STATUS 0x11 617737d5c6SDave Liu #define MII_M1011_PHY_SPEC_STATUS_1000 0x8000 627737d5c6SDave Liu #define MII_M1011_PHY_SPEC_STATUS_100 0x4000 637737d5c6SDave Liu #define MII_M1011_PHY_SPEC_STATUS_SPD_MASK 0xc000 647737d5c6SDave Liu #define MII_M1011_PHY_SPEC_STATUS_FULLDUPLEX 0x2000 657737d5c6SDave Liu #define MII_M1011_PHY_SPEC_STATUS_RESOLVED 0x0800 667737d5c6SDave Liu #define MII_M1011_PHY_SPEC_STATUS_LINK 0x0400 677737d5c6SDave Liu 687737d5c6SDave Liu #define MII_M1011_IEVENT 0x13 697737d5c6SDave Liu #define MII_M1011_IEVENT_CLEAR 0x0000 707737d5c6SDave Liu 717737d5c6SDave Liu #define MII_M1011_IMASK 0x12 727737d5c6SDave Liu #define MII_M1011_IMASK_INIT 0x6400 737737d5c6SDave Liu #define MII_M1011_IMASK_CLEAR 0x0000 747737d5c6SDave Liu 757737d5c6SDave Liu #define MII_DM9161_SCR 0x10 767737d5c6SDave Liu #define MII_DM9161_SCR_INIT 0x0610 777737d5c6SDave Liu #define MII_DM9161_SCR_RMII_INIT 0x0710 787737d5c6SDave Liu 797737d5c6SDave Liu /* DM9161 Specified Configuration and Status Register */ 807737d5c6SDave Liu #define MII_DM9161_SCSR 0x11 817737d5c6SDave Liu #define MII_DM9161_SCSR_100F 0x8000 827737d5c6SDave Liu #define MII_DM9161_SCSR_100H 0x4000 837737d5c6SDave Liu #define MII_DM9161_SCSR_10F 0x2000 847737d5c6SDave Liu #define MII_DM9161_SCSR_10H 0x1000 857737d5c6SDave Liu 867737d5c6SDave Liu /* DM9161 Interrupt Register */ 877737d5c6SDave Liu #define MII_DM9161_INTR 0x15 887737d5c6SDave Liu #define MII_DM9161_INTR_PEND 0x8000 897737d5c6SDave Liu #define MII_DM9161_INTR_DPLX_MASK 0x0800 907737d5c6SDave Liu #define MII_DM9161_INTR_SPD_MASK 0x0400 917737d5c6SDave Liu #define MII_DM9161_INTR_LINK_MASK 0x0200 927737d5c6SDave Liu #define MII_DM9161_INTR_MASK 0x0100 937737d5c6SDave Liu #define MII_DM9161_INTR_DPLX_CHANGE 0x0010 947737d5c6SDave Liu #define MII_DM9161_INTR_SPD_CHANGE 0x0008 957737d5c6SDave Liu #define MII_DM9161_INTR_LINK_CHANGE 0x0004 967737d5c6SDave Liu #define MII_DM9161_INTR_INIT 0x0000 977737d5c6SDave Liu #define MII_DM9161_INTR_STOP \ 987737d5c6SDave Liu (MII_DM9161_INTR_DPLX_MASK | MII_DM9161_INTR_SPD_MASK \ 997737d5c6SDave Liu | MII_DM9161_INTR_LINK_MASK | MII_DM9161_INTR_MASK) 1007737d5c6SDave Liu 1017737d5c6SDave Liu /* DM9161 10BT Configuration/Status */ 1027737d5c6SDave Liu #define MII_DM9161_10BTCSR 0x12 1037737d5c6SDave Liu #define MII_DM9161_10BTCSR_INIT 0x7800 1047737d5c6SDave Liu 1057737d5c6SDave Liu #define MII_BASIC_FEATURES (SUPPORTED_10baseT_Half | \ 1067737d5c6SDave Liu SUPPORTED_10baseT_Full | \ 1077737d5c6SDave Liu SUPPORTED_100baseT_Half | \ 1087737d5c6SDave Liu SUPPORTED_100baseT_Full | \ 1097737d5c6SDave Liu SUPPORTED_Autoneg | \ 1107737d5c6SDave Liu SUPPORTED_TP | \ 1117737d5c6SDave Liu SUPPORTED_MII) 1127737d5c6SDave Liu 1137737d5c6SDave Liu #define MII_GBIT_FEATURES (MII_BASIC_FEATURES | \ 1147737d5c6SDave Liu SUPPORTED_1000baseT_Half | \ 1157737d5c6SDave Liu SUPPORTED_1000baseT_Full) 1167737d5c6SDave Liu 1177737d5c6SDave Liu #define MII_READ_COMMAND 0x00000001 1187737d5c6SDave Liu 1197737d5c6SDave Liu #define MII_INTERRUPT_DISABLED 0x0 1207737d5c6SDave Liu #define MII_INTERRUPT_ENABLED 0x1 1217737d5c6SDave Liu 1227737d5c6SDave Liu #define SPEED_10 10 1237737d5c6SDave Liu #define SPEED_100 100 1247737d5c6SDave Liu #define SPEED_1000 1000 1257737d5c6SDave Liu 1267737d5c6SDave Liu /* Duplex, half or full. */ 1277737d5c6SDave Liu #define DUPLEX_HALF 0x00 1287737d5c6SDave Liu #define DUPLEX_FULL 0x01 1297737d5c6SDave Liu 1307737d5c6SDave Liu /* Indicates what features are supported by the interface. */ 1317737d5c6SDave Liu #define SUPPORTED_10baseT_Half (1 << 0) 1327737d5c6SDave Liu #define SUPPORTED_10baseT_Full (1 << 1) 1337737d5c6SDave Liu #define SUPPORTED_100baseT_Half (1 << 2) 1347737d5c6SDave Liu #define SUPPORTED_100baseT_Full (1 << 3) 1357737d5c6SDave Liu #define SUPPORTED_1000baseT_Half (1 << 4) 1367737d5c6SDave Liu #define SUPPORTED_1000baseT_Full (1 << 5) 1377737d5c6SDave Liu #define SUPPORTED_Autoneg (1 << 6) 1387737d5c6SDave Liu #define SUPPORTED_TP (1 << 7) 1397737d5c6SDave Liu #define SUPPORTED_AUI (1 << 8) 1407737d5c6SDave Liu #define SUPPORTED_MII (1 << 9) 1417737d5c6SDave Liu #define SUPPORTED_FIBRE (1 << 10) 1427737d5c6SDave Liu #define SUPPORTED_BNC (1 << 11) 1437737d5c6SDave Liu #define SUPPORTED_10000baseT_Full (1 << 12) 1447737d5c6SDave Liu 1457737d5c6SDave Liu #define ADVERTISED_10baseT_Half (1 << 0) 1467737d5c6SDave Liu #define ADVERTISED_10baseT_Full (1 << 1) 1477737d5c6SDave Liu #define ADVERTISED_100baseT_Half (1 << 2) 1487737d5c6SDave Liu #define ADVERTISED_100baseT_Full (1 << 3) 1497737d5c6SDave Liu #define ADVERTISED_1000baseT_Half (1 << 4) 1507737d5c6SDave Liu #define ADVERTISED_1000baseT_Full (1 << 5) 1517737d5c6SDave Liu #define ADVERTISED_Autoneg (1 << 6) 1527737d5c6SDave Liu #define ADVERTISED_TP (1 << 7) 1537737d5c6SDave Liu #define ADVERTISED_AUI (1 << 8) 1547737d5c6SDave Liu #define ADVERTISED_MII (1 << 9) 1557737d5c6SDave Liu #define ADVERTISED_FIBRE (1 << 10) 1567737d5c6SDave Liu #define ADVERTISED_BNC (1 << 11) 1577737d5c6SDave Liu #define ADVERTISED_10000baseT_Full (1 << 12) 1587737d5c6SDave Liu 1597737d5c6SDave Liu /* Advertisement control register. */ 1607737d5c6SDave Liu #define ADVERTISE_SLCT 0x001f /* Selector bits */ 1617737d5c6SDave Liu #define ADVERTISE_CSMA 0x0001 /* Only selector supported */ 1627737d5c6SDave Liu #define ADVERTISE_10HALF 0x0020 /* Try for 10mbps half-duplex */ 1637737d5c6SDave Liu #define ADVERTISE_10FULL 0x0040 /* Try for 10mbps full-duplex */ 1647737d5c6SDave Liu #define ADVERTISE_100HALF 0x0080 /* Try for 100mbps half-duplex */ 1657737d5c6SDave Liu #define ADVERTISE_100FULL 0x0100 /* Try for 100mbps full-duplex */ 1667737d5c6SDave Liu #define ADVERTISE_100BASE4 0x0200 /* Try for 100mbps 4k packets */ 1677737d5c6SDave Liu #define ADVERTISE_RESV 0x1c00 /* Unused... */ 1687737d5c6SDave Liu #define ADVERTISE_RFAULT 0x2000 /* Say we can detect faults */ 1697737d5c6SDave Liu #define ADVERTISE_LPACK 0x4000 /* Ack link partners response */ 1707737d5c6SDave Liu #define ADVERTISE_NPAGE 0x8000 /* Next page bit */ 1717737d5c6SDave Liu 1727737d5c6SDave Liu #define ADVERTISE_FULL (ADVERTISE_100FULL | ADVERTISE_10FULL | \ 1737737d5c6SDave Liu ADVERTISE_CSMA) 1747737d5c6SDave Liu #define ADVERTISE_ALL (ADVERTISE_10HALF | ADVERTISE_10FULL | \ 1757737d5c6SDave Liu ADVERTISE_100HALF | ADVERTISE_100FULL) 1767737d5c6SDave Liu 1777737d5c6SDave Liu /* Taken from mii_if_info and sungem_phy.h */ 1787737d5c6SDave Liu struct uec_mii_info { 1797737d5c6SDave Liu /* Information about the PHY type */ 1807737d5c6SDave Liu /* And management functions */ 1817737d5c6SDave Liu struct phy_info *phyinfo; 1827737d5c6SDave Liu 1837737d5c6SDave Liu struct eth_device *dev; 1847737d5c6SDave Liu 1857737d5c6SDave Liu /* forced speed & duplex (no autoneg) 1867737d5c6SDave Liu * partner speed & duplex & pause (autoneg) 1877737d5c6SDave Liu */ 1887737d5c6SDave Liu int speed; 1897737d5c6SDave Liu int duplex; 1907737d5c6SDave Liu int pause; 1917737d5c6SDave Liu 1927737d5c6SDave Liu /* The most recently read link state */ 1937737d5c6SDave Liu int link; 1947737d5c6SDave Liu 1957737d5c6SDave Liu /* Enabled Interrupts */ 1967737d5c6SDave Liu u32 interrupts; 1977737d5c6SDave Liu 1987737d5c6SDave Liu u32 advertising; 1997737d5c6SDave Liu int autoneg; 2007737d5c6SDave Liu int mii_id; 2017737d5c6SDave Liu 2027737d5c6SDave Liu /* private data pointer */ 2037737d5c6SDave Liu /* For use by PHYs to maintain extra state */ 2047737d5c6SDave Liu void *priv; 2057737d5c6SDave Liu 2067737d5c6SDave Liu /* Provided by ethernet driver */ 2077737d5c6SDave Liu int (*mdio_read) (struct eth_device * dev, int mii_id, int reg); 208dd520bf3SWolfgang Denk void (*mdio_write) (struct eth_device * dev, int mii_id, int reg, 209dd520bf3SWolfgang Denk int val); 2107737d5c6SDave Liu }; 2117737d5c6SDave Liu 2127737d5c6SDave Liu /* struct phy_info: a structure which defines attributes for a PHY 2137737d5c6SDave Liu * 2147737d5c6SDave Liu * id will contain a number which represents the PHY. During 2157737d5c6SDave Liu * startup, the driver will poll the PHY to find out what its 2167737d5c6SDave Liu * UID--as defined by registers 2 and 3--is. The 32-bit result 2177737d5c6SDave Liu * gotten from the PHY will be ANDed with phy_id_mask to 2187737d5c6SDave Liu * discard any bits which may change based on revision numbers 2197737d5c6SDave Liu * unimportant to functionality 2207737d5c6SDave Liu * 2217737d5c6SDave Liu * There are 6 commands which take a ugeth_mii_info structure. 2227737d5c6SDave Liu * Each PHY must declare config_aneg, and read_status. 2237737d5c6SDave Liu */ 2247737d5c6SDave Liu struct phy_info { 2257737d5c6SDave Liu u32 phy_id; 2267737d5c6SDave Liu char *name; 2277737d5c6SDave Liu unsigned int phy_id_mask; 2287737d5c6SDave Liu u32 features; 2297737d5c6SDave Liu 2307737d5c6SDave Liu /* Called to initialize the PHY */ 2317737d5c6SDave Liu int (*init) (struct uec_mii_info * mii_info); 2327737d5c6SDave Liu 2337737d5c6SDave Liu /* Called to suspend the PHY for power */ 2347737d5c6SDave Liu int (*suspend) (struct uec_mii_info * mii_info); 2357737d5c6SDave Liu 2367737d5c6SDave Liu /* Reconfigures autonegotiation (or disables it) */ 2377737d5c6SDave Liu int (*config_aneg) (struct uec_mii_info * mii_info); 2387737d5c6SDave Liu 2397737d5c6SDave Liu /* Determines the negotiated speed and duplex */ 2407737d5c6SDave Liu int (*read_status) (struct uec_mii_info * mii_info); 2417737d5c6SDave Liu 2427737d5c6SDave Liu /* Clears any pending interrupts */ 2437737d5c6SDave Liu int (*ack_interrupt) (struct uec_mii_info * mii_info); 2447737d5c6SDave Liu 2457737d5c6SDave Liu /* Enables or disables interrupts */ 2467737d5c6SDave Liu int (*config_intr) (struct uec_mii_info * mii_info); 2477737d5c6SDave Liu 2487737d5c6SDave Liu /* Clears up any memory if needed */ 2497737d5c6SDave Liu void (*close) (struct uec_mii_info * mii_info); 2507737d5c6SDave Liu }; 2517737d5c6SDave Liu 252*da9d4610SAndy Fleming struct phy_info *uec_get_phy_info (struct uec_mii_info *mii_info); 253*da9d4610SAndy Fleming void uec_write_phy_reg (struct eth_device *dev, int mii_id, int regnum, 254dd520bf3SWolfgang Denk int value); 255*da9d4610SAndy Fleming int uec_read_phy_reg (struct eth_device *dev, int mii_id, int regnum); 2567737d5c6SDave Liu void mii_clear_phy_interrupt (struct uec_mii_info *mii_info); 257dd520bf3SWolfgang Denk void mii_configure_phy_interrupt (struct uec_mii_info *mii_info, 258dd520bf3SWolfgang Denk u32 interrupts); 2597737d5c6SDave Liu #endif /* __UEC_PHY_H__ */ 260