xref: /rk3399_rockchip-uboot/drivers/qe/uec_phy.h (revision 2b21ec92afd8f1809d55beb6044d9faabb4acae1)
17737d5c6SDave Liu /*
2*2b21ec92SKumar Gala  * Copyright (C) 2005, 2011 Freescale Semiconductor, Inc.
37737d5c6SDave Liu  *
47737d5c6SDave Liu  * Author: Shlomi Gridish <gridish@freescale.com>
57737d5c6SDave Liu  *
67737d5c6SDave Liu  * Description: UCC ethernet driver -- PHY handling
77737d5c6SDave Liu  *		Driver for UEC on QE
87737d5c6SDave Liu  *		Based on 8260_io/fcc_enet.c
97737d5c6SDave Liu  *
107737d5c6SDave Liu  * This program is free software; you can redistribute	it and/or modify it
117737d5c6SDave Liu  * under  the terms of	the GNU General	 Public License as published by the
127737d5c6SDave Liu  * Free Software Foundation;  either version 2 of the  License, or (at your
137737d5c6SDave Liu  * option) any later version.
147737d5c6SDave Liu  *
157737d5c6SDave Liu  */
167737d5c6SDave Liu #ifndef __UEC_PHY_H__
177737d5c6SDave Liu #define __UEC_PHY_H__
187737d5c6SDave Liu 
197737d5c6SDave Liu #define MII_end ((u32)-2)
207737d5c6SDave Liu #define MII_read ((u32)-1)
217737d5c6SDave Liu 
227737d5c6SDave Liu #define MIIMIND_BUSY		0x00000001
237737d5c6SDave Liu #define MIIMIND_NOTVALID	0x00000004
247737d5c6SDave Liu 
257737d5c6SDave Liu #define UGETH_AN_TIMEOUT	2000
267737d5c6SDave Liu 
277737d5c6SDave Liu /* Cicada Extended Control Register 1 */
287737d5c6SDave Liu #define MII_CIS8201_EXT_CON1	    0x17
297737d5c6SDave Liu #define MII_CIS8201_EXTCON1_INIT    0x0000
307737d5c6SDave Liu 
317737d5c6SDave Liu /* Cicada Interrupt Mask Register */
327737d5c6SDave Liu #define MII_CIS8201_IMASK	    0x19
337737d5c6SDave Liu #define MII_CIS8201_IMASK_IEN	    0x8000
347737d5c6SDave Liu #define MII_CIS8201_IMASK_SPEED	    0x4000
357737d5c6SDave Liu #define MII_CIS8201_IMASK_LINK	    0x2000
367737d5c6SDave Liu #define MII_CIS8201_IMASK_DUPLEX    0x1000
377737d5c6SDave Liu #define MII_CIS8201_IMASK_MASK	    0xf000
387737d5c6SDave Liu 
397737d5c6SDave Liu /* Cicada Interrupt Status Register */
407737d5c6SDave Liu #define MII_CIS8201_ISTAT	    0x1a
417737d5c6SDave Liu #define MII_CIS8201_ISTAT_STATUS    0x8000
427737d5c6SDave Liu #define MII_CIS8201_ISTAT_SPEED	    0x4000
437737d5c6SDave Liu #define MII_CIS8201_ISTAT_LINK	    0x2000
447737d5c6SDave Liu #define MII_CIS8201_ISTAT_DUPLEX    0x1000
457737d5c6SDave Liu 
467737d5c6SDave Liu /* Cicada Auxiliary Control/Status Register */
477737d5c6SDave Liu #define MII_CIS8201_AUX_CONSTAT	       0x1c
487737d5c6SDave Liu #define MII_CIS8201_AUXCONSTAT_INIT    0x0004
497737d5c6SDave Liu #define MII_CIS8201_AUXCONSTAT_DUPLEX  0x0020
507737d5c6SDave Liu #define MII_CIS8201_AUXCONSTAT_SPEED   0x0018
517737d5c6SDave Liu #define MII_CIS8201_AUXCONSTAT_GBIT    0x0010
527737d5c6SDave Liu #define MII_CIS8201_AUXCONSTAT_100     0x0008
537737d5c6SDave Liu 
547737d5c6SDave Liu /* 88E1011 PHY Status Register */
557737d5c6SDave Liu #define MII_M1011_PHY_SPEC_STATUS		0x11
567737d5c6SDave Liu #define MII_M1011_PHY_SPEC_STATUS_1000		0x8000
577737d5c6SDave Liu #define MII_M1011_PHY_SPEC_STATUS_100		0x4000
587737d5c6SDave Liu #define MII_M1011_PHY_SPEC_STATUS_SPD_MASK	0xc000
597737d5c6SDave Liu #define MII_M1011_PHY_SPEC_STATUS_FULLDUPLEX	0x2000
607737d5c6SDave Liu #define MII_M1011_PHY_SPEC_STATUS_RESOLVED	0x0800
617737d5c6SDave Liu #define MII_M1011_PHY_SPEC_STATUS_LINK		0x0400
627737d5c6SDave Liu 
637737d5c6SDave Liu #define MII_M1011_IEVENT		0x13
647737d5c6SDave Liu #define MII_M1011_IEVENT_CLEAR		0x0000
657737d5c6SDave Liu 
667737d5c6SDave Liu #define MII_M1011_IMASK			0x12
677737d5c6SDave Liu #define MII_M1011_IMASK_INIT		0x6400
687737d5c6SDave Liu #define MII_M1011_IMASK_CLEAR		0x0000
697737d5c6SDave Liu 
7041410eeeSHaiying Wang /* 88E1111 PHY Register */
7141410eeeSHaiying Wang #define MII_M1111_PHY_EXT_CR            0x14
7241410eeeSHaiying Wang #define MII_M1111_RX_DELAY              0x80
7341410eeeSHaiying Wang #define MII_M1111_TX_DELAY              0x2
7441410eeeSHaiying Wang #define MII_M1111_PHY_EXT_SR            0x1b
7541410eeeSHaiying Wang #define MII_M1111_HWCFG_MODE_MASK       0xf
7641410eeeSHaiying Wang #define MII_M1111_HWCFG_MODE_RGMII      0xb
7741410eeeSHaiying Wang 
787737d5c6SDave Liu #define MII_DM9161_SCR			0x10
797737d5c6SDave Liu #define MII_DM9161_SCR_INIT		0x0610
807737d5c6SDave Liu #define MII_DM9161_SCR_RMII_INIT	0x0710
817737d5c6SDave Liu 
827737d5c6SDave Liu /* DM9161 Specified Configuration and Status Register */
837737d5c6SDave Liu #define MII_DM9161_SCSR			0x11
847737d5c6SDave Liu #define MII_DM9161_SCSR_100F		0x8000
857737d5c6SDave Liu #define MII_DM9161_SCSR_100H		0x4000
867737d5c6SDave Liu #define MII_DM9161_SCSR_10F		0x2000
877737d5c6SDave Liu #define MII_DM9161_SCSR_10H		0x1000
887737d5c6SDave Liu 
897737d5c6SDave Liu /* DM9161 Interrupt Register */
907737d5c6SDave Liu #define MII_DM9161_INTR			0x15
917737d5c6SDave Liu #define MII_DM9161_INTR_PEND		0x8000
927737d5c6SDave Liu #define MII_DM9161_INTR_DPLX_MASK	0x0800
937737d5c6SDave Liu #define MII_DM9161_INTR_SPD_MASK	0x0400
947737d5c6SDave Liu #define MII_DM9161_INTR_LINK_MASK	0x0200
957737d5c6SDave Liu #define MII_DM9161_INTR_MASK		0x0100
967737d5c6SDave Liu #define MII_DM9161_INTR_DPLX_CHANGE	0x0010
977737d5c6SDave Liu #define MII_DM9161_INTR_SPD_CHANGE	0x0008
987737d5c6SDave Liu #define MII_DM9161_INTR_LINK_CHANGE	0x0004
997737d5c6SDave Liu #define MII_DM9161_INTR_INIT		0x0000
1007737d5c6SDave Liu #define MII_DM9161_INTR_STOP	\
1017737d5c6SDave Liu (MII_DM9161_INTR_DPLX_MASK | MII_DM9161_INTR_SPD_MASK \
1027737d5c6SDave Liu  | MII_DM9161_INTR_LINK_MASK | MII_DM9161_INTR_MASK)
1037737d5c6SDave Liu 
1047737d5c6SDave Liu /* DM9161 10BT Configuration/Status */
1057737d5c6SDave Liu #define MII_DM9161_10BTCSR		0x12
1067737d5c6SDave Liu #define MII_DM9161_10BTCSR_INIT		0x7800
1077737d5c6SDave Liu 
1087737d5c6SDave Liu #define MII_BASIC_FEATURES    (SUPPORTED_10baseT_Half | \
1097737d5c6SDave Liu 		 SUPPORTED_10baseT_Full | \
1107737d5c6SDave Liu 		 SUPPORTED_100baseT_Half | \
1117737d5c6SDave Liu 		 SUPPORTED_100baseT_Full | \
1127737d5c6SDave Liu 		 SUPPORTED_Autoneg | \
1137737d5c6SDave Liu 		 SUPPORTED_TP | \
1147737d5c6SDave Liu 		 SUPPORTED_MII)
1157737d5c6SDave Liu 
1167737d5c6SDave Liu #define MII_GBIT_FEATURES    (MII_BASIC_FEATURES | \
1177737d5c6SDave Liu 		 SUPPORTED_1000baseT_Half | \
1187737d5c6SDave Liu 		 SUPPORTED_1000baseT_Full)
1197737d5c6SDave Liu 
1207737d5c6SDave Liu #define MII_READ_COMMAND		0x00000001
1217737d5c6SDave Liu 
1227737d5c6SDave Liu #define MII_INTERRUPT_DISABLED		0x0
1237737d5c6SDave Liu #define MII_INTERRUPT_ENABLED		0x1
1247737d5c6SDave Liu 
1257737d5c6SDave Liu #define SPEED_10    10
1267737d5c6SDave Liu #define SPEED_100   100
1277737d5c6SDave Liu #define SPEED_1000  1000
1287737d5c6SDave Liu 
1297737d5c6SDave Liu /* Duplex, half or full. */
1307737d5c6SDave Liu #define DUPLEX_HALF		0x00
1317737d5c6SDave Liu #define DUPLEX_FULL		0x01
1327737d5c6SDave Liu 
1337737d5c6SDave Liu /* Indicates what features are supported by the interface. */
1347737d5c6SDave Liu #define SUPPORTED_10baseT_Half		(1 << 0)
1357737d5c6SDave Liu #define SUPPORTED_10baseT_Full		(1 << 1)
1367737d5c6SDave Liu #define SUPPORTED_100baseT_Half		(1 << 2)
1377737d5c6SDave Liu #define SUPPORTED_100baseT_Full		(1 << 3)
1387737d5c6SDave Liu #define SUPPORTED_1000baseT_Half	(1 << 4)
1397737d5c6SDave Liu #define SUPPORTED_1000baseT_Full	(1 << 5)
1407737d5c6SDave Liu #define SUPPORTED_Autoneg		(1 << 6)
1417737d5c6SDave Liu #define SUPPORTED_TP			(1 << 7)
1427737d5c6SDave Liu #define SUPPORTED_AUI			(1 << 8)
1437737d5c6SDave Liu #define SUPPORTED_MII			(1 << 9)
1447737d5c6SDave Liu #define SUPPORTED_FIBRE			(1 << 10)
1457737d5c6SDave Liu #define SUPPORTED_BNC			(1 << 11)
1467737d5c6SDave Liu #define SUPPORTED_10000baseT_Full	(1 << 12)
1477737d5c6SDave Liu 
1487737d5c6SDave Liu #define ADVERTISED_10baseT_Half		(1 << 0)
1497737d5c6SDave Liu #define ADVERTISED_10baseT_Full		(1 << 1)
1507737d5c6SDave Liu #define ADVERTISED_100baseT_Half	(1 << 2)
1517737d5c6SDave Liu #define ADVERTISED_100baseT_Full	(1 << 3)
1527737d5c6SDave Liu #define ADVERTISED_1000baseT_Half	(1 << 4)
1537737d5c6SDave Liu #define ADVERTISED_1000baseT_Full	(1 << 5)
1547737d5c6SDave Liu #define ADVERTISED_Autoneg		(1 << 6)
1557737d5c6SDave Liu #define ADVERTISED_TP			(1 << 7)
1567737d5c6SDave Liu #define ADVERTISED_AUI			(1 << 8)
1577737d5c6SDave Liu #define ADVERTISED_MII			(1 << 9)
1587737d5c6SDave Liu #define ADVERTISED_FIBRE		(1 << 10)
1597737d5c6SDave Liu #define ADVERTISED_BNC			(1 << 11)
1607737d5c6SDave Liu #define ADVERTISED_10000baseT_Full	(1 << 12)
1617737d5c6SDave Liu 
1627737d5c6SDave Liu /* Taken from mii_if_info and sungem_phy.h */
1637737d5c6SDave Liu struct uec_mii_info {
1647737d5c6SDave Liu 	/* Information about the PHY type */
1657737d5c6SDave Liu 	/* And management functions */
1667737d5c6SDave Liu 	struct phy_info *phyinfo;
1677737d5c6SDave Liu 
1687737d5c6SDave Liu 	struct eth_device *dev;
1697737d5c6SDave Liu 
1707737d5c6SDave Liu 	/* forced speed & duplex (no autoneg)
1717737d5c6SDave Liu 	 * partner speed & duplex & pause (autoneg)
1727737d5c6SDave Liu 	 */
1737737d5c6SDave Liu 	int speed;
1747737d5c6SDave Liu 	int duplex;
1757737d5c6SDave Liu 	int pause;
1767737d5c6SDave Liu 
1777737d5c6SDave Liu 	/* The most recently read link state */
1787737d5c6SDave Liu 	int link;
1797737d5c6SDave Liu 
1807737d5c6SDave Liu 	/* Enabled Interrupts */
1817737d5c6SDave Liu 	u32 interrupts;
1827737d5c6SDave Liu 
1837737d5c6SDave Liu 	u32 advertising;
1847737d5c6SDave Liu 	int autoneg;
1857737d5c6SDave Liu 	int mii_id;
1867737d5c6SDave Liu 
1877737d5c6SDave Liu 	/* private data pointer */
1887737d5c6SDave Liu 	/* For use by PHYs to maintain extra state */
1897737d5c6SDave Liu 	void *priv;
1907737d5c6SDave Liu 
1917737d5c6SDave Liu 	/* Provided by ethernet driver */
1927737d5c6SDave Liu 	int (*mdio_read) (struct eth_device * dev, int mii_id, int reg);
193dd520bf3SWolfgang Denk 	void (*mdio_write) (struct eth_device * dev, int mii_id, int reg,
194dd520bf3SWolfgang Denk 			    int val);
1957737d5c6SDave Liu };
1967737d5c6SDave Liu 
1977737d5c6SDave Liu /* struct phy_info: a structure which defines attributes for a PHY
1987737d5c6SDave Liu  *
1997737d5c6SDave Liu  * id will contain a number which represents the PHY.  During
2007737d5c6SDave Liu  * startup, the driver will poll the PHY to find out what its
2017737d5c6SDave Liu  * UID--as defined by registers 2 and 3--is.  The 32-bit result
2027737d5c6SDave Liu  * gotten from the PHY will be ANDed with phy_id_mask to
2037737d5c6SDave Liu  * discard any bits which may change based on revision numbers
2047737d5c6SDave Liu  * unimportant to functionality
2057737d5c6SDave Liu  *
2067737d5c6SDave Liu  * There are 6 commands which take a ugeth_mii_info structure.
2077737d5c6SDave Liu  * Each PHY must declare config_aneg, and read_status.
2087737d5c6SDave Liu  */
2097737d5c6SDave Liu struct phy_info {
2107737d5c6SDave Liu 	u32 phy_id;
2117737d5c6SDave Liu 	char *name;
2127737d5c6SDave Liu 	unsigned int phy_id_mask;
2137737d5c6SDave Liu 	u32 features;
2147737d5c6SDave Liu 
2157737d5c6SDave Liu 	/* Called to initialize the PHY */
2167737d5c6SDave Liu 	int (*init) (struct uec_mii_info * mii_info);
2177737d5c6SDave Liu 
2187737d5c6SDave Liu 	/* Called to suspend the PHY for power */
2197737d5c6SDave Liu 	int (*suspend) (struct uec_mii_info * mii_info);
2207737d5c6SDave Liu 
2217737d5c6SDave Liu 	/* Reconfigures autonegotiation (or disables it) */
2227737d5c6SDave Liu 	int (*config_aneg) (struct uec_mii_info * mii_info);
2237737d5c6SDave Liu 
2247737d5c6SDave Liu 	/* Determines the negotiated speed and duplex */
2257737d5c6SDave Liu 	int (*read_status) (struct uec_mii_info * mii_info);
2267737d5c6SDave Liu 
2277737d5c6SDave Liu 	/* Clears any pending interrupts */
2287737d5c6SDave Liu 	int (*ack_interrupt) (struct uec_mii_info * mii_info);
2297737d5c6SDave Liu 
2307737d5c6SDave Liu 	/* Enables or disables interrupts */
2317737d5c6SDave Liu 	int (*config_intr) (struct uec_mii_info * mii_info);
2327737d5c6SDave Liu 
2337737d5c6SDave Liu 	/* Clears up any memory if needed */
2347737d5c6SDave Liu 	void (*close) (struct uec_mii_info * mii_info);
2357737d5c6SDave Liu };
2367737d5c6SDave Liu 
237da9d4610SAndy Fleming struct phy_info *uec_get_phy_info (struct uec_mii_info *mii_info);
238da9d4610SAndy Fleming void uec_write_phy_reg (struct eth_device *dev, int mii_id, int regnum,
239dd520bf3SWolfgang Denk 		    int value);
240da9d4610SAndy Fleming int uec_read_phy_reg (struct eth_device *dev, int mii_id, int regnum);
2417737d5c6SDave Liu void mii_clear_phy_interrupt (struct uec_mii_info *mii_info);
242dd520bf3SWolfgang Denk void mii_configure_phy_interrupt (struct uec_mii_info *mii_info,
243dd520bf3SWolfgang Denk 				  u32 interrupts);
2447737d5c6SDave Liu #endif /* __UEC_PHY_H__ */
245