xref: /rk3399_rockchip-uboot/drivers/qe/uec_phy.c (revision da9d4610d76e52c4d20a8f3d8433439a7fcf5b71)
17737d5c6SDave Liu /*
27737d5c6SDave Liu  * Copyright (C) 2005 Freescale Semiconductor, Inc.
37737d5c6SDave Liu  *
47737d5c6SDave Liu  * Author: Shlomi Gridish
57737d5c6SDave Liu  *
67737d5c6SDave Liu  * Description: UCC GETH Driver -- PHY handling
77737d5c6SDave Liu  *		Driver for UEC on QE
87737d5c6SDave Liu  *		Based on 8260_io/fcc_enet.c
97737d5c6SDave Liu  *
107737d5c6SDave Liu  * This program is free software; you can redistribute	it and/or modify it
117737d5c6SDave Liu  * under  the terms of	the GNU General	 Public License as published by the
127737d5c6SDave Liu  * Free Software Foundation;  either version 2 of the  License, or (at your
137737d5c6SDave Liu  * option) any later version.
147737d5c6SDave Liu  *
157737d5c6SDave Liu  */
167737d5c6SDave Liu 
177737d5c6SDave Liu #include "common.h"
187737d5c6SDave Liu #include "net.h"
197737d5c6SDave Liu #include "malloc.h"
207737d5c6SDave Liu #include "asm/errno.h"
217737d5c6SDave Liu #include "asm/immap_qe.h"
227737d5c6SDave Liu #include "asm/io.h"
237737d5c6SDave Liu #include "qe.h"
247737d5c6SDave Liu #include "uccf.h"
257737d5c6SDave Liu #include "uec.h"
267737d5c6SDave Liu #include "uec_phy.h"
277737d5c6SDave Liu #include "miiphy.h"
287737d5c6SDave Liu 
297737d5c6SDave Liu #if defined(CONFIG_QE)
307737d5c6SDave Liu 
317737d5c6SDave Liu #define UEC_VERBOSE_DEBUG
327737d5c6SDave Liu #define ugphy_printk(format, arg...)  \
337737d5c6SDave Liu 	printf(format "\n", ## arg)
347737d5c6SDave Liu 
357737d5c6SDave Liu #define ugphy_dbg(format, arg...)	     \
367737d5c6SDave Liu 	ugphy_printk(format , ## arg)
377737d5c6SDave Liu #define ugphy_err(format, arg...)	     \
387737d5c6SDave Liu 	ugphy_printk(format , ## arg)
397737d5c6SDave Liu #define ugphy_info(format, arg...)	     \
407737d5c6SDave Liu 	ugphy_printk(format , ## arg)
417737d5c6SDave Liu #define ugphy_warn(format, arg...)	     \
427737d5c6SDave Liu 	ugphy_printk(format , ## arg)
437737d5c6SDave Liu 
447737d5c6SDave Liu #ifdef UEC_VERBOSE_DEBUG
457737d5c6SDave Liu #define ugphy_vdbg ugphy_dbg
467737d5c6SDave Liu #else
477737d5c6SDave Liu #define ugphy_vdbg(ugeth, fmt, args...) do { } while (0)
487737d5c6SDave Liu #endif /* UEC_VERBOSE_DEBUG */
497737d5c6SDave Liu 
507737d5c6SDave Liu static void config_genmii_advert (struct uec_mii_info *mii_info);
517737d5c6SDave Liu static void genmii_setup_forced (struct uec_mii_info *mii_info);
527737d5c6SDave Liu static void genmii_restart_aneg (struct uec_mii_info *mii_info);
537737d5c6SDave Liu static int gbit_config_aneg (struct uec_mii_info *mii_info);
547737d5c6SDave Liu static int genmii_config_aneg (struct uec_mii_info *mii_info);
557737d5c6SDave Liu static int genmii_update_link (struct uec_mii_info *mii_info);
567737d5c6SDave Liu static int genmii_read_status (struct uec_mii_info *mii_info);
577737d5c6SDave Liu u16 phy_read (struct uec_mii_info *mii_info, u16 regnum);
587737d5c6SDave Liu void phy_write (struct uec_mii_info *mii_info, u16 regnum, u16 val);
597737d5c6SDave Liu 
607737d5c6SDave Liu /* Write value to the PHY for this device to the register at regnum, */
617737d5c6SDave Liu /* waiting until the write is done before it returns.  All PHY */
627737d5c6SDave Liu /* configuration has to be done through the TSEC1 MIIM regs */
63*da9d4610SAndy Fleming void uec_write_phy_reg (struct eth_device *dev, int mii_id, int regnum, int value)
647737d5c6SDave Liu {
657737d5c6SDave Liu 	uec_private_t *ugeth = (uec_private_t *) dev->priv;
66*da9d4610SAndy Fleming 	uec_mii_t *ug_regs;
677737d5c6SDave Liu 	enet_tbi_mii_reg_e mii_reg = (enet_tbi_mii_reg_e) regnum;
687737d5c6SDave Liu 	u32 tmp_reg;
697737d5c6SDave Liu 
70*da9d4610SAndy Fleming 	ug_regs = ugeth->uec_mii_regs;
717737d5c6SDave Liu 
727737d5c6SDave Liu 	/* Stop the MII management read cycle */
737737d5c6SDave Liu 	out_be32 (&ug_regs->miimcom, 0);
747737d5c6SDave Liu 	/* Setting up the MII Mangement Address Register */
757737d5c6SDave Liu 	tmp_reg = ((u32) mii_id << MIIMADD_PHY_ADDRESS_SHIFT) | mii_reg;
767737d5c6SDave Liu 	out_be32 (&ug_regs->miimadd, tmp_reg);
777737d5c6SDave Liu 
787737d5c6SDave Liu 	/* Setting up the MII Mangement Control Register with the value */
797737d5c6SDave Liu 	out_be32 (&ug_regs->miimcon, (u32) value);
807737d5c6SDave Liu 
817737d5c6SDave Liu 	/* Wait till MII management write is complete */
827737d5c6SDave Liu 	while ((in_be32 (&ug_regs->miimind)) & MIIMIND_BUSY);
837737d5c6SDave Liu 
847737d5c6SDave Liu 	udelay (100000);
857737d5c6SDave Liu }
867737d5c6SDave Liu 
877737d5c6SDave Liu /* Reads from register regnum in the PHY for device dev, */
887737d5c6SDave Liu /* returning the value.  Clears miimcom first.  All PHY */
897737d5c6SDave Liu /* configuration has to be done through the TSEC1 MIIM regs */
90*da9d4610SAndy Fleming int uec_read_phy_reg (struct eth_device *dev, int mii_id, int regnum)
917737d5c6SDave Liu {
927737d5c6SDave Liu 	uec_private_t *ugeth = (uec_private_t *) dev->priv;
93*da9d4610SAndy Fleming 	uec_mii_t *ug_regs;
947737d5c6SDave Liu 	enet_tbi_mii_reg_e mii_reg = (enet_tbi_mii_reg_e) regnum;
957737d5c6SDave Liu 	u32 tmp_reg;
967737d5c6SDave Liu 	u16 value;
977737d5c6SDave Liu 
98*da9d4610SAndy Fleming 	ug_regs = ugeth->uec_mii_regs;
997737d5c6SDave Liu 
1007737d5c6SDave Liu 	/* Setting up the MII Mangement Address Register */
1017737d5c6SDave Liu 	tmp_reg = ((u32) mii_id << MIIMADD_PHY_ADDRESS_SHIFT) | mii_reg;
1027737d5c6SDave Liu 	out_be32 (&ug_regs->miimadd, tmp_reg);
1037737d5c6SDave Liu 
1047737d5c6SDave Liu 	/* Perform an MII management read cycle */
1057737d5c6SDave Liu 	out_be32 (&ug_regs->miimcom, 0);
1067737d5c6SDave Liu 	out_be32 (&ug_regs->miimcom, MIIMCOM_READ_CYCLE);
1077737d5c6SDave Liu 
1087737d5c6SDave Liu 	/* Wait till MII management write is complete */
109dd520bf3SWolfgang Denk 	while ((in_be32 (&ug_regs->miimind)) &
110dd520bf3SWolfgang Denk 	       (MIIMIND_NOT_VALID | MIIMIND_BUSY));
1117737d5c6SDave Liu 
1127737d5c6SDave Liu 	udelay (100000);
1137737d5c6SDave Liu 
1147737d5c6SDave Liu 	/* Read MII management status  */
1157737d5c6SDave Liu 	value = (u16) in_be32 (&ug_regs->miimstat);
1167737d5c6SDave Liu 	if (value == 0xffff)
117dd520bf3SWolfgang Denk 		ugphy_warn
118dd520bf3SWolfgang Denk 			("read wrong value : mii_id %d,mii_reg %d, base %08x",
1197737d5c6SDave Liu 			 mii_id, mii_reg, (u32) & (ug_regs->miimcfg));
1207737d5c6SDave Liu 
1217737d5c6SDave Liu 	return (value);
1227737d5c6SDave Liu }
1237737d5c6SDave Liu 
1247737d5c6SDave Liu void mii_clear_phy_interrupt (struct uec_mii_info *mii_info)
1257737d5c6SDave Liu {
1267737d5c6SDave Liu 	if (mii_info->phyinfo->ack_interrupt)
1277737d5c6SDave Liu 		mii_info->phyinfo->ack_interrupt (mii_info);
1287737d5c6SDave Liu }
1297737d5c6SDave Liu 
130dd520bf3SWolfgang Denk void mii_configure_phy_interrupt (struct uec_mii_info *mii_info,
131dd520bf3SWolfgang Denk 				  u32 interrupts)
1327737d5c6SDave Liu {
1337737d5c6SDave Liu 	mii_info->interrupts = interrupts;
1347737d5c6SDave Liu 	if (mii_info->phyinfo->config_intr)
1357737d5c6SDave Liu 		mii_info->phyinfo->config_intr (mii_info);
1367737d5c6SDave Liu }
1377737d5c6SDave Liu 
1387737d5c6SDave Liu /* Writes MII_ADVERTISE with the appropriate values, after
1397737d5c6SDave Liu  * sanitizing advertise to make sure only supported features
1407737d5c6SDave Liu  * are advertised
1417737d5c6SDave Liu  */
1427737d5c6SDave Liu static void config_genmii_advert (struct uec_mii_info *mii_info)
1437737d5c6SDave Liu {
1447737d5c6SDave Liu 	u32 advertise;
1457737d5c6SDave Liu 	u16 adv;
1467737d5c6SDave Liu 
1477737d5c6SDave Liu 	/* Only allow advertising what this PHY supports */
1487737d5c6SDave Liu 	mii_info->advertising &= mii_info->phyinfo->features;
1497737d5c6SDave Liu 	advertise = mii_info->advertising;
1507737d5c6SDave Liu 
1517737d5c6SDave Liu 	/* Setup standard advertisement */
1527737d5c6SDave Liu 	adv = phy_read (mii_info, PHY_ANAR);
1537737d5c6SDave Liu 	adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
1547737d5c6SDave Liu 	if (advertise & ADVERTISED_10baseT_Half)
1557737d5c6SDave Liu 		adv |= ADVERTISE_10HALF;
1567737d5c6SDave Liu 	if (advertise & ADVERTISED_10baseT_Full)
1577737d5c6SDave Liu 		adv |= ADVERTISE_10FULL;
1587737d5c6SDave Liu 	if (advertise & ADVERTISED_100baseT_Half)
1597737d5c6SDave Liu 		adv |= ADVERTISE_100HALF;
1607737d5c6SDave Liu 	if (advertise & ADVERTISED_100baseT_Full)
1617737d5c6SDave Liu 		adv |= ADVERTISE_100FULL;
1627737d5c6SDave Liu 	phy_write (mii_info, PHY_ANAR, adv);
1637737d5c6SDave Liu }
1647737d5c6SDave Liu 
1657737d5c6SDave Liu static void genmii_setup_forced (struct uec_mii_info *mii_info)
1667737d5c6SDave Liu {
1677737d5c6SDave Liu 	u16 ctrl;
1687737d5c6SDave Liu 	u32 features = mii_info->phyinfo->features;
1697737d5c6SDave Liu 
1707737d5c6SDave Liu 	ctrl = phy_read (mii_info, PHY_BMCR);
1717737d5c6SDave Liu 
1727737d5c6SDave Liu 	ctrl &= ~(PHY_BMCR_DPLX | PHY_BMCR_100_MBPS |
1737737d5c6SDave Liu 		  PHY_BMCR_1000_MBPS | PHY_BMCR_AUTON);
1747737d5c6SDave Liu 	ctrl |= PHY_BMCR_RESET;
1757737d5c6SDave Liu 
1767737d5c6SDave Liu 	switch (mii_info->speed) {
1777737d5c6SDave Liu 	case SPEED_1000:
1787737d5c6SDave Liu 		if (features & (SUPPORTED_1000baseT_Half
1797737d5c6SDave Liu 				| SUPPORTED_1000baseT_Full)) {
1807737d5c6SDave Liu 			ctrl |= PHY_BMCR_1000_MBPS;
1817737d5c6SDave Liu 			break;
1827737d5c6SDave Liu 		}
1837737d5c6SDave Liu 		mii_info->speed = SPEED_100;
1847737d5c6SDave Liu 	case SPEED_100:
1857737d5c6SDave Liu 		if (features & (SUPPORTED_100baseT_Half
1867737d5c6SDave Liu 				| SUPPORTED_100baseT_Full)) {
1877737d5c6SDave Liu 			ctrl |= PHY_BMCR_100_MBPS;
1887737d5c6SDave Liu 			break;
1897737d5c6SDave Liu 		}
1907737d5c6SDave Liu 		mii_info->speed = SPEED_10;
1917737d5c6SDave Liu 	case SPEED_10:
1927737d5c6SDave Liu 		if (features & (SUPPORTED_10baseT_Half
1937737d5c6SDave Liu 				| SUPPORTED_10baseT_Full))
1947737d5c6SDave Liu 			break;
1957737d5c6SDave Liu 	default:		/* Unsupported speed! */
1967737d5c6SDave Liu 		ugphy_err ("%s: Bad speed!", mii_info->dev->name);
1977737d5c6SDave Liu 		break;
1987737d5c6SDave Liu 	}
1997737d5c6SDave Liu 
2007737d5c6SDave Liu 	phy_write (mii_info, PHY_BMCR, ctrl);
2017737d5c6SDave Liu }
2027737d5c6SDave Liu 
2037737d5c6SDave Liu /* Enable and Restart Autonegotiation */
2047737d5c6SDave Liu static void genmii_restart_aneg (struct uec_mii_info *mii_info)
2057737d5c6SDave Liu {
2067737d5c6SDave Liu 	u16 ctl;
2077737d5c6SDave Liu 
2087737d5c6SDave Liu 	ctl = phy_read (mii_info, PHY_BMCR);
2097737d5c6SDave Liu 	ctl |= (PHY_BMCR_AUTON | PHY_BMCR_RST_NEG);
2107737d5c6SDave Liu 	phy_write (mii_info, PHY_BMCR, ctl);
2117737d5c6SDave Liu }
2127737d5c6SDave Liu 
2137737d5c6SDave Liu static int gbit_config_aneg (struct uec_mii_info *mii_info)
2147737d5c6SDave Liu {
2157737d5c6SDave Liu 	u16 adv;
2167737d5c6SDave Liu 	u32 advertise;
2177737d5c6SDave Liu 
2187737d5c6SDave Liu 	if (mii_info->autoneg) {
2197737d5c6SDave Liu 		/* Configure the ADVERTISE register */
2207737d5c6SDave Liu 		config_genmii_advert (mii_info);
2217737d5c6SDave Liu 		advertise = mii_info->advertising;
2227737d5c6SDave Liu 
2237737d5c6SDave Liu 		adv = phy_read (mii_info, MII_1000BASETCONTROL);
2247737d5c6SDave Liu 		adv &= ~(MII_1000BASETCONTROL_FULLDUPLEXCAP |
2257737d5c6SDave Liu 			 MII_1000BASETCONTROL_HALFDUPLEXCAP);
2267737d5c6SDave Liu 		if (advertise & SUPPORTED_1000baseT_Half)
2277737d5c6SDave Liu 			adv |= MII_1000BASETCONTROL_HALFDUPLEXCAP;
2287737d5c6SDave Liu 		if (advertise & SUPPORTED_1000baseT_Full)
2297737d5c6SDave Liu 			adv |= MII_1000BASETCONTROL_FULLDUPLEXCAP;
2307737d5c6SDave Liu 		phy_write (mii_info, MII_1000BASETCONTROL, adv);
2317737d5c6SDave Liu 
2327737d5c6SDave Liu 		/* Start/Restart aneg */
2337737d5c6SDave Liu 		genmii_restart_aneg (mii_info);
2347737d5c6SDave Liu 	} else
2357737d5c6SDave Liu 		genmii_setup_forced (mii_info);
2367737d5c6SDave Liu 
2377737d5c6SDave Liu 	return 0;
2387737d5c6SDave Liu }
2397737d5c6SDave Liu 
2407737d5c6SDave Liu static int marvell_config_aneg (struct uec_mii_info *mii_info)
2417737d5c6SDave Liu {
2427737d5c6SDave Liu 	/* The Marvell PHY has an errata which requires
2437737d5c6SDave Liu 	 * that certain registers get written in order
2447737d5c6SDave Liu 	 * to restart autonegotiation */
2457737d5c6SDave Liu 	phy_write (mii_info, PHY_BMCR, PHY_BMCR_RESET);
2467737d5c6SDave Liu 
2477737d5c6SDave Liu 	phy_write (mii_info, 0x1d, 0x1f);
2487737d5c6SDave Liu 	phy_write (mii_info, 0x1e, 0x200c);
2497737d5c6SDave Liu 	phy_write (mii_info, 0x1d, 0x5);
2507737d5c6SDave Liu 	phy_write (mii_info, 0x1e, 0);
2517737d5c6SDave Liu 	phy_write (mii_info, 0x1e, 0x100);
2527737d5c6SDave Liu 
2537737d5c6SDave Liu 	gbit_config_aneg (mii_info);
2547737d5c6SDave Liu 
2557737d5c6SDave Liu 	return 0;
2567737d5c6SDave Liu }
2577737d5c6SDave Liu 
2587737d5c6SDave Liu static int genmii_config_aneg (struct uec_mii_info *mii_info)
2597737d5c6SDave Liu {
2607737d5c6SDave Liu 	if (mii_info->autoneg) {
2617737d5c6SDave Liu 		config_genmii_advert (mii_info);
2627737d5c6SDave Liu 		genmii_restart_aneg (mii_info);
2637737d5c6SDave Liu 	} else
2647737d5c6SDave Liu 		genmii_setup_forced (mii_info);
2657737d5c6SDave Liu 
2667737d5c6SDave Liu 	return 0;
2677737d5c6SDave Liu }
2687737d5c6SDave Liu 
2697737d5c6SDave Liu static int genmii_update_link (struct uec_mii_info *mii_info)
2707737d5c6SDave Liu {
2717737d5c6SDave Liu 	u16 status;
2727737d5c6SDave Liu 
2737737d5c6SDave Liu 	/* Do a fake read */
2747737d5c6SDave Liu 	phy_read (mii_info, PHY_BMSR);
2757737d5c6SDave Liu 
2767737d5c6SDave Liu 	/* Read link and autonegotiation status */
2777737d5c6SDave Liu 	status = phy_read (mii_info, PHY_BMSR);
2787737d5c6SDave Liu 	if ((status & PHY_BMSR_LS) == 0)
2797737d5c6SDave Liu 		mii_info->link = 0;
2807737d5c6SDave Liu 	else
2817737d5c6SDave Liu 		mii_info->link = 1;
2827737d5c6SDave Liu 
2837737d5c6SDave Liu 	/* If we are autonegotiating, and not done,
2847737d5c6SDave Liu 	 * return an error */
2857737d5c6SDave Liu 	if (mii_info->autoneg && !(status & PHY_BMSR_AUTN_COMP))
2867737d5c6SDave Liu 		return -EAGAIN;
2877737d5c6SDave Liu 
2887737d5c6SDave Liu 	return 0;
2897737d5c6SDave Liu }
2907737d5c6SDave Liu 
2917737d5c6SDave Liu static int genmii_read_status (struct uec_mii_info *mii_info)
2927737d5c6SDave Liu {
2937737d5c6SDave Liu 	u16 status;
2947737d5c6SDave Liu 	int err;
2957737d5c6SDave Liu 
2967737d5c6SDave Liu 	/* Update the link, but return if there
2977737d5c6SDave Liu 	 * was an error */
2987737d5c6SDave Liu 	err = genmii_update_link (mii_info);
2997737d5c6SDave Liu 	if (err)
3007737d5c6SDave Liu 		return err;
3017737d5c6SDave Liu 
3027737d5c6SDave Liu 	if (mii_info->autoneg) {
3037737d5c6SDave Liu 		status = phy_read (mii_info, PHY_ANLPAR);
3047737d5c6SDave Liu 
3057737d5c6SDave Liu 		if (status & (PHY_ANLPAR_10FD | PHY_ANLPAR_TXFD))
3067737d5c6SDave Liu 			mii_info->duplex = DUPLEX_FULL;
3077737d5c6SDave Liu 		else
3087737d5c6SDave Liu 			mii_info->duplex = DUPLEX_HALF;
3097737d5c6SDave Liu 		if (status & (PHY_ANLPAR_TXFD | PHY_ANLPAR_TX))
3107737d5c6SDave Liu 			mii_info->speed = SPEED_100;
3117737d5c6SDave Liu 		else
3127737d5c6SDave Liu 			mii_info->speed = SPEED_10;
3137737d5c6SDave Liu 		mii_info->pause = 0;
3147737d5c6SDave Liu 	}
3157737d5c6SDave Liu 	/* On non-aneg, we assume what we put in BMCR is the speed,
3167737d5c6SDave Liu 	 * though magic-aneg shouldn't prevent this case from occurring
3177737d5c6SDave Liu 	 */
3187737d5c6SDave Liu 
3197737d5c6SDave Liu 	return 0;
3207737d5c6SDave Liu }
3217737d5c6SDave Liu 
3227737d5c6SDave Liu static int marvell_read_status (struct uec_mii_info *mii_info)
3237737d5c6SDave Liu {
3247737d5c6SDave Liu 	u16 status;
3257737d5c6SDave Liu 	int err;
3267737d5c6SDave Liu 
3277737d5c6SDave Liu 	/* Update the link, but return if there
3287737d5c6SDave Liu 	 * was an error */
3297737d5c6SDave Liu 	err = genmii_update_link (mii_info);
3307737d5c6SDave Liu 	if (err)
3317737d5c6SDave Liu 		return err;
3327737d5c6SDave Liu 
3337737d5c6SDave Liu 	/* If the link is up, read the speed and duplex */
3347737d5c6SDave Liu 	/* If we aren't autonegotiating, assume speeds
3357737d5c6SDave Liu 	 * are as set */
3367737d5c6SDave Liu 	if (mii_info->autoneg && mii_info->link) {
3377737d5c6SDave Liu 		int speed;
338dd520bf3SWolfgang Denk 
3397737d5c6SDave Liu 		status = phy_read (mii_info, MII_M1011_PHY_SPEC_STATUS);
3407737d5c6SDave Liu 
3417737d5c6SDave Liu 		/* Get the duplexity */
3427737d5c6SDave Liu 		if (status & MII_M1011_PHY_SPEC_STATUS_FULLDUPLEX)
3437737d5c6SDave Liu 			mii_info->duplex = DUPLEX_FULL;
3447737d5c6SDave Liu 		else
3457737d5c6SDave Liu 			mii_info->duplex = DUPLEX_HALF;
3467737d5c6SDave Liu 
3477737d5c6SDave Liu 		/* Get the speed */
3487737d5c6SDave Liu 		speed = status & MII_M1011_PHY_SPEC_STATUS_SPD_MASK;
3497737d5c6SDave Liu 		switch (speed) {
3507737d5c6SDave Liu 		case MII_M1011_PHY_SPEC_STATUS_1000:
3517737d5c6SDave Liu 			mii_info->speed = SPEED_1000;
3527737d5c6SDave Liu 			break;
3537737d5c6SDave Liu 		case MII_M1011_PHY_SPEC_STATUS_100:
3547737d5c6SDave Liu 			mii_info->speed = SPEED_100;
3557737d5c6SDave Liu 			break;
3567737d5c6SDave Liu 		default:
3577737d5c6SDave Liu 			mii_info->speed = SPEED_10;
3587737d5c6SDave Liu 			break;
3597737d5c6SDave Liu 		}
3607737d5c6SDave Liu 		mii_info->pause = 0;
3617737d5c6SDave Liu 	}
3627737d5c6SDave Liu 
3637737d5c6SDave Liu 	return 0;
3647737d5c6SDave Liu }
3657737d5c6SDave Liu 
3667737d5c6SDave Liu static int marvell_ack_interrupt (struct uec_mii_info *mii_info)
3677737d5c6SDave Liu {
3687737d5c6SDave Liu 	/* Clear the interrupts by reading the reg */
3697737d5c6SDave Liu 	phy_read (mii_info, MII_M1011_IEVENT);
3707737d5c6SDave Liu 
3717737d5c6SDave Liu 	return 0;
3727737d5c6SDave Liu }
3737737d5c6SDave Liu 
3747737d5c6SDave Liu static int marvell_config_intr (struct uec_mii_info *mii_info)
3757737d5c6SDave Liu {
3767737d5c6SDave Liu 	if (mii_info->interrupts == MII_INTERRUPT_ENABLED)
3777737d5c6SDave Liu 		phy_write (mii_info, MII_M1011_IMASK, MII_M1011_IMASK_INIT);
3787737d5c6SDave Liu 	else
3797737d5c6SDave Liu 		phy_write (mii_info, MII_M1011_IMASK, MII_M1011_IMASK_CLEAR);
3807737d5c6SDave Liu 
3817737d5c6SDave Liu 	return 0;
3827737d5c6SDave Liu }
3837737d5c6SDave Liu 
3847737d5c6SDave Liu static int dm9161_init (struct uec_mii_info *mii_info)
3857737d5c6SDave Liu {
3867737d5c6SDave Liu 	/* Reset the PHY */
3877737d5c6SDave Liu 	phy_write (mii_info, PHY_BMCR, phy_read (mii_info, PHY_BMCR) |
3887737d5c6SDave Liu 		   PHY_BMCR_RESET);
3897737d5c6SDave Liu 	/* PHY and MAC connect */
3907737d5c6SDave Liu 	phy_write (mii_info, PHY_BMCR, phy_read (mii_info, PHY_BMCR) &
3917737d5c6SDave Liu 		   ~PHY_BMCR_ISO);
3927737d5c6SDave Liu #ifdef CONFIG_RMII_MODE
3937737d5c6SDave Liu 	phy_write (mii_info, MII_DM9161_SCR, MII_DM9161_SCR_RMII_INIT);
3947737d5c6SDave Liu #else
3957737d5c6SDave Liu 	phy_write (mii_info, MII_DM9161_SCR, MII_DM9161_SCR_INIT);
3967737d5c6SDave Liu #endif
3977737d5c6SDave Liu 	config_genmii_advert (mii_info);
3987737d5c6SDave Liu 	/* Start/restart aneg */
3997737d5c6SDave Liu 	genmii_config_aneg (mii_info);
4007737d5c6SDave Liu 	/* Delay to wait the aneg compeleted */
4017737d5c6SDave Liu 	udelay (3000000);
4027737d5c6SDave Liu 
4037737d5c6SDave Liu 	return 0;
4047737d5c6SDave Liu }
4057737d5c6SDave Liu 
4067737d5c6SDave Liu static int dm9161_config_aneg (struct uec_mii_info *mii_info)
4077737d5c6SDave Liu {
4087737d5c6SDave Liu 	return 0;
4097737d5c6SDave Liu }
4107737d5c6SDave Liu 
4117737d5c6SDave Liu static int dm9161_read_status (struct uec_mii_info *mii_info)
4127737d5c6SDave Liu {
4137737d5c6SDave Liu 	u16 status;
4147737d5c6SDave Liu 	int err;
4157737d5c6SDave Liu 
4167737d5c6SDave Liu 	/* Update the link, but return if there was an error */
4177737d5c6SDave Liu 	err = genmii_update_link (mii_info);
4187737d5c6SDave Liu 	if (err)
4197737d5c6SDave Liu 		return err;
4207737d5c6SDave Liu 	/* If the link is up, read the speed and duplex
4217737d5c6SDave Liu 	   If we aren't autonegotiating assume speeds are as set */
4227737d5c6SDave Liu 	if (mii_info->autoneg && mii_info->link) {
4237737d5c6SDave Liu 		status = phy_read (mii_info, MII_DM9161_SCSR);
4247737d5c6SDave Liu 		if (status & (MII_DM9161_SCSR_100F | MII_DM9161_SCSR_100H))
4257737d5c6SDave Liu 			mii_info->speed = SPEED_100;
4267737d5c6SDave Liu 		else
4277737d5c6SDave Liu 			mii_info->speed = SPEED_10;
4287737d5c6SDave Liu 
4297737d5c6SDave Liu 		if (status & (MII_DM9161_SCSR_100F | MII_DM9161_SCSR_10F))
4307737d5c6SDave Liu 			mii_info->duplex = DUPLEX_FULL;
4317737d5c6SDave Liu 		else
4327737d5c6SDave Liu 			mii_info->duplex = DUPLEX_HALF;
4337737d5c6SDave Liu 	}
4347737d5c6SDave Liu 
4357737d5c6SDave Liu 	return 0;
4367737d5c6SDave Liu }
4377737d5c6SDave Liu 
4387737d5c6SDave Liu static int dm9161_ack_interrupt (struct uec_mii_info *mii_info)
4397737d5c6SDave Liu {
4407737d5c6SDave Liu 	/* Clear the interrupt by reading the reg */
4417737d5c6SDave Liu 	phy_read (mii_info, MII_DM9161_INTR);
4427737d5c6SDave Liu 
4437737d5c6SDave Liu 	return 0;
4447737d5c6SDave Liu }
4457737d5c6SDave Liu 
4467737d5c6SDave Liu static int dm9161_config_intr (struct uec_mii_info *mii_info)
4477737d5c6SDave Liu {
4487737d5c6SDave Liu 	if (mii_info->interrupts == MII_INTERRUPT_ENABLED)
4497737d5c6SDave Liu 		phy_write (mii_info, MII_DM9161_INTR, MII_DM9161_INTR_INIT);
4507737d5c6SDave Liu 	else
4517737d5c6SDave Liu 		phy_write (mii_info, MII_DM9161_INTR, MII_DM9161_INTR_STOP);
4527737d5c6SDave Liu 
4537737d5c6SDave Liu 	return 0;
4547737d5c6SDave Liu }
4557737d5c6SDave Liu 
4567737d5c6SDave Liu static void dm9161_close (struct uec_mii_info *mii_info)
4577737d5c6SDave Liu {
4587737d5c6SDave Liu }
4597737d5c6SDave Liu 
4607737d5c6SDave Liu static struct phy_info phy_info_dm9161 = {
4617737d5c6SDave Liu 	.phy_id = 0x0181b880,
4627737d5c6SDave Liu 	.phy_id_mask = 0x0ffffff0,
4637737d5c6SDave Liu 	.name = "Davicom DM9161E",
4647737d5c6SDave Liu 	.init = dm9161_init,
4657737d5c6SDave Liu 	.config_aneg = dm9161_config_aneg,
4667737d5c6SDave Liu 	.read_status = dm9161_read_status,
4677737d5c6SDave Liu 	.close = dm9161_close,
4687737d5c6SDave Liu };
4697737d5c6SDave Liu 
4707737d5c6SDave Liu static struct phy_info phy_info_dm9161a = {
4717737d5c6SDave Liu 	.phy_id = 0x0181b8a0,
4727737d5c6SDave Liu 	.phy_id_mask = 0x0ffffff0,
4737737d5c6SDave Liu 	.name = "Davicom DM9161A",
4747737d5c6SDave Liu 	.features = MII_BASIC_FEATURES,
4757737d5c6SDave Liu 	.init = dm9161_init,
4767737d5c6SDave Liu 	.config_aneg = dm9161_config_aneg,
4777737d5c6SDave Liu 	.read_status = dm9161_read_status,
4787737d5c6SDave Liu 	.ack_interrupt = dm9161_ack_interrupt,
4797737d5c6SDave Liu 	.config_intr = dm9161_config_intr,
4807737d5c6SDave Liu 	.close = dm9161_close,
4817737d5c6SDave Liu };
4827737d5c6SDave Liu 
4837737d5c6SDave Liu static struct phy_info phy_info_marvell = {
4847737d5c6SDave Liu 	.phy_id = 0x01410c00,
4857737d5c6SDave Liu 	.phy_id_mask = 0xffffff00,
4867737d5c6SDave Liu 	.name = "Marvell 88E11x1",
4877737d5c6SDave Liu 	.features = MII_GBIT_FEATURES,
4887737d5c6SDave Liu 	.config_aneg = &marvell_config_aneg,
4897737d5c6SDave Liu 	.read_status = &marvell_read_status,
4907737d5c6SDave Liu 	.ack_interrupt = &marvell_ack_interrupt,
4917737d5c6SDave Liu 	.config_intr = &marvell_config_intr,
4927737d5c6SDave Liu };
4937737d5c6SDave Liu 
4947737d5c6SDave Liu static struct phy_info phy_info_genmii = {
4957737d5c6SDave Liu 	.phy_id = 0x00000000,
4967737d5c6SDave Liu 	.phy_id_mask = 0x00000000,
4977737d5c6SDave Liu 	.name = "Generic MII",
4987737d5c6SDave Liu 	.features = MII_BASIC_FEATURES,
4997737d5c6SDave Liu 	.config_aneg = genmii_config_aneg,
5007737d5c6SDave Liu 	.read_status = genmii_read_status,
5017737d5c6SDave Liu };
5027737d5c6SDave Liu 
5037737d5c6SDave Liu static struct phy_info *phy_info[] = {
5047737d5c6SDave Liu 	&phy_info_dm9161,
5057737d5c6SDave Liu 	&phy_info_dm9161a,
5067737d5c6SDave Liu 	&phy_info_marvell,
5077737d5c6SDave Liu 	&phy_info_genmii,
5087737d5c6SDave Liu 	NULL
5097737d5c6SDave Liu };
5107737d5c6SDave Liu 
5117737d5c6SDave Liu u16 phy_read (struct uec_mii_info *mii_info, u16 regnum)
5127737d5c6SDave Liu {
5137737d5c6SDave Liu 	return mii_info->mdio_read (mii_info->dev, mii_info->mii_id, regnum);
5147737d5c6SDave Liu }
5157737d5c6SDave Liu 
5167737d5c6SDave Liu void phy_write (struct uec_mii_info *mii_info, u16 regnum, u16 val)
5177737d5c6SDave Liu {
518dd520bf3SWolfgang Denk 	mii_info->mdio_write (mii_info->dev, mii_info->mii_id, regnum, val);
5197737d5c6SDave Liu }
5207737d5c6SDave Liu 
5217737d5c6SDave Liu /* Use the PHY ID registers to determine what type of PHY is attached
5227737d5c6SDave Liu  * to device dev.  return a struct phy_info structure describing that PHY
5237737d5c6SDave Liu  */
524*da9d4610SAndy Fleming struct phy_info *uec_get_phy_info (struct uec_mii_info *mii_info)
5257737d5c6SDave Liu {
5267737d5c6SDave Liu 	u16 phy_reg;
5277737d5c6SDave Liu 	u32 phy_ID;
5287737d5c6SDave Liu 	int i;
5297737d5c6SDave Liu 	struct phy_info *theInfo = NULL;
5307737d5c6SDave Liu 
5317737d5c6SDave Liu 	/* Grab the bits from PHYIR1, and put them in the upper half */
5327737d5c6SDave Liu 	phy_reg = phy_read (mii_info, PHY_PHYIDR1);
5337737d5c6SDave Liu 	phy_ID = (phy_reg & 0xffff) << 16;
5347737d5c6SDave Liu 
5357737d5c6SDave Liu 	/* Grab the bits from PHYIR2, and put them in the lower half */
5367737d5c6SDave Liu 	phy_reg = phy_read (mii_info, PHY_PHYIDR2);
5377737d5c6SDave Liu 	phy_ID |= (phy_reg & 0xffff);
5387737d5c6SDave Liu 
5397737d5c6SDave Liu 	/* loop through all the known PHY types, and find one that */
5407737d5c6SDave Liu 	/* matches the ID we read from the PHY. */
5417737d5c6SDave Liu 	for (i = 0; phy_info[i]; i++)
5427737d5c6SDave Liu 		if (phy_info[i]->phy_id ==
5437737d5c6SDave Liu 		    (phy_ID & phy_info[i]->phy_id_mask)) {
5447737d5c6SDave Liu 			theInfo = phy_info[i];
5457737d5c6SDave Liu 			break;
5467737d5c6SDave Liu 		}
5477737d5c6SDave Liu 
5487737d5c6SDave Liu 	/* This shouldn't happen, as we have generic PHY support */
5497737d5c6SDave Liu 	if (theInfo == NULL) {
5507737d5c6SDave Liu 		ugphy_info ("UEC: PHY id %x is not supported!", phy_ID);
5517737d5c6SDave Liu 		return NULL;
5527737d5c6SDave Liu 	} else {
5537737d5c6SDave Liu 		ugphy_info ("UEC: PHY is %s (%x)", theInfo->name, phy_ID);
5547737d5c6SDave Liu 	}
5557737d5c6SDave Liu 
5567737d5c6SDave Liu 	return theInfo;
5577737d5c6SDave Liu }
5587737d5c6SDave Liu 
559dd520bf3SWolfgang Denk void marvell_phy_interface_mode (struct eth_device *dev,
560dd520bf3SWolfgang Denk 				 enet_interface_e mode)
5617737d5c6SDave Liu {
5627737d5c6SDave Liu 	uec_private_t *uec = (uec_private_t *) dev->priv;
5637737d5c6SDave Liu 	struct uec_mii_info *mii_info;
5647737d5c6SDave Liu 
5657737d5c6SDave Liu 	if (!uec->mii_info) {
5667737d5c6SDave Liu 		printf ("%s: the PHY not intialized\n", __FUNCTION__);
5677737d5c6SDave Liu 		return;
5687737d5c6SDave Liu 	}
5697737d5c6SDave Liu 	mii_info = uec->mii_info;
5707737d5c6SDave Liu 
5717737d5c6SDave Liu 	if (mode == ENET_100_RGMII) {
5727737d5c6SDave Liu 		phy_write (mii_info, 0x00, 0x9140);
5737737d5c6SDave Liu 		phy_write (mii_info, 0x1d, 0x001f);
5747737d5c6SDave Liu 		phy_write (mii_info, 0x1e, 0x200c);
5757737d5c6SDave Liu 		phy_write (mii_info, 0x1d, 0x0005);
5767737d5c6SDave Liu 		phy_write (mii_info, 0x1e, 0x0000);
5777737d5c6SDave Liu 		phy_write (mii_info, 0x1e, 0x0100);
5787737d5c6SDave Liu 		phy_write (mii_info, 0x09, 0x0e00);
5797737d5c6SDave Liu 		phy_write (mii_info, 0x04, 0x01e1);
5807737d5c6SDave Liu 		phy_write (mii_info, 0x00, 0x9140);
5817737d5c6SDave Liu 		phy_write (mii_info, 0x00, 0x1000);
5827737d5c6SDave Liu 		udelay (100000);
5837737d5c6SDave Liu 		phy_write (mii_info, 0x00, 0x2900);
5847737d5c6SDave Liu 		phy_write (mii_info, 0x14, 0x0cd2);
5857737d5c6SDave Liu 		phy_write (mii_info, 0x00, 0xa100);
5867737d5c6SDave Liu 		phy_write (mii_info, 0x09, 0x0000);
5877737d5c6SDave Liu 		phy_write (mii_info, 0x1b, 0x800b);
5887737d5c6SDave Liu 		phy_write (mii_info, 0x04, 0x05e1);
5897737d5c6SDave Liu 		phy_write (mii_info, 0x00, 0xa100);
5907737d5c6SDave Liu 		phy_write (mii_info, 0x00, 0x2100);
5917737d5c6SDave Liu 		udelay (1000000);
5927737d5c6SDave Liu 	} else if (mode == ENET_10_RGMII) {
5937737d5c6SDave Liu 		phy_write (mii_info, 0x14, 0x8e40);
5947737d5c6SDave Liu 		phy_write (mii_info, 0x1b, 0x800b);
5957737d5c6SDave Liu 		phy_write (mii_info, 0x14, 0x0c82);
5967737d5c6SDave Liu 		phy_write (mii_info, 0x00, 0x8100);
5977737d5c6SDave Liu 		udelay (1000000);
5987737d5c6SDave Liu 	}
5997737d5c6SDave Liu }
6007737d5c6SDave Liu 
6017737d5c6SDave Liu void change_phy_interface_mode (struct eth_device *dev, enet_interface_e mode)
6027737d5c6SDave Liu {
6037737d5c6SDave Liu #ifdef CONFIG_PHY_MODE_NEED_CHANGE
6047737d5c6SDave Liu 	marvell_phy_interface_mode (dev, mode);
6057737d5c6SDave Liu #endif
6067737d5c6SDave Liu }
6077737d5c6SDave Liu #endif /* CONFIG_QE */
608