17737d5c6SDave Liu /* 22b21ec92SKumar Gala * Copyright (C) 2005,2010-2011 Freescale Semiconductor, Inc. 37737d5c6SDave Liu * 47737d5c6SDave Liu * Author: Shlomi Gridish 57737d5c6SDave Liu * 67737d5c6SDave Liu * Description: UCC GETH Driver -- PHY handling 77737d5c6SDave Liu * Driver for UEC on QE 87737d5c6SDave Liu * Based on 8260_io/fcc_enet.c 97737d5c6SDave Liu * 101a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 117737d5c6SDave Liu */ 127737d5c6SDave Liu 13*b5bf5cb3SMasahiro Yamada #include <common.h> 14*b5bf5cb3SMasahiro Yamada #include <net.h> 15*b5bf5cb3SMasahiro Yamada #include <malloc.h> 16*b5bf5cb3SMasahiro Yamada #include <asm/errno.h> 17*b5bf5cb3SMasahiro Yamada #include <linux/immap_qe.h> 18*b5bf5cb3SMasahiro Yamada #include <asm/io.h> 197737d5c6SDave Liu #include "uccf.h" 207737d5c6SDave Liu #include "uec.h" 217737d5c6SDave Liu #include "uec_phy.h" 227737d5c6SDave Liu #include "miiphy.h" 232459afb1SQianyu Gong #include <fsl_qe.h> 24865ff856SAndy Fleming #include <phy.h> 257737d5c6SDave Liu 267737d5c6SDave Liu #define ugphy_printk(format, arg...) \ 277737d5c6SDave Liu printf(format "\n", ## arg) 287737d5c6SDave Liu 297737d5c6SDave Liu #define ugphy_dbg(format, arg...) \ 307737d5c6SDave Liu ugphy_printk(format , ## arg) 317737d5c6SDave Liu #define ugphy_err(format, arg...) \ 327737d5c6SDave Liu ugphy_printk(format , ## arg) 337737d5c6SDave Liu #define ugphy_info(format, arg...) \ 347737d5c6SDave Liu ugphy_printk(format , ## arg) 357737d5c6SDave Liu #define ugphy_warn(format, arg...) \ 367737d5c6SDave Liu ugphy_printk(format , ## arg) 377737d5c6SDave Liu 387737d5c6SDave Liu #ifdef UEC_VERBOSE_DEBUG 397737d5c6SDave Liu #define ugphy_vdbg ugphy_dbg 407737d5c6SDave Liu #else 417737d5c6SDave Liu #define ugphy_vdbg(ugeth, fmt, args...) do { } while (0) 427737d5c6SDave Liu #endif /* UEC_VERBOSE_DEBUG */ 437737d5c6SDave Liu 44edf3fe7dSRichard Retanubun /*--------------------------------------------------------------------+ 45edf3fe7dSRichard Retanubun * Fixed PHY (PHY-less) support for Ethernet Ports. 46edf3fe7dSRichard Retanubun * 47a47a12beSStefan Roese * Copied from arch/powerpc/cpu/ppc4xx/4xx_enet.c 48edf3fe7dSRichard Retanubun *--------------------------------------------------------------------*/ 49edf3fe7dSRichard Retanubun 50edf3fe7dSRichard Retanubun /* 511443cd7eSRichard Retanubun * Some boards do not have a PHY for each ethernet port. These ports are known 521443cd7eSRichard Retanubun * as Fixed PHY (or PHY-less) ports. For such ports, set the appropriate 531443cd7eSRichard Retanubun * CONFIG_SYS_UECx_PHY_ADDR equal to CONFIG_FIXED_PHY_ADDR (an unused address) 541443cd7eSRichard Retanubun * When the drver tries to identify the PHYs, CONFIG_FIXED_PHY will be returned 551443cd7eSRichard Retanubun * and the driver will search CONFIG_SYS_FIXED_PHY_PORTS to find what network 561443cd7eSRichard Retanubun * speed and duplex should be for the port. 57edf3fe7dSRichard Retanubun * 581443cd7eSRichard Retanubun * Example board header configuration file: 59edf3fe7dSRichard Retanubun * #define CONFIG_FIXED_PHY 0xFFFFFFFF 601443cd7eSRichard Retanubun * #define CONFIG_SYS_FIXED_PHY_ADDR 0x1E (pick an unused phy address) 61edf3fe7dSRichard Retanubun * 621443cd7eSRichard Retanubun * #define CONFIG_SYS_UEC1_PHY_ADDR CONFIG_SYS_FIXED_PHY_ADDR 631443cd7eSRichard Retanubun * #define CONFIG_SYS_UEC2_PHY_ADDR 0x02 641443cd7eSRichard Retanubun * #define CONFIG_SYS_UEC3_PHY_ADDR CONFIG_SYS_FIXED_PHY_ADDR 651443cd7eSRichard Retanubun * #define CONFIG_SYS_UEC4_PHY_ADDR 0x04 66edf3fe7dSRichard Retanubun * 671443cd7eSRichard Retanubun * #define CONFIG_SYS_FIXED_PHY_PORT(name,speed,duplex) \ 681443cd7eSRichard Retanubun * {name, speed, duplex}, 69edf3fe7dSRichard Retanubun * 70edf3fe7dSRichard Retanubun * #define CONFIG_SYS_FIXED_PHY_PORTS \ 7178b7a8efSKim Phillips * CONFIG_SYS_FIXED_PHY_PORT("UEC0",SPEED_100,DUPLEX_FULL) \ 7278b7a8efSKim Phillips * CONFIG_SYS_FIXED_PHY_PORT("UEC2",SPEED_100,DUPLEX_HALF) 73edf3fe7dSRichard Retanubun */ 74edf3fe7dSRichard Retanubun 75edf3fe7dSRichard Retanubun #ifndef CONFIG_FIXED_PHY 76edf3fe7dSRichard Retanubun #define CONFIG_FIXED_PHY 0xFFFFFFFF /* Fixed PHY (PHY-less) */ 77edf3fe7dSRichard Retanubun #endif 78edf3fe7dSRichard Retanubun 79edf3fe7dSRichard Retanubun #ifndef CONFIG_SYS_FIXED_PHY_PORTS 80edf3fe7dSRichard Retanubun #define CONFIG_SYS_FIXED_PHY_PORTS /* default is an empty array */ 81edf3fe7dSRichard Retanubun #endif 82edf3fe7dSRichard Retanubun 83edf3fe7dSRichard Retanubun struct fixed_phy_port { 84f6add132SMike Frysinger char name[16]; /* ethernet port name */ 85edf3fe7dSRichard Retanubun unsigned int speed; /* specified speed 10,100 or 1000 */ 86edf3fe7dSRichard Retanubun unsigned int duplex; /* specified duplex FULL or HALF */ 87edf3fe7dSRichard Retanubun }; 88edf3fe7dSRichard Retanubun 89edf3fe7dSRichard Retanubun static const struct fixed_phy_port fixed_phy_port[] = { 90edf3fe7dSRichard Retanubun CONFIG_SYS_FIXED_PHY_PORTS /* defined in board configuration file */ 91edf3fe7dSRichard Retanubun }; 92edf3fe7dSRichard Retanubun 9323c34af4SRichard Retanubun /*--------------------------------------------------------------------+ 9423c34af4SRichard Retanubun * BitBang MII support for ethernet ports 9523c34af4SRichard Retanubun * 9623c34af4SRichard Retanubun * Based from MPC8560ADS implementation 9723c34af4SRichard Retanubun *--------------------------------------------------------------------*/ 9823c34af4SRichard Retanubun /* 9923c34af4SRichard Retanubun * Example board header file to define bitbang ethernet ports: 10023c34af4SRichard Retanubun * 10123c34af4SRichard Retanubun * #define CONFIG_SYS_BITBANG_PHY_PORT(name) name, 10278b7a8efSKim Phillips * #define CONFIG_SYS_BITBANG_PHY_PORTS CONFIG_SYS_BITBANG_PHY_PORT("UEC0") 10323c34af4SRichard Retanubun */ 10423c34af4SRichard Retanubun #ifndef CONFIG_SYS_BITBANG_PHY_PORTS 10523c34af4SRichard Retanubun #define CONFIG_SYS_BITBANG_PHY_PORTS /* default is an empty array */ 10623c34af4SRichard Retanubun #endif 10723c34af4SRichard Retanubun 10823c34af4SRichard Retanubun #if defined(CONFIG_BITBANGMII) 10923c34af4SRichard Retanubun static const char *bitbang_phy_port[] = { 11023c34af4SRichard Retanubun CONFIG_SYS_BITBANG_PHY_PORTS /* defined in board configuration file */ 11123c34af4SRichard Retanubun }; 11223c34af4SRichard Retanubun #endif /* CONFIG_BITBANGMII */ 11323c34af4SRichard Retanubun 1147737d5c6SDave Liu static void config_genmii_advert (struct uec_mii_info *mii_info); 1157737d5c6SDave Liu static void genmii_setup_forced (struct uec_mii_info *mii_info); 1167737d5c6SDave Liu static void genmii_restart_aneg (struct uec_mii_info *mii_info); 1177737d5c6SDave Liu static int gbit_config_aneg (struct uec_mii_info *mii_info); 1187737d5c6SDave Liu static int genmii_config_aneg (struct uec_mii_info *mii_info); 1197737d5c6SDave Liu static int genmii_update_link (struct uec_mii_info *mii_info); 1207737d5c6SDave Liu static int genmii_read_status (struct uec_mii_info *mii_info); 12109c04c20SAndy Fleming u16 uec_phy_read(struct uec_mii_info *mii_info, u16 regnum); 12209c04c20SAndy Fleming void uec_phy_write(struct uec_mii_info *mii_info, u16 regnum, u16 val); 1237737d5c6SDave Liu 1247737d5c6SDave Liu /* Write value to the PHY for this device to the register at regnum, */ 1257737d5c6SDave Liu /* waiting until the write is done before it returns. All PHY */ 1267737d5c6SDave Liu /* configuration has to be done through the TSEC1 MIIM regs */ 127da9d4610SAndy Fleming void uec_write_phy_reg (struct eth_device *dev, int mii_id, int regnum, int value) 1287737d5c6SDave Liu { 1297737d5c6SDave Liu uec_private_t *ugeth = (uec_private_t *) dev->priv; 130da9d4610SAndy Fleming uec_mii_t *ug_regs; 1317737d5c6SDave Liu enet_tbi_mii_reg_e mii_reg = (enet_tbi_mii_reg_e) regnum; 1327737d5c6SDave Liu u32 tmp_reg; 1337737d5c6SDave Liu 13423c34af4SRichard Retanubun 13523c34af4SRichard Retanubun #if defined(CONFIG_BITBANGMII) 13623c34af4SRichard Retanubun u32 i = 0; 13723c34af4SRichard Retanubun 13823c34af4SRichard Retanubun for (i = 0; i < ARRAY_SIZE(bitbang_phy_port); i++) { 13923c34af4SRichard Retanubun if (strncmp(dev->name, bitbang_phy_port[i], 14023c34af4SRichard Retanubun sizeof(dev->name)) == 0) { 14123c34af4SRichard Retanubun (void)bb_miiphy_write(NULL, mii_id, regnum, value); 14223c34af4SRichard Retanubun return; 14323c34af4SRichard Retanubun } 14423c34af4SRichard Retanubun } 14523c34af4SRichard Retanubun #endif /* CONFIG_BITBANGMII */ 14623c34af4SRichard Retanubun 147da9d4610SAndy Fleming ug_regs = ugeth->uec_mii_regs; 1487737d5c6SDave Liu 1497737d5c6SDave Liu /* Stop the MII management read cycle */ 1507737d5c6SDave Liu out_be32 (&ug_regs->miimcom, 0); 1517737d5c6SDave Liu /* Setting up the MII Mangement Address Register */ 1527737d5c6SDave Liu tmp_reg = ((u32) mii_id << MIIMADD_PHY_ADDRESS_SHIFT) | mii_reg; 1537737d5c6SDave Liu out_be32 (&ug_regs->miimadd, tmp_reg); 1547737d5c6SDave Liu 1557737d5c6SDave Liu /* Setting up the MII Mangement Control Register with the value */ 1567737d5c6SDave Liu out_be32 (&ug_regs->miimcon, (u32) value); 157ee62ed32SKim Phillips sync(); 1587737d5c6SDave Liu 1597737d5c6SDave Liu /* Wait till MII management write is complete */ 1607737d5c6SDave Liu while ((in_be32 (&ug_regs->miimind)) & MIIMIND_BUSY); 1617737d5c6SDave Liu } 1627737d5c6SDave Liu 1637737d5c6SDave Liu /* Reads from register regnum in the PHY for device dev, */ 1647737d5c6SDave Liu /* returning the value. Clears miimcom first. All PHY */ 1657737d5c6SDave Liu /* configuration has to be done through the TSEC1 MIIM regs */ 166da9d4610SAndy Fleming int uec_read_phy_reg (struct eth_device *dev, int mii_id, int regnum) 1677737d5c6SDave Liu { 1687737d5c6SDave Liu uec_private_t *ugeth = (uec_private_t *) dev->priv; 169da9d4610SAndy Fleming uec_mii_t *ug_regs; 1707737d5c6SDave Liu enet_tbi_mii_reg_e mii_reg = (enet_tbi_mii_reg_e) regnum; 1717737d5c6SDave Liu u32 tmp_reg; 1727737d5c6SDave Liu u16 value; 1737737d5c6SDave Liu 17423c34af4SRichard Retanubun 17523c34af4SRichard Retanubun #if defined(CONFIG_BITBANGMII) 17623c34af4SRichard Retanubun u32 i = 0; 17723c34af4SRichard Retanubun 17823c34af4SRichard Retanubun for (i = 0; i < ARRAY_SIZE(bitbang_phy_port); i++) { 17923c34af4SRichard Retanubun if (strncmp(dev->name, bitbang_phy_port[i], 18023c34af4SRichard Retanubun sizeof(dev->name)) == 0) { 18123c34af4SRichard Retanubun (void)bb_miiphy_read(NULL, mii_id, regnum, &value); 18223c34af4SRichard Retanubun return (value); 18323c34af4SRichard Retanubun } 18423c34af4SRichard Retanubun } 18523c34af4SRichard Retanubun #endif /* CONFIG_BITBANGMII */ 18623c34af4SRichard Retanubun 187da9d4610SAndy Fleming ug_regs = ugeth->uec_mii_regs; 1887737d5c6SDave Liu 1897737d5c6SDave Liu /* Setting up the MII Mangement Address Register */ 1907737d5c6SDave Liu tmp_reg = ((u32) mii_id << MIIMADD_PHY_ADDRESS_SHIFT) | mii_reg; 1917737d5c6SDave Liu out_be32 (&ug_regs->miimadd, tmp_reg); 1927737d5c6SDave Liu 193ee62ed32SKim Phillips /* clear MII management command cycle */ 1947737d5c6SDave Liu out_be32 (&ug_regs->miimcom, 0); 195ee62ed32SKim Phillips sync(); 196ee62ed32SKim Phillips 197ee62ed32SKim Phillips /* Perform an MII management read cycle */ 1987737d5c6SDave Liu out_be32 (&ug_regs->miimcom, MIIMCOM_READ_CYCLE); 1997737d5c6SDave Liu 2007737d5c6SDave Liu /* Wait till MII management write is complete */ 201dd520bf3SWolfgang Denk while ((in_be32 (&ug_regs->miimind)) & 202dd520bf3SWolfgang Denk (MIIMIND_NOT_VALID | MIIMIND_BUSY)); 2037737d5c6SDave Liu 2047737d5c6SDave Liu /* Read MII management status */ 2057737d5c6SDave Liu value = (u16) in_be32 (&ug_regs->miimstat); 2067737d5c6SDave Liu if (value == 0xffff) 20784a3047bSJoakim Tjernlund ugphy_vdbg 208dd520bf3SWolfgang Denk ("read wrong value : mii_id %d,mii_reg %d, base %08x", 2097737d5c6SDave Liu mii_id, mii_reg, (u32) & (ug_regs->miimcfg)); 2107737d5c6SDave Liu 2117737d5c6SDave Liu return (value); 2127737d5c6SDave Liu } 2137737d5c6SDave Liu 2147737d5c6SDave Liu void mii_clear_phy_interrupt (struct uec_mii_info *mii_info) 2157737d5c6SDave Liu { 2167737d5c6SDave Liu if (mii_info->phyinfo->ack_interrupt) 2177737d5c6SDave Liu mii_info->phyinfo->ack_interrupt (mii_info); 2187737d5c6SDave Liu } 2197737d5c6SDave Liu 220dd520bf3SWolfgang Denk void mii_configure_phy_interrupt (struct uec_mii_info *mii_info, 221dd520bf3SWolfgang Denk u32 interrupts) 2227737d5c6SDave Liu { 2237737d5c6SDave Liu mii_info->interrupts = interrupts; 2247737d5c6SDave Liu if (mii_info->phyinfo->config_intr) 2257737d5c6SDave Liu mii_info->phyinfo->config_intr (mii_info); 2267737d5c6SDave Liu } 2277737d5c6SDave Liu 2287737d5c6SDave Liu /* Writes MII_ADVERTISE with the appropriate values, after 2297737d5c6SDave Liu * sanitizing advertise to make sure only supported features 2307737d5c6SDave Liu * are advertised 2317737d5c6SDave Liu */ 2327737d5c6SDave Liu static void config_genmii_advert (struct uec_mii_info *mii_info) 2337737d5c6SDave Liu { 2347737d5c6SDave Liu u32 advertise; 2357737d5c6SDave Liu u16 adv; 2367737d5c6SDave Liu 2377737d5c6SDave Liu /* Only allow advertising what this PHY supports */ 2387737d5c6SDave Liu mii_info->advertising &= mii_info->phyinfo->features; 2397737d5c6SDave Liu advertise = mii_info->advertising; 2407737d5c6SDave Liu 2417737d5c6SDave Liu /* Setup standard advertisement */ 24209c04c20SAndy Fleming adv = uec_phy_read(mii_info, MII_ADVERTISE); 2437737d5c6SDave Liu adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4); 2447737d5c6SDave Liu if (advertise & ADVERTISED_10baseT_Half) 2457737d5c6SDave Liu adv |= ADVERTISE_10HALF; 2467737d5c6SDave Liu if (advertise & ADVERTISED_10baseT_Full) 2477737d5c6SDave Liu adv |= ADVERTISE_10FULL; 2487737d5c6SDave Liu if (advertise & ADVERTISED_100baseT_Half) 2497737d5c6SDave Liu adv |= ADVERTISE_100HALF; 2507737d5c6SDave Liu if (advertise & ADVERTISED_100baseT_Full) 2517737d5c6SDave Liu adv |= ADVERTISE_100FULL; 25209c04c20SAndy Fleming uec_phy_write(mii_info, MII_ADVERTISE, adv); 2537737d5c6SDave Liu } 2547737d5c6SDave Liu 2557737d5c6SDave Liu static void genmii_setup_forced (struct uec_mii_info *mii_info) 2567737d5c6SDave Liu { 2577737d5c6SDave Liu u16 ctrl; 2587737d5c6SDave Liu u32 features = mii_info->phyinfo->features; 2597737d5c6SDave Liu 26009c04c20SAndy Fleming ctrl = uec_phy_read(mii_info, MII_BMCR); 2617737d5c6SDave Liu 2628ef583a0SMike Frysinger ctrl &= ~(BMCR_FULLDPLX | BMCR_SPEED100 | 2638ef583a0SMike Frysinger BMCR_SPEED1000 | BMCR_ANENABLE); 2648ef583a0SMike Frysinger ctrl |= BMCR_RESET; 2657737d5c6SDave Liu 2667737d5c6SDave Liu switch (mii_info->speed) { 2677737d5c6SDave Liu case SPEED_1000: 2687737d5c6SDave Liu if (features & (SUPPORTED_1000baseT_Half 2697737d5c6SDave Liu | SUPPORTED_1000baseT_Full)) { 2708ef583a0SMike Frysinger ctrl |= BMCR_SPEED1000; 2717737d5c6SDave Liu break; 2727737d5c6SDave Liu } 2737737d5c6SDave Liu mii_info->speed = SPEED_100; 2747737d5c6SDave Liu case SPEED_100: 2757737d5c6SDave Liu if (features & (SUPPORTED_100baseT_Half 2767737d5c6SDave Liu | SUPPORTED_100baseT_Full)) { 2778ef583a0SMike Frysinger ctrl |= BMCR_SPEED100; 2787737d5c6SDave Liu break; 2797737d5c6SDave Liu } 2807737d5c6SDave Liu mii_info->speed = SPEED_10; 2817737d5c6SDave Liu case SPEED_10: 2827737d5c6SDave Liu if (features & (SUPPORTED_10baseT_Half 2837737d5c6SDave Liu | SUPPORTED_10baseT_Full)) 2847737d5c6SDave Liu break; 2857737d5c6SDave Liu default: /* Unsupported speed! */ 2867737d5c6SDave Liu ugphy_err ("%s: Bad speed!", mii_info->dev->name); 2877737d5c6SDave Liu break; 2887737d5c6SDave Liu } 2897737d5c6SDave Liu 29009c04c20SAndy Fleming uec_phy_write(mii_info, MII_BMCR, ctrl); 2917737d5c6SDave Liu } 2927737d5c6SDave Liu 2937737d5c6SDave Liu /* Enable and Restart Autonegotiation */ 2947737d5c6SDave Liu static void genmii_restart_aneg (struct uec_mii_info *mii_info) 2957737d5c6SDave Liu { 2967737d5c6SDave Liu u16 ctl; 2977737d5c6SDave Liu 29809c04c20SAndy Fleming ctl = uec_phy_read(mii_info, MII_BMCR); 2998ef583a0SMike Frysinger ctl |= (BMCR_ANENABLE | BMCR_ANRESTART); 30009c04c20SAndy Fleming uec_phy_write(mii_info, MII_BMCR, ctl); 3017737d5c6SDave Liu } 3027737d5c6SDave Liu 3037737d5c6SDave Liu static int gbit_config_aneg (struct uec_mii_info *mii_info) 3047737d5c6SDave Liu { 3057737d5c6SDave Liu u16 adv; 3067737d5c6SDave Liu u32 advertise; 3077737d5c6SDave Liu 3087737d5c6SDave Liu if (mii_info->autoneg) { 3097737d5c6SDave Liu /* Configure the ADVERTISE register */ 3107737d5c6SDave Liu config_genmii_advert (mii_info); 3117737d5c6SDave Liu advertise = mii_info->advertising; 3127737d5c6SDave Liu 31309c04c20SAndy Fleming adv = uec_phy_read(mii_info, MII_CTRL1000); 3142b21ec92SKumar Gala adv &= ~(ADVERTISE_1000FULL | 3152b21ec92SKumar Gala ADVERTISE_1000HALF); 3167737d5c6SDave Liu if (advertise & SUPPORTED_1000baseT_Half) 3172b21ec92SKumar Gala adv |= ADVERTISE_1000HALF; 3187737d5c6SDave Liu if (advertise & SUPPORTED_1000baseT_Full) 3192b21ec92SKumar Gala adv |= ADVERTISE_1000FULL; 32009c04c20SAndy Fleming uec_phy_write(mii_info, MII_CTRL1000, adv); 3217737d5c6SDave Liu 3227737d5c6SDave Liu /* Start/Restart aneg */ 3237737d5c6SDave Liu genmii_restart_aneg (mii_info); 3247737d5c6SDave Liu } else 3257737d5c6SDave Liu genmii_setup_forced (mii_info); 3267737d5c6SDave Liu 3277737d5c6SDave Liu return 0; 3287737d5c6SDave Liu } 3297737d5c6SDave Liu 3307737d5c6SDave Liu static int marvell_config_aneg (struct uec_mii_info *mii_info) 3317737d5c6SDave Liu { 3327737d5c6SDave Liu /* The Marvell PHY has an errata which requires 3337737d5c6SDave Liu * that certain registers get written in order 3347737d5c6SDave Liu * to restart autonegotiation */ 33509c04c20SAndy Fleming uec_phy_write(mii_info, MII_BMCR, BMCR_RESET); 3367737d5c6SDave Liu 33709c04c20SAndy Fleming uec_phy_write(mii_info, 0x1d, 0x1f); 33809c04c20SAndy Fleming uec_phy_write(mii_info, 0x1e, 0x200c); 33909c04c20SAndy Fleming uec_phy_write(mii_info, 0x1d, 0x5); 34009c04c20SAndy Fleming uec_phy_write(mii_info, 0x1e, 0); 34109c04c20SAndy Fleming uec_phy_write(mii_info, 0x1e, 0x100); 3427737d5c6SDave Liu 3437737d5c6SDave Liu gbit_config_aneg (mii_info); 3447737d5c6SDave Liu 3457737d5c6SDave Liu return 0; 3467737d5c6SDave Liu } 3477737d5c6SDave Liu 3487737d5c6SDave Liu static int genmii_config_aneg (struct uec_mii_info *mii_info) 3497737d5c6SDave Liu { 3507737d5c6SDave Liu if (mii_info->autoneg) { 351f29c181cSJoakim Tjernlund /* Speed up the common case, if link is already up, speed and 352f29c181cSJoakim Tjernlund duplex match, skip auto neg as it already matches */ 353f29c181cSJoakim Tjernlund if (!genmii_read_status(mii_info) && mii_info->link) 354f29c181cSJoakim Tjernlund if (mii_info->duplex == DUPLEX_FULL && 355f29c181cSJoakim Tjernlund mii_info->speed == SPEED_100) 356f29c181cSJoakim Tjernlund if (mii_info->advertising & 357f29c181cSJoakim Tjernlund ADVERTISED_100baseT_Full) 358f29c181cSJoakim Tjernlund return 0; 359f29c181cSJoakim Tjernlund 3607737d5c6SDave Liu config_genmii_advert (mii_info); 3617737d5c6SDave Liu genmii_restart_aneg (mii_info); 3627737d5c6SDave Liu } else 3637737d5c6SDave Liu genmii_setup_forced (mii_info); 3647737d5c6SDave Liu 3657737d5c6SDave Liu return 0; 3667737d5c6SDave Liu } 3677737d5c6SDave Liu 3687737d5c6SDave Liu static int genmii_update_link (struct uec_mii_info *mii_info) 3697737d5c6SDave Liu { 3707737d5c6SDave Liu u16 status; 3717737d5c6SDave Liu 372ee62ed32SKim Phillips /* Status is read once to clear old link state */ 37309c04c20SAndy Fleming uec_phy_read(mii_info, MII_BMSR); 3747737d5c6SDave Liu 375ee62ed32SKim Phillips /* 376ee62ed32SKim Phillips * Wait if the link is up, and autonegotiation is in progress 377ee62ed32SKim Phillips * (ie - we're capable and it's not done) 378ee62ed32SKim Phillips */ 37909c04c20SAndy Fleming status = uec_phy_read(mii_info, MII_BMSR); 3808ef583a0SMike Frysinger if ((status & BMSR_LSTATUS) && (status & BMSR_ANEGCAPABLE) 3818ef583a0SMike Frysinger && !(status & BMSR_ANEGCOMPLETE)) { 382ee62ed32SKim Phillips int i = 0; 3837737d5c6SDave Liu 3848ef583a0SMike Frysinger while (!(status & BMSR_ANEGCOMPLETE)) { 385ee62ed32SKim Phillips /* 386ee62ed32SKim Phillips * Timeout reached ? 387ee62ed32SKim Phillips */ 388ee62ed32SKim Phillips if (i > UGETH_AN_TIMEOUT) { 389ee62ed32SKim Phillips mii_info->link = 0; 390ee62ed32SKim Phillips return 0; 391ee62ed32SKim Phillips } 392ee62ed32SKim Phillips 393f30b6154SKim Phillips i++; 394ee62ed32SKim Phillips udelay(1000); /* 1 ms */ 39509c04c20SAndy Fleming status = uec_phy_read(mii_info, MII_BMSR); 396ee62ed32SKim Phillips } 397ee62ed32SKim Phillips mii_info->link = 1; 398ee62ed32SKim Phillips } else { 3998ef583a0SMike Frysinger if (status & BMSR_LSTATUS) 400ee62ed32SKim Phillips mii_info->link = 1; 401ee62ed32SKim Phillips else 402ee62ed32SKim Phillips mii_info->link = 0; 403ee62ed32SKim Phillips } 4047737d5c6SDave Liu 4057737d5c6SDave Liu return 0; 4067737d5c6SDave Liu } 4077737d5c6SDave Liu 4087737d5c6SDave Liu static int genmii_read_status (struct uec_mii_info *mii_info) 4097737d5c6SDave Liu { 4107737d5c6SDave Liu u16 status; 4117737d5c6SDave Liu int err; 4127737d5c6SDave Liu 4137737d5c6SDave Liu /* Update the link, but return if there 4147737d5c6SDave Liu * was an error */ 4157737d5c6SDave Liu err = genmii_update_link (mii_info); 4167737d5c6SDave Liu if (err) 4177737d5c6SDave Liu return err; 4187737d5c6SDave Liu 4197737d5c6SDave Liu if (mii_info->autoneg) { 42009c04c20SAndy Fleming status = uec_phy_read(mii_info, MII_STAT1000); 42191cdaa3aSAnton Vorontsov 42291cdaa3aSAnton Vorontsov if (status & (LPA_1000FULL | LPA_1000HALF)) { 42391cdaa3aSAnton Vorontsov mii_info->speed = SPEED_1000; 42491cdaa3aSAnton Vorontsov if (status & LPA_1000FULL) 42591cdaa3aSAnton Vorontsov mii_info->duplex = DUPLEX_FULL; 42691cdaa3aSAnton Vorontsov else 42791cdaa3aSAnton Vorontsov mii_info->duplex = DUPLEX_HALF; 42891cdaa3aSAnton Vorontsov } else { 42909c04c20SAndy Fleming status = uec_phy_read(mii_info, MII_LPA); 4307737d5c6SDave Liu 4318ef583a0SMike Frysinger if (status & (LPA_10FULL | LPA_100FULL)) 4327737d5c6SDave Liu mii_info->duplex = DUPLEX_FULL; 4337737d5c6SDave Liu else 4347737d5c6SDave Liu mii_info->duplex = DUPLEX_HALF; 4358ef583a0SMike Frysinger if (status & (LPA_100FULL | LPA_100HALF)) 4367737d5c6SDave Liu mii_info->speed = SPEED_100; 4377737d5c6SDave Liu else 4387737d5c6SDave Liu mii_info->speed = SPEED_10; 43991cdaa3aSAnton Vorontsov } 4407737d5c6SDave Liu mii_info->pause = 0; 4417737d5c6SDave Liu } 4427737d5c6SDave Liu /* On non-aneg, we assume what we put in BMCR is the speed, 4437737d5c6SDave Liu * though magic-aneg shouldn't prevent this case from occurring 4447737d5c6SDave Liu */ 4457737d5c6SDave Liu 4467737d5c6SDave Liu return 0; 4477737d5c6SDave Liu } 4487737d5c6SDave Liu 449300615dcSAnton Vorontsov static int bcm_init(struct uec_mii_info *mii_info) 450300615dcSAnton Vorontsov { 451300615dcSAnton Vorontsov struct eth_device *edev = mii_info->dev; 452300615dcSAnton Vorontsov uec_private_t *uec = edev->priv; 453300615dcSAnton Vorontsov 454300615dcSAnton Vorontsov gbit_config_aneg(mii_info); 455300615dcSAnton Vorontsov 456865ff856SAndy Fleming if ((uec->uec_info->enet_interface_type == 457865ff856SAndy Fleming PHY_INTERFACE_MODE_RGMII_RXID) && 458865ff856SAndy Fleming (uec->uec_info->speed == SPEED_1000)) { 459300615dcSAnton Vorontsov u16 val; 460300615dcSAnton Vorontsov int cnt = 50; 461300615dcSAnton Vorontsov 462300615dcSAnton Vorontsov /* Wait for aneg to complete. */ 463300615dcSAnton Vorontsov do 46409c04c20SAndy Fleming val = uec_phy_read(mii_info, MII_BMSR); 4658ef583a0SMike Frysinger while (--cnt && !(val & BMSR_ANEGCOMPLETE)); 466300615dcSAnton Vorontsov 467300615dcSAnton Vorontsov /* Set RDX clk delay. */ 46809c04c20SAndy Fleming uec_phy_write(mii_info, 0x18, 0x7 | (7 << 12)); 469300615dcSAnton Vorontsov 47009c04c20SAndy Fleming val = uec_phy_read(mii_info, 0x18); 471300615dcSAnton Vorontsov /* Set RDX-RXC skew. */ 472300615dcSAnton Vorontsov val |= (1 << 8); 473300615dcSAnton Vorontsov val |= (7 | (7 << 12)); 474300615dcSAnton Vorontsov /* Write bits 14:0. */ 475300615dcSAnton Vorontsov val |= (1 << 15); 47609c04c20SAndy Fleming uec_phy_write(mii_info, 0x18, val); 477300615dcSAnton Vorontsov } 478300615dcSAnton Vorontsov 479300615dcSAnton Vorontsov return 0; 480300615dcSAnton Vorontsov } 481300615dcSAnton Vorontsov 48209c04c20SAndy Fleming static int uec_marvell_init(struct uec_mii_info *mii_info) 48341410eeeSHaiying Wang { 48441410eeeSHaiying Wang struct eth_device *edev = mii_info->dev; 48541410eeeSHaiying Wang uec_private_t *uec = edev->priv; 486865ff856SAndy Fleming phy_interface_t iface = uec->uec_info->enet_interface_type; 487582c55a0SHeiko Schocher int speed = uec->uec_info->speed; 48841410eeeSHaiying Wang 489865ff856SAndy Fleming if ((speed == SPEED_1000) && 490865ff856SAndy Fleming (iface == PHY_INTERFACE_MODE_RGMII_ID || 491865ff856SAndy Fleming iface == PHY_INTERFACE_MODE_RGMII_RXID || 492865ff856SAndy Fleming iface == PHY_INTERFACE_MODE_RGMII_TXID)) { 49341410eeeSHaiying Wang int temp; 49441410eeeSHaiying Wang 49509c04c20SAndy Fleming temp = uec_phy_read(mii_info, MII_M1111_PHY_EXT_CR); 496865ff856SAndy Fleming if (iface == PHY_INTERFACE_MODE_RGMII_ID) { 4976185f80cSAnton Vorontsov temp |= MII_M1111_RX_DELAY | MII_M1111_TX_DELAY; 498865ff856SAndy Fleming } else if (iface == PHY_INTERFACE_MODE_RGMII_RXID) { 4996185f80cSAnton Vorontsov temp &= ~MII_M1111_TX_DELAY; 5006185f80cSAnton Vorontsov temp |= MII_M1111_RX_DELAY; 501865ff856SAndy Fleming } else if (iface == PHY_INTERFACE_MODE_RGMII_TXID) { 5026185f80cSAnton Vorontsov temp &= ~MII_M1111_RX_DELAY; 5036185f80cSAnton Vorontsov temp |= MII_M1111_TX_DELAY; 5046185f80cSAnton Vorontsov } 50509c04c20SAndy Fleming uec_phy_write(mii_info, MII_M1111_PHY_EXT_CR, temp); 50641410eeeSHaiying Wang 50709c04c20SAndy Fleming temp = uec_phy_read(mii_info, MII_M1111_PHY_EXT_SR); 50841410eeeSHaiying Wang temp &= ~MII_M1111_HWCFG_MODE_MASK; 50941410eeeSHaiying Wang temp |= MII_M1111_HWCFG_MODE_RGMII; 51009c04c20SAndy Fleming uec_phy_write(mii_info, MII_M1111_PHY_EXT_SR, temp); 51141410eeeSHaiying Wang 51209c04c20SAndy Fleming uec_phy_write(mii_info, MII_BMCR, BMCR_RESET); 51341410eeeSHaiying Wang } 51441410eeeSHaiying Wang 51541410eeeSHaiying Wang return 0; 51641410eeeSHaiying Wang } 51741410eeeSHaiying Wang 5187737d5c6SDave Liu static int marvell_read_status (struct uec_mii_info *mii_info) 5197737d5c6SDave Liu { 5207737d5c6SDave Liu u16 status; 5217737d5c6SDave Liu int err; 5227737d5c6SDave Liu 5237737d5c6SDave Liu /* Update the link, but return if there 5247737d5c6SDave Liu * was an error */ 5257737d5c6SDave Liu err = genmii_update_link (mii_info); 5267737d5c6SDave Liu if (err) 5277737d5c6SDave Liu return err; 5287737d5c6SDave Liu 5297737d5c6SDave Liu /* If the link is up, read the speed and duplex */ 5307737d5c6SDave Liu /* If we aren't autonegotiating, assume speeds 5317737d5c6SDave Liu * are as set */ 5327737d5c6SDave Liu if (mii_info->autoneg && mii_info->link) { 5337737d5c6SDave Liu int speed; 534dd520bf3SWolfgang Denk 53509c04c20SAndy Fleming status = uec_phy_read(mii_info, MII_M1011_PHY_SPEC_STATUS); 5367737d5c6SDave Liu 5377737d5c6SDave Liu /* Get the duplexity */ 5387737d5c6SDave Liu if (status & MII_M1011_PHY_SPEC_STATUS_FULLDUPLEX) 5397737d5c6SDave Liu mii_info->duplex = DUPLEX_FULL; 5407737d5c6SDave Liu else 5417737d5c6SDave Liu mii_info->duplex = DUPLEX_HALF; 5427737d5c6SDave Liu 5437737d5c6SDave Liu /* Get the speed */ 5447737d5c6SDave Liu speed = status & MII_M1011_PHY_SPEC_STATUS_SPD_MASK; 5457737d5c6SDave Liu switch (speed) { 5467737d5c6SDave Liu case MII_M1011_PHY_SPEC_STATUS_1000: 5477737d5c6SDave Liu mii_info->speed = SPEED_1000; 5487737d5c6SDave Liu break; 5497737d5c6SDave Liu case MII_M1011_PHY_SPEC_STATUS_100: 5507737d5c6SDave Liu mii_info->speed = SPEED_100; 5517737d5c6SDave Liu break; 5527737d5c6SDave Liu default: 5537737d5c6SDave Liu mii_info->speed = SPEED_10; 5547737d5c6SDave Liu break; 5557737d5c6SDave Liu } 5567737d5c6SDave Liu mii_info->pause = 0; 5577737d5c6SDave Liu } 5587737d5c6SDave Liu 5597737d5c6SDave Liu return 0; 5607737d5c6SDave Liu } 5617737d5c6SDave Liu 5627737d5c6SDave Liu static int marvell_ack_interrupt (struct uec_mii_info *mii_info) 5637737d5c6SDave Liu { 5647737d5c6SDave Liu /* Clear the interrupts by reading the reg */ 56509c04c20SAndy Fleming uec_phy_read(mii_info, MII_M1011_IEVENT); 5667737d5c6SDave Liu 5677737d5c6SDave Liu return 0; 5687737d5c6SDave Liu } 5697737d5c6SDave Liu 5707737d5c6SDave Liu static int marvell_config_intr (struct uec_mii_info *mii_info) 5717737d5c6SDave Liu { 5727737d5c6SDave Liu if (mii_info->interrupts == MII_INTERRUPT_ENABLED) 57309c04c20SAndy Fleming uec_phy_write(mii_info, MII_M1011_IMASK, MII_M1011_IMASK_INIT); 5747737d5c6SDave Liu else 57509c04c20SAndy Fleming uec_phy_write(mii_info, MII_M1011_IMASK, 57609c04c20SAndy Fleming MII_M1011_IMASK_CLEAR); 5777737d5c6SDave Liu 5787737d5c6SDave Liu return 0; 5797737d5c6SDave Liu } 5807737d5c6SDave Liu 5817737d5c6SDave Liu static int dm9161_init (struct uec_mii_info *mii_info) 5827737d5c6SDave Liu { 5837737d5c6SDave Liu /* Reset the PHY */ 58409c04c20SAndy Fleming uec_phy_write(mii_info, MII_BMCR, uec_phy_read(mii_info, MII_BMCR) | 5858ef583a0SMike Frysinger BMCR_RESET); 5867737d5c6SDave Liu /* PHY and MAC connect */ 58709c04c20SAndy Fleming uec_phy_write(mii_info, MII_BMCR, uec_phy_read(mii_info, MII_BMCR) & 5888ef583a0SMike Frysinger ~BMCR_ISOLATE); 589ee62ed32SKim Phillips 59009c04c20SAndy Fleming uec_phy_write(mii_info, MII_DM9161_SCR, MII_DM9161_SCR_INIT); 591ee62ed32SKim Phillips 5927737d5c6SDave Liu config_genmii_advert (mii_info); 5937737d5c6SDave Liu /* Start/restart aneg */ 5947737d5c6SDave Liu genmii_config_aneg (mii_info); 5957737d5c6SDave Liu 5967737d5c6SDave Liu return 0; 5977737d5c6SDave Liu } 5987737d5c6SDave Liu 5997737d5c6SDave Liu static int dm9161_config_aneg (struct uec_mii_info *mii_info) 6007737d5c6SDave Liu { 6017737d5c6SDave Liu return 0; 6027737d5c6SDave Liu } 6037737d5c6SDave Liu 6047737d5c6SDave Liu static int dm9161_read_status (struct uec_mii_info *mii_info) 6057737d5c6SDave Liu { 6067737d5c6SDave Liu u16 status; 6077737d5c6SDave Liu int err; 6087737d5c6SDave Liu 6097737d5c6SDave Liu /* Update the link, but return if there was an error */ 6107737d5c6SDave Liu err = genmii_update_link (mii_info); 6117737d5c6SDave Liu if (err) 6127737d5c6SDave Liu return err; 6137737d5c6SDave Liu /* If the link is up, read the speed and duplex 6147737d5c6SDave Liu If we aren't autonegotiating assume speeds are as set */ 6157737d5c6SDave Liu if (mii_info->autoneg && mii_info->link) { 61609c04c20SAndy Fleming status = uec_phy_read(mii_info, MII_DM9161_SCSR); 6177737d5c6SDave Liu if (status & (MII_DM9161_SCSR_100F | MII_DM9161_SCSR_100H)) 6187737d5c6SDave Liu mii_info->speed = SPEED_100; 6197737d5c6SDave Liu else 6207737d5c6SDave Liu mii_info->speed = SPEED_10; 6217737d5c6SDave Liu 6227737d5c6SDave Liu if (status & (MII_DM9161_SCSR_100F | MII_DM9161_SCSR_10F)) 6237737d5c6SDave Liu mii_info->duplex = DUPLEX_FULL; 6247737d5c6SDave Liu else 6257737d5c6SDave Liu mii_info->duplex = DUPLEX_HALF; 6267737d5c6SDave Liu } 6277737d5c6SDave Liu 6287737d5c6SDave Liu return 0; 6297737d5c6SDave Liu } 6307737d5c6SDave Liu 6317737d5c6SDave Liu static int dm9161_ack_interrupt (struct uec_mii_info *mii_info) 6327737d5c6SDave Liu { 6337737d5c6SDave Liu /* Clear the interrupt by reading the reg */ 63409c04c20SAndy Fleming uec_phy_read(mii_info, MII_DM9161_INTR); 6357737d5c6SDave Liu 6367737d5c6SDave Liu return 0; 6377737d5c6SDave Liu } 6387737d5c6SDave Liu 6397737d5c6SDave Liu static int dm9161_config_intr (struct uec_mii_info *mii_info) 6407737d5c6SDave Liu { 6417737d5c6SDave Liu if (mii_info->interrupts == MII_INTERRUPT_ENABLED) 64209c04c20SAndy Fleming uec_phy_write(mii_info, MII_DM9161_INTR, MII_DM9161_INTR_INIT); 6437737d5c6SDave Liu else 64409c04c20SAndy Fleming uec_phy_write(mii_info, MII_DM9161_INTR, MII_DM9161_INTR_STOP); 6457737d5c6SDave Liu 6467737d5c6SDave Liu return 0; 6477737d5c6SDave Liu } 6487737d5c6SDave Liu 6497737d5c6SDave Liu static void dm9161_close (struct uec_mii_info *mii_info) 6507737d5c6SDave Liu { 6517737d5c6SDave Liu } 6527737d5c6SDave Liu 653edf3fe7dSRichard Retanubun static int fixed_phy_aneg (struct uec_mii_info *mii_info) 654edf3fe7dSRichard Retanubun { 655edf3fe7dSRichard Retanubun mii_info->autoneg = 0; /* Turn off auto negotiation for fixed phy */ 656edf3fe7dSRichard Retanubun return 0; 657edf3fe7dSRichard Retanubun } 658edf3fe7dSRichard Retanubun 659edf3fe7dSRichard Retanubun static int fixed_phy_read_status (struct uec_mii_info *mii_info) 660edf3fe7dSRichard Retanubun { 661edf3fe7dSRichard Retanubun int i = 0; 662edf3fe7dSRichard Retanubun 663edf3fe7dSRichard Retanubun for (i = 0; i < ARRAY_SIZE(fixed_phy_port); i++) { 6641443cd7eSRichard Retanubun if (strncmp(mii_info->dev->name, fixed_phy_port[i].name, 6651443cd7eSRichard Retanubun strlen(mii_info->dev->name)) == 0) { 666edf3fe7dSRichard Retanubun mii_info->speed = fixed_phy_port[i].speed; 667edf3fe7dSRichard Retanubun mii_info->duplex = fixed_phy_port[i].duplex; 668edf3fe7dSRichard Retanubun mii_info->link = 1; /* Link is always UP */ 669edf3fe7dSRichard Retanubun mii_info->pause = 0; 670edf3fe7dSRichard Retanubun break; 671edf3fe7dSRichard Retanubun } 672edf3fe7dSRichard Retanubun } 673edf3fe7dSRichard Retanubun return 0; 674edf3fe7dSRichard Retanubun } 675edf3fe7dSRichard Retanubun 6768b69b563SHeiko Schocher static int smsc_config_aneg (struct uec_mii_info *mii_info) 6778b69b563SHeiko Schocher { 6788b69b563SHeiko Schocher return 0; 6798b69b563SHeiko Schocher } 6808b69b563SHeiko Schocher 6818b69b563SHeiko Schocher static int smsc_read_status (struct uec_mii_info *mii_info) 6828b69b563SHeiko Schocher { 6838b69b563SHeiko Schocher u16 status; 6848b69b563SHeiko Schocher int err; 6858b69b563SHeiko Schocher 6868b69b563SHeiko Schocher /* Update the link, but return if there 6878b69b563SHeiko Schocher * was an error */ 6888b69b563SHeiko Schocher err = genmii_update_link (mii_info); 6898b69b563SHeiko Schocher if (err) 6908b69b563SHeiko Schocher return err; 6918b69b563SHeiko Schocher 6928b69b563SHeiko Schocher /* If the link is up, read the speed and duplex */ 6938b69b563SHeiko Schocher /* If we aren't autonegotiating, assume speeds 6948b69b563SHeiko Schocher * are as set */ 6958b69b563SHeiko Schocher if (mii_info->autoneg && mii_info->link) { 6968b69b563SHeiko Schocher int val; 6978b69b563SHeiko Schocher 69809c04c20SAndy Fleming status = uec_phy_read(mii_info, 0x1f); 6998b69b563SHeiko Schocher val = (status & 0x1c) >> 2; 7008b69b563SHeiko Schocher 7018b69b563SHeiko Schocher switch (val) { 7028b69b563SHeiko Schocher case 1: 7038b69b563SHeiko Schocher mii_info->duplex = DUPLEX_HALF; 7048b69b563SHeiko Schocher mii_info->speed = SPEED_10; 7058b69b563SHeiko Schocher break; 7068b69b563SHeiko Schocher case 5: 7078b69b563SHeiko Schocher mii_info->duplex = DUPLEX_FULL; 7088b69b563SHeiko Schocher mii_info->speed = SPEED_10; 7098b69b563SHeiko Schocher break; 7108b69b563SHeiko Schocher case 2: 7118b69b563SHeiko Schocher mii_info->duplex = DUPLEX_HALF; 7128b69b563SHeiko Schocher mii_info->speed = SPEED_100; 7138b69b563SHeiko Schocher break; 7148b69b563SHeiko Schocher case 6: 7158b69b563SHeiko Schocher mii_info->duplex = DUPLEX_FULL; 7168b69b563SHeiko Schocher mii_info->speed = SPEED_100; 7178b69b563SHeiko Schocher break; 7188b69b563SHeiko Schocher } 7198b69b563SHeiko Schocher mii_info->pause = 0; 7208b69b563SHeiko Schocher } 7218b69b563SHeiko Schocher 7228b69b563SHeiko Schocher return 0; 7238b69b563SHeiko Schocher } 7248b69b563SHeiko Schocher 7257737d5c6SDave Liu static struct phy_info phy_info_dm9161 = { 7267737d5c6SDave Liu .phy_id = 0x0181b880, 7277737d5c6SDave Liu .phy_id_mask = 0x0ffffff0, 7287737d5c6SDave Liu .name = "Davicom DM9161E", 7297737d5c6SDave Liu .init = dm9161_init, 7307737d5c6SDave Liu .config_aneg = dm9161_config_aneg, 7317737d5c6SDave Liu .read_status = dm9161_read_status, 7327737d5c6SDave Liu .close = dm9161_close, 7337737d5c6SDave Liu }; 7347737d5c6SDave Liu 7357737d5c6SDave Liu static struct phy_info phy_info_dm9161a = { 7367737d5c6SDave Liu .phy_id = 0x0181b8a0, 7377737d5c6SDave Liu .phy_id_mask = 0x0ffffff0, 7387737d5c6SDave Liu .name = "Davicom DM9161A", 7397737d5c6SDave Liu .features = MII_BASIC_FEATURES, 7407737d5c6SDave Liu .init = dm9161_init, 7417737d5c6SDave Liu .config_aneg = dm9161_config_aneg, 7427737d5c6SDave Liu .read_status = dm9161_read_status, 7437737d5c6SDave Liu .ack_interrupt = dm9161_ack_interrupt, 7447737d5c6SDave Liu .config_intr = dm9161_config_intr, 7457737d5c6SDave Liu .close = dm9161_close, 7467737d5c6SDave Liu }; 7477737d5c6SDave Liu 7487737d5c6SDave Liu static struct phy_info phy_info_marvell = { 7497737d5c6SDave Liu .phy_id = 0x01410c00, 7507737d5c6SDave Liu .phy_id_mask = 0xffffff00, 7517737d5c6SDave Liu .name = "Marvell 88E11x1", 7527737d5c6SDave Liu .features = MII_GBIT_FEATURES, 75309c04c20SAndy Fleming .init = &uec_marvell_init, 7547737d5c6SDave Liu .config_aneg = &marvell_config_aneg, 7557737d5c6SDave Liu .read_status = &marvell_read_status, 7567737d5c6SDave Liu .ack_interrupt = &marvell_ack_interrupt, 7577737d5c6SDave Liu .config_intr = &marvell_config_intr, 7587737d5c6SDave Liu }; 7597737d5c6SDave Liu 760300615dcSAnton Vorontsov static struct phy_info phy_info_bcm5481 = { 761300615dcSAnton Vorontsov .phy_id = 0x0143bca0, 762300615dcSAnton Vorontsov .phy_id_mask = 0xffffff0, 763300615dcSAnton Vorontsov .name = "Broadcom 5481", 764300615dcSAnton Vorontsov .features = MII_GBIT_FEATURES, 765300615dcSAnton Vorontsov .read_status = genmii_read_status, 766300615dcSAnton Vorontsov .init = bcm_init, 767300615dcSAnton Vorontsov }; 768300615dcSAnton Vorontsov 769edf3fe7dSRichard Retanubun static struct phy_info phy_info_fixedphy = { 770edf3fe7dSRichard Retanubun .phy_id = CONFIG_FIXED_PHY, 771edf3fe7dSRichard Retanubun .phy_id_mask = CONFIG_FIXED_PHY, 772edf3fe7dSRichard Retanubun .name = "Fixed PHY", 773edf3fe7dSRichard Retanubun .config_aneg = fixed_phy_aneg, 774edf3fe7dSRichard Retanubun .read_status = fixed_phy_read_status, 775edf3fe7dSRichard Retanubun }; 776edf3fe7dSRichard Retanubun 7778b69b563SHeiko Schocher static struct phy_info phy_info_smsclan8700 = { 7788b69b563SHeiko Schocher .phy_id = 0x0007c0c0, 7798b69b563SHeiko Schocher .phy_id_mask = 0xfffffff0, 7808b69b563SHeiko Schocher .name = "SMSC LAN8700", 7818b69b563SHeiko Schocher .features = MII_BASIC_FEATURES, 7828b69b563SHeiko Schocher .config_aneg = smsc_config_aneg, 7838b69b563SHeiko Schocher .read_status = smsc_read_status, 7848b69b563SHeiko Schocher }; 7858b69b563SHeiko Schocher 7867737d5c6SDave Liu static struct phy_info phy_info_genmii = { 7877737d5c6SDave Liu .phy_id = 0x00000000, 7887737d5c6SDave Liu .phy_id_mask = 0x00000000, 7897737d5c6SDave Liu .name = "Generic MII", 7907737d5c6SDave Liu .features = MII_BASIC_FEATURES, 7917737d5c6SDave Liu .config_aneg = genmii_config_aneg, 7927737d5c6SDave Liu .read_status = genmii_read_status, 7937737d5c6SDave Liu }; 7947737d5c6SDave Liu 7957737d5c6SDave Liu static struct phy_info *phy_info[] = { 7967737d5c6SDave Liu &phy_info_dm9161, 7977737d5c6SDave Liu &phy_info_dm9161a, 7987737d5c6SDave Liu &phy_info_marvell, 799300615dcSAnton Vorontsov &phy_info_bcm5481, 8008b69b563SHeiko Schocher &phy_info_smsclan8700, 801edf3fe7dSRichard Retanubun &phy_info_fixedphy, 8027737d5c6SDave Liu &phy_info_genmii, 8037737d5c6SDave Liu NULL 8047737d5c6SDave Liu }; 8057737d5c6SDave Liu 80609c04c20SAndy Fleming u16 uec_phy_read(struct uec_mii_info *mii_info, u16 regnum) 8077737d5c6SDave Liu { 8087737d5c6SDave Liu return mii_info->mdio_read (mii_info->dev, mii_info->mii_id, regnum); 8097737d5c6SDave Liu } 8107737d5c6SDave Liu 81109c04c20SAndy Fleming void uec_phy_write(struct uec_mii_info *mii_info, u16 regnum, u16 val) 8127737d5c6SDave Liu { 813dd520bf3SWolfgang Denk mii_info->mdio_write (mii_info->dev, mii_info->mii_id, regnum, val); 8147737d5c6SDave Liu } 8157737d5c6SDave Liu 8167737d5c6SDave Liu /* Use the PHY ID registers to determine what type of PHY is attached 8177737d5c6SDave Liu * to device dev. return a struct phy_info structure describing that PHY 8187737d5c6SDave Liu */ 819da9d4610SAndy Fleming struct phy_info *uec_get_phy_info (struct uec_mii_info *mii_info) 8207737d5c6SDave Liu { 8217737d5c6SDave Liu u16 phy_reg; 8227737d5c6SDave Liu u32 phy_ID; 8237737d5c6SDave Liu int i; 8247737d5c6SDave Liu struct phy_info *theInfo = NULL; 8257737d5c6SDave Liu 8267737d5c6SDave Liu /* Grab the bits from PHYIR1, and put them in the upper half */ 82709c04c20SAndy Fleming phy_reg = uec_phy_read(mii_info, MII_PHYSID1); 8287737d5c6SDave Liu phy_ID = (phy_reg & 0xffff) << 16; 8297737d5c6SDave Liu 8307737d5c6SDave Liu /* Grab the bits from PHYIR2, and put them in the lower half */ 83109c04c20SAndy Fleming phy_reg = uec_phy_read(mii_info, MII_PHYSID2); 8327737d5c6SDave Liu phy_ID |= (phy_reg & 0xffff); 8337737d5c6SDave Liu 8347737d5c6SDave Liu /* loop through all the known PHY types, and find one that */ 8357737d5c6SDave Liu /* matches the ID we read from the PHY. */ 8367737d5c6SDave Liu for (i = 0; phy_info[i]; i++) 8377737d5c6SDave Liu if (phy_info[i]->phy_id == 8387737d5c6SDave Liu (phy_ID & phy_info[i]->phy_id_mask)) { 8397737d5c6SDave Liu theInfo = phy_info[i]; 8407737d5c6SDave Liu break; 8417737d5c6SDave Liu } 8427737d5c6SDave Liu 8437737d5c6SDave Liu /* This shouldn't happen, as we have generic PHY support */ 8447737d5c6SDave Liu if (theInfo == NULL) { 8457737d5c6SDave Liu ugphy_info ("UEC: PHY id %x is not supported!", phy_ID); 8467737d5c6SDave Liu return NULL; 8477737d5c6SDave Liu } else { 8487737d5c6SDave Liu ugphy_info ("UEC: PHY is %s (%x)", theInfo->name, phy_ID); 8497737d5c6SDave Liu } 8507737d5c6SDave Liu 8517737d5c6SDave Liu return theInfo; 8527737d5c6SDave Liu } 8537737d5c6SDave Liu 854865ff856SAndy Fleming void marvell_phy_interface_mode(struct eth_device *dev, phy_interface_t type, 855865ff856SAndy Fleming int speed) 8567737d5c6SDave Liu { 8577737d5c6SDave Liu uec_private_t *uec = (uec_private_t *) dev->priv; 8587737d5c6SDave Liu struct uec_mii_info *mii_info; 859f655adefSKim Phillips u16 status; 8607737d5c6SDave Liu 8617737d5c6SDave Liu if (!uec->mii_info) { 862f30b6154SKim Phillips printf ("%s: the PHY not initialized\n", __FUNCTION__); 8637737d5c6SDave Liu return; 8647737d5c6SDave Liu } 8657737d5c6SDave Liu mii_info = uec->mii_info; 8667737d5c6SDave Liu 867865ff856SAndy Fleming if (type == PHY_INTERFACE_MODE_RGMII) { 868865ff856SAndy Fleming if (speed == SPEED_100) { 86909c04c20SAndy Fleming uec_phy_write(mii_info, 0x00, 0x9140); 87009c04c20SAndy Fleming uec_phy_write(mii_info, 0x1d, 0x001f); 87109c04c20SAndy Fleming uec_phy_write(mii_info, 0x1e, 0x200c); 87209c04c20SAndy Fleming uec_phy_write(mii_info, 0x1d, 0x0005); 87309c04c20SAndy Fleming uec_phy_write(mii_info, 0x1e, 0x0000); 87409c04c20SAndy Fleming uec_phy_write(mii_info, 0x1e, 0x0100); 87509c04c20SAndy Fleming uec_phy_write(mii_info, 0x09, 0x0e00); 87609c04c20SAndy Fleming uec_phy_write(mii_info, 0x04, 0x01e1); 87709c04c20SAndy Fleming uec_phy_write(mii_info, 0x00, 0x9140); 87809c04c20SAndy Fleming uec_phy_write(mii_info, 0x00, 0x1000); 8797737d5c6SDave Liu udelay (100000); 88009c04c20SAndy Fleming uec_phy_write(mii_info, 0x00, 0x2900); 88109c04c20SAndy Fleming uec_phy_write(mii_info, 0x14, 0x0cd2); 88209c04c20SAndy Fleming uec_phy_write(mii_info, 0x00, 0xa100); 88309c04c20SAndy Fleming uec_phy_write(mii_info, 0x09, 0x0000); 88409c04c20SAndy Fleming uec_phy_write(mii_info, 0x1b, 0x800b); 88509c04c20SAndy Fleming uec_phy_write(mii_info, 0x04, 0x05e1); 88609c04c20SAndy Fleming uec_phy_write(mii_info, 0x00, 0xa100); 88709c04c20SAndy Fleming uec_phy_write(mii_info, 0x00, 0x2100); 8887737d5c6SDave Liu udelay (1000000); 889865ff856SAndy Fleming } else if (speed == SPEED_10) { 89009c04c20SAndy Fleming uec_phy_write(mii_info, 0x14, 0x8e40); 89109c04c20SAndy Fleming uec_phy_write(mii_info, 0x1b, 0x800b); 89209c04c20SAndy Fleming uec_phy_write(mii_info, 0x14, 0x0c82); 89309c04c20SAndy Fleming uec_phy_write(mii_info, 0x00, 0x8100); 8947737d5c6SDave Liu udelay (1000000); 8957737d5c6SDave Liu } 896582c55a0SHeiko Schocher } 897f655adefSKim Phillips 898f655adefSKim Phillips /* handle 88e1111 rev.B2 erratum 5.6 */ 899f655adefSKim Phillips if (mii_info->autoneg) { 90009c04c20SAndy Fleming status = uec_phy_read(mii_info, MII_BMCR); 90109c04c20SAndy Fleming uec_phy_write(mii_info, MII_BMCR, status | BMCR_ANENABLE); 902f655adefSKim Phillips } 903f655adefSKim Phillips /* now the B2 will correctly report autoneg completion status */ 9047737d5c6SDave Liu } 9057737d5c6SDave Liu 906582c55a0SHeiko Schocher void change_phy_interface_mode (struct eth_device *dev, 907865ff856SAndy Fleming phy_interface_t type, int speed) 9087737d5c6SDave Liu { 9097737d5c6SDave Liu #ifdef CONFIG_PHY_MODE_NEED_CHANGE 910582c55a0SHeiko Schocher marvell_phy_interface_mode (dev, type, speed); 9117737d5c6SDave Liu #endif 9127737d5c6SDave Liu } 913