xref: /rk3399_rockchip-uboot/drivers/qe/uec_phy.c (revision a47a12becf66f02a56da91c161e2edb625e9f20c)
17737d5c6SDave Liu /*
27737d5c6SDave Liu  * Copyright (C) 2005 Freescale Semiconductor, Inc.
37737d5c6SDave Liu  *
47737d5c6SDave Liu  * Author: Shlomi Gridish
57737d5c6SDave Liu  *
67737d5c6SDave Liu  * Description: UCC GETH Driver -- PHY handling
77737d5c6SDave Liu  *		Driver for UEC on QE
87737d5c6SDave Liu  *		Based on 8260_io/fcc_enet.c
97737d5c6SDave Liu  *
107737d5c6SDave Liu  * This program is free software; you can redistribute	it and/or modify it
117737d5c6SDave Liu  * under  the terms of	the GNU General	 Public License as published by the
127737d5c6SDave Liu  * Free Software Foundation;  either version 2 of the  License, or (at your
137737d5c6SDave Liu  * option) any later version.
147737d5c6SDave Liu  *
157737d5c6SDave Liu  */
167737d5c6SDave Liu 
177737d5c6SDave Liu #include "common.h"
187737d5c6SDave Liu #include "net.h"
197737d5c6SDave Liu #include "malloc.h"
207737d5c6SDave Liu #include "asm/errno.h"
217737d5c6SDave Liu #include "asm/immap_qe.h"
227737d5c6SDave Liu #include "asm/io.h"
237737d5c6SDave Liu #include "qe.h"
247737d5c6SDave Liu #include "uccf.h"
257737d5c6SDave Liu #include "uec.h"
267737d5c6SDave Liu #include "uec_phy.h"
277737d5c6SDave Liu #include "miiphy.h"
287737d5c6SDave Liu 
297737d5c6SDave Liu #define ugphy_printk(format, arg...)  \
307737d5c6SDave Liu 	printf(format "\n", ## arg)
317737d5c6SDave Liu 
327737d5c6SDave Liu #define ugphy_dbg(format, arg...)	     \
337737d5c6SDave Liu 	ugphy_printk(format , ## arg)
347737d5c6SDave Liu #define ugphy_err(format, arg...)	     \
357737d5c6SDave Liu 	ugphy_printk(format , ## arg)
367737d5c6SDave Liu #define ugphy_info(format, arg...)	     \
377737d5c6SDave Liu 	ugphy_printk(format , ## arg)
387737d5c6SDave Liu #define ugphy_warn(format, arg...)	     \
397737d5c6SDave Liu 	ugphy_printk(format , ## arg)
407737d5c6SDave Liu 
417737d5c6SDave Liu #ifdef UEC_VERBOSE_DEBUG
427737d5c6SDave Liu #define ugphy_vdbg ugphy_dbg
437737d5c6SDave Liu #else
447737d5c6SDave Liu #define ugphy_vdbg(ugeth, fmt, args...) do { } while (0)
457737d5c6SDave Liu #endif /* UEC_VERBOSE_DEBUG */
467737d5c6SDave Liu 
47edf3fe7dSRichard Retanubun /*--------------------------------------------------------------------+
48edf3fe7dSRichard Retanubun  * Fixed PHY (PHY-less) support for Ethernet Ports.
49edf3fe7dSRichard Retanubun  *
50*a47a12beSStefan Roese  * Copied from arch/powerpc/cpu/ppc4xx/4xx_enet.c
51edf3fe7dSRichard Retanubun  *--------------------------------------------------------------------*/
52edf3fe7dSRichard Retanubun 
53edf3fe7dSRichard Retanubun /*
541443cd7eSRichard Retanubun  * Some boards do not have a PHY for each ethernet port. These ports are known
551443cd7eSRichard Retanubun  * as Fixed PHY (or PHY-less) ports. For such ports, set the appropriate
561443cd7eSRichard Retanubun  * CONFIG_SYS_UECx_PHY_ADDR equal to CONFIG_FIXED_PHY_ADDR (an unused address)
571443cd7eSRichard Retanubun  * When the drver tries to identify the PHYs, CONFIG_FIXED_PHY will be returned
581443cd7eSRichard Retanubun  * and the driver will search CONFIG_SYS_FIXED_PHY_PORTS to find what network
591443cd7eSRichard Retanubun  * speed and duplex should be for the port.
60edf3fe7dSRichard Retanubun  *
611443cd7eSRichard Retanubun  * Example board header configuration file:
62edf3fe7dSRichard Retanubun  *     #define CONFIG_FIXED_PHY   0xFFFFFFFF
631443cd7eSRichard Retanubun  *     #define CONFIG_SYS_FIXED_PHY_ADDR 0x1E (pick an unused phy address)
64edf3fe7dSRichard Retanubun  *
651443cd7eSRichard Retanubun  *     #define CONFIG_SYS_UEC1_PHY_ADDR CONFIG_SYS_FIXED_PHY_ADDR
661443cd7eSRichard Retanubun  *     #define CONFIG_SYS_UEC2_PHY_ADDR 0x02
671443cd7eSRichard Retanubun  *     #define CONFIG_SYS_UEC3_PHY_ADDR CONFIG_SYS_FIXED_PHY_ADDR
681443cd7eSRichard Retanubun  *     #define CONFIG_SYS_UEC4_PHY_ADDR 0x04
69edf3fe7dSRichard Retanubun  *
701443cd7eSRichard Retanubun  *     #define CONFIG_SYS_FIXED_PHY_PORT(name,speed,duplex) \
711443cd7eSRichard Retanubun  *                 {name, speed, duplex},
72edf3fe7dSRichard Retanubun  *
73edf3fe7dSRichard Retanubun  *     #define CONFIG_SYS_FIXED_PHY_PORTS \
741443cd7eSRichard Retanubun  *                 CONFIG_SYS_FIXED_PHY_PORT("FSL UEC0",SPEED_100,DUPLEX_FULL) \
751443cd7eSRichard Retanubun  *                 CONFIG_SYS_FIXED_PHY_PORT("FSL UEC2",SPEED_100,DUPLEX_HALF)
76edf3fe7dSRichard Retanubun  */
77edf3fe7dSRichard Retanubun 
78edf3fe7dSRichard Retanubun #ifndef CONFIG_FIXED_PHY
79edf3fe7dSRichard Retanubun #define CONFIG_FIXED_PHY	0xFFFFFFFF /* Fixed PHY (PHY-less) */
80edf3fe7dSRichard Retanubun #endif
81edf3fe7dSRichard Retanubun 
82edf3fe7dSRichard Retanubun #ifndef CONFIG_SYS_FIXED_PHY_PORTS
83edf3fe7dSRichard Retanubun #define CONFIG_SYS_FIXED_PHY_PORTS	/* default is an empty array */
84edf3fe7dSRichard Retanubun #endif
85edf3fe7dSRichard Retanubun 
86edf3fe7dSRichard Retanubun struct fixed_phy_port {
871443cd7eSRichard Retanubun 	char name[NAMESIZE];	/* ethernet port name */
88edf3fe7dSRichard Retanubun 	unsigned int speed;	/* specified speed 10,100 or 1000 */
89edf3fe7dSRichard Retanubun 	unsigned int duplex;	/* specified duplex FULL or HALF */
90edf3fe7dSRichard Retanubun };
91edf3fe7dSRichard Retanubun 
92edf3fe7dSRichard Retanubun static const struct fixed_phy_port fixed_phy_port[] = {
93edf3fe7dSRichard Retanubun 	CONFIG_SYS_FIXED_PHY_PORTS /* defined in board configuration file */
94edf3fe7dSRichard Retanubun };
95edf3fe7dSRichard Retanubun 
967737d5c6SDave Liu static void config_genmii_advert (struct uec_mii_info *mii_info);
977737d5c6SDave Liu static void genmii_setup_forced (struct uec_mii_info *mii_info);
987737d5c6SDave Liu static void genmii_restart_aneg (struct uec_mii_info *mii_info);
997737d5c6SDave Liu static int gbit_config_aneg (struct uec_mii_info *mii_info);
1007737d5c6SDave Liu static int genmii_config_aneg (struct uec_mii_info *mii_info);
1017737d5c6SDave Liu static int genmii_update_link (struct uec_mii_info *mii_info);
1027737d5c6SDave Liu static int genmii_read_status (struct uec_mii_info *mii_info);
1037737d5c6SDave Liu u16 phy_read (struct uec_mii_info *mii_info, u16 regnum);
1047737d5c6SDave Liu void phy_write (struct uec_mii_info *mii_info, u16 regnum, u16 val);
1057737d5c6SDave Liu 
1067737d5c6SDave Liu /* Write value to the PHY for this device to the register at regnum, */
1077737d5c6SDave Liu /* waiting until the write is done before it returns.  All PHY */
1087737d5c6SDave Liu /* configuration has to be done through the TSEC1 MIIM regs */
109da9d4610SAndy Fleming void uec_write_phy_reg (struct eth_device *dev, int mii_id, int regnum, int value)
1107737d5c6SDave Liu {
1117737d5c6SDave Liu 	uec_private_t *ugeth = (uec_private_t *) dev->priv;
112da9d4610SAndy Fleming 	uec_mii_t *ug_regs;
1137737d5c6SDave Liu 	enet_tbi_mii_reg_e mii_reg = (enet_tbi_mii_reg_e) regnum;
1147737d5c6SDave Liu 	u32 tmp_reg;
1157737d5c6SDave Liu 
116da9d4610SAndy Fleming 	ug_regs = ugeth->uec_mii_regs;
1177737d5c6SDave Liu 
1187737d5c6SDave Liu 	/* Stop the MII management read cycle */
1197737d5c6SDave Liu 	out_be32 (&ug_regs->miimcom, 0);
1207737d5c6SDave Liu 	/* Setting up the MII Mangement Address Register */
1217737d5c6SDave Liu 	tmp_reg = ((u32) mii_id << MIIMADD_PHY_ADDRESS_SHIFT) | mii_reg;
1227737d5c6SDave Liu 	out_be32 (&ug_regs->miimadd, tmp_reg);
1237737d5c6SDave Liu 
1247737d5c6SDave Liu 	/* Setting up the MII Mangement Control Register with the value */
1257737d5c6SDave Liu 	out_be32 (&ug_regs->miimcon, (u32) value);
126ee62ed32SKim Phillips 	sync();
1277737d5c6SDave Liu 
1287737d5c6SDave Liu 	/* Wait till MII management write is complete */
1297737d5c6SDave Liu 	while ((in_be32 (&ug_regs->miimind)) & MIIMIND_BUSY);
1307737d5c6SDave Liu }
1317737d5c6SDave Liu 
1327737d5c6SDave Liu /* Reads from register regnum in the PHY for device dev, */
1337737d5c6SDave Liu /* returning the value.  Clears miimcom first.  All PHY */
1347737d5c6SDave Liu /* configuration has to be done through the TSEC1 MIIM regs */
135da9d4610SAndy Fleming int uec_read_phy_reg (struct eth_device *dev, int mii_id, int regnum)
1367737d5c6SDave Liu {
1377737d5c6SDave Liu 	uec_private_t *ugeth = (uec_private_t *) dev->priv;
138da9d4610SAndy Fleming 	uec_mii_t *ug_regs;
1397737d5c6SDave Liu 	enet_tbi_mii_reg_e mii_reg = (enet_tbi_mii_reg_e) regnum;
1407737d5c6SDave Liu 	u32 tmp_reg;
1417737d5c6SDave Liu 	u16 value;
1427737d5c6SDave Liu 
143da9d4610SAndy Fleming 	ug_regs = ugeth->uec_mii_regs;
1447737d5c6SDave Liu 
1457737d5c6SDave Liu 	/* Setting up the MII Mangement Address Register */
1467737d5c6SDave Liu 	tmp_reg = ((u32) mii_id << MIIMADD_PHY_ADDRESS_SHIFT) | mii_reg;
1477737d5c6SDave Liu 	out_be32 (&ug_regs->miimadd, tmp_reg);
1487737d5c6SDave Liu 
149ee62ed32SKim Phillips 	/* clear MII management command cycle */
1507737d5c6SDave Liu 	out_be32 (&ug_regs->miimcom, 0);
151ee62ed32SKim Phillips 	sync();
152ee62ed32SKim Phillips 
153ee62ed32SKim Phillips 	/* Perform an MII management read cycle */
1547737d5c6SDave Liu 	out_be32 (&ug_regs->miimcom, MIIMCOM_READ_CYCLE);
1557737d5c6SDave Liu 
1567737d5c6SDave Liu 	/* Wait till MII management write is complete */
157dd520bf3SWolfgang Denk 	while ((in_be32 (&ug_regs->miimind)) &
158dd520bf3SWolfgang Denk 	       (MIIMIND_NOT_VALID | MIIMIND_BUSY));
1597737d5c6SDave Liu 
1607737d5c6SDave Liu 	/* Read MII management status  */
1617737d5c6SDave Liu 	value = (u16) in_be32 (&ug_regs->miimstat);
1627737d5c6SDave Liu 	if (value == 0xffff)
16384a3047bSJoakim Tjernlund 		ugphy_vdbg
164dd520bf3SWolfgang Denk 			("read wrong value : mii_id %d,mii_reg %d, base %08x",
1657737d5c6SDave Liu 			 mii_id, mii_reg, (u32) & (ug_regs->miimcfg));
1667737d5c6SDave Liu 
1677737d5c6SDave Liu 	return (value);
1687737d5c6SDave Liu }
1697737d5c6SDave Liu 
1707737d5c6SDave Liu void mii_clear_phy_interrupt (struct uec_mii_info *mii_info)
1717737d5c6SDave Liu {
1727737d5c6SDave Liu 	if (mii_info->phyinfo->ack_interrupt)
1737737d5c6SDave Liu 		mii_info->phyinfo->ack_interrupt (mii_info);
1747737d5c6SDave Liu }
1757737d5c6SDave Liu 
176dd520bf3SWolfgang Denk void mii_configure_phy_interrupt (struct uec_mii_info *mii_info,
177dd520bf3SWolfgang Denk 				  u32 interrupts)
1787737d5c6SDave Liu {
1797737d5c6SDave Liu 	mii_info->interrupts = interrupts;
1807737d5c6SDave Liu 	if (mii_info->phyinfo->config_intr)
1817737d5c6SDave Liu 		mii_info->phyinfo->config_intr (mii_info);
1827737d5c6SDave Liu }
1837737d5c6SDave Liu 
1847737d5c6SDave Liu /* Writes MII_ADVERTISE with the appropriate values, after
1857737d5c6SDave Liu  * sanitizing advertise to make sure only supported features
1867737d5c6SDave Liu  * are advertised
1877737d5c6SDave Liu  */
1887737d5c6SDave Liu static void config_genmii_advert (struct uec_mii_info *mii_info)
1897737d5c6SDave Liu {
1907737d5c6SDave Liu 	u32 advertise;
1917737d5c6SDave Liu 	u16 adv;
1927737d5c6SDave Liu 
1937737d5c6SDave Liu 	/* Only allow advertising what this PHY supports */
1947737d5c6SDave Liu 	mii_info->advertising &= mii_info->phyinfo->features;
1957737d5c6SDave Liu 	advertise = mii_info->advertising;
1967737d5c6SDave Liu 
1977737d5c6SDave Liu 	/* Setup standard advertisement */
1987737d5c6SDave Liu 	adv = phy_read (mii_info, PHY_ANAR);
1997737d5c6SDave Liu 	adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
2007737d5c6SDave Liu 	if (advertise & ADVERTISED_10baseT_Half)
2017737d5c6SDave Liu 		adv |= ADVERTISE_10HALF;
2027737d5c6SDave Liu 	if (advertise & ADVERTISED_10baseT_Full)
2037737d5c6SDave Liu 		adv |= ADVERTISE_10FULL;
2047737d5c6SDave Liu 	if (advertise & ADVERTISED_100baseT_Half)
2057737d5c6SDave Liu 		adv |= ADVERTISE_100HALF;
2067737d5c6SDave Liu 	if (advertise & ADVERTISED_100baseT_Full)
2077737d5c6SDave Liu 		adv |= ADVERTISE_100FULL;
2087737d5c6SDave Liu 	phy_write (mii_info, PHY_ANAR, adv);
2097737d5c6SDave Liu }
2107737d5c6SDave Liu 
2117737d5c6SDave Liu static void genmii_setup_forced (struct uec_mii_info *mii_info)
2127737d5c6SDave Liu {
2137737d5c6SDave Liu 	u16 ctrl;
2147737d5c6SDave Liu 	u32 features = mii_info->phyinfo->features;
2157737d5c6SDave Liu 
2167737d5c6SDave Liu 	ctrl = phy_read (mii_info, PHY_BMCR);
2177737d5c6SDave Liu 
2187737d5c6SDave Liu 	ctrl &= ~(PHY_BMCR_DPLX | PHY_BMCR_100_MBPS |
2197737d5c6SDave Liu 		  PHY_BMCR_1000_MBPS | PHY_BMCR_AUTON);
2207737d5c6SDave Liu 	ctrl |= PHY_BMCR_RESET;
2217737d5c6SDave Liu 
2227737d5c6SDave Liu 	switch (mii_info->speed) {
2237737d5c6SDave Liu 	case SPEED_1000:
2247737d5c6SDave Liu 		if (features & (SUPPORTED_1000baseT_Half
2257737d5c6SDave Liu 				| SUPPORTED_1000baseT_Full)) {
2267737d5c6SDave Liu 			ctrl |= PHY_BMCR_1000_MBPS;
2277737d5c6SDave Liu 			break;
2287737d5c6SDave Liu 		}
2297737d5c6SDave Liu 		mii_info->speed = SPEED_100;
2307737d5c6SDave Liu 	case SPEED_100:
2317737d5c6SDave Liu 		if (features & (SUPPORTED_100baseT_Half
2327737d5c6SDave Liu 				| SUPPORTED_100baseT_Full)) {
2337737d5c6SDave Liu 			ctrl |= PHY_BMCR_100_MBPS;
2347737d5c6SDave Liu 			break;
2357737d5c6SDave Liu 		}
2367737d5c6SDave Liu 		mii_info->speed = SPEED_10;
2377737d5c6SDave Liu 	case SPEED_10:
2387737d5c6SDave Liu 		if (features & (SUPPORTED_10baseT_Half
2397737d5c6SDave Liu 				| SUPPORTED_10baseT_Full))
2407737d5c6SDave Liu 			break;
2417737d5c6SDave Liu 	default:		/* Unsupported speed! */
2427737d5c6SDave Liu 		ugphy_err ("%s: Bad speed!", mii_info->dev->name);
2437737d5c6SDave Liu 		break;
2447737d5c6SDave Liu 	}
2457737d5c6SDave Liu 
2467737d5c6SDave Liu 	phy_write (mii_info, PHY_BMCR, ctrl);
2477737d5c6SDave Liu }
2487737d5c6SDave Liu 
2497737d5c6SDave Liu /* Enable and Restart Autonegotiation */
2507737d5c6SDave Liu static void genmii_restart_aneg (struct uec_mii_info *mii_info)
2517737d5c6SDave Liu {
2527737d5c6SDave Liu 	u16 ctl;
2537737d5c6SDave Liu 
2547737d5c6SDave Liu 	ctl = phy_read (mii_info, PHY_BMCR);
2557737d5c6SDave Liu 	ctl |= (PHY_BMCR_AUTON | PHY_BMCR_RST_NEG);
2567737d5c6SDave Liu 	phy_write (mii_info, PHY_BMCR, ctl);
2577737d5c6SDave Liu }
2587737d5c6SDave Liu 
2597737d5c6SDave Liu static int gbit_config_aneg (struct uec_mii_info *mii_info)
2607737d5c6SDave Liu {
2617737d5c6SDave Liu 	u16 adv;
2627737d5c6SDave Liu 	u32 advertise;
2637737d5c6SDave Liu 
2647737d5c6SDave Liu 	if (mii_info->autoneg) {
2657737d5c6SDave Liu 		/* Configure the ADVERTISE register */
2667737d5c6SDave Liu 		config_genmii_advert (mii_info);
2677737d5c6SDave Liu 		advertise = mii_info->advertising;
2687737d5c6SDave Liu 
2697737d5c6SDave Liu 		adv = phy_read (mii_info, MII_1000BASETCONTROL);
2707737d5c6SDave Liu 		adv &= ~(MII_1000BASETCONTROL_FULLDUPLEXCAP |
2717737d5c6SDave Liu 			 MII_1000BASETCONTROL_HALFDUPLEXCAP);
2727737d5c6SDave Liu 		if (advertise & SUPPORTED_1000baseT_Half)
2737737d5c6SDave Liu 			adv |= MII_1000BASETCONTROL_HALFDUPLEXCAP;
2747737d5c6SDave Liu 		if (advertise & SUPPORTED_1000baseT_Full)
2757737d5c6SDave Liu 			adv |= MII_1000BASETCONTROL_FULLDUPLEXCAP;
2767737d5c6SDave Liu 		phy_write (mii_info, MII_1000BASETCONTROL, adv);
2777737d5c6SDave Liu 
2787737d5c6SDave Liu 		/* Start/Restart aneg */
2797737d5c6SDave Liu 		genmii_restart_aneg (mii_info);
2807737d5c6SDave Liu 	} else
2817737d5c6SDave Liu 		genmii_setup_forced (mii_info);
2827737d5c6SDave Liu 
2837737d5c6SDave Liu 	return 0;
2847737d5c6SDave Liu }
2857737d5c6SDave Liu 
2867737d5c6SDave Liu static int marvell_config_aneg (struct uec_mii_info *mii_info)
2877737d5c6SDave Liu {
2887737d5c6SDave Liu 	/* The Marvell PHY has an errata which requires
2897737d5c6SDave Liu 	 * that certain registers get written in order
2907737d5c6SDave Liu 	 * to restart autonegotiation */
2917737d5c6SDave Liu 	phy_write (mii_info, PHY_BMCR, PHY_BMCR_RESET);
2927737d5c6SDave Liu 
2937737d5c6SDave Liu 	phy_write (mii_info, 0x1d, 0x1f);
2947737d5c6SDave Liu 	phy_write (mii_info, 0x1e, 0x200c);
2957737d5c6SDave Liu 	phy_write (mii_info, 0x1d, 0x5);
2967737d5c6SDave Liu 	phy_write (mii_info, 0x1e, 0);
2977737d5c6SDave Liu 	phy_write (mii_info, 0x1e, 0x100);
2987737d5c6SDave Liu 
2997737d5c6SDave Liu 	gbit_config_aneg (mii_info);
3007737d5c6SDave Liu 
3017737d5c6SDave Liu 	return 0;
3027737d5c6SDave Liu }
3037737d5c6SDave Liu 
3047737d5c6SDave Liu static int genmii_config_aneg (struct uec_mii_info *mii_info)
3057737d5c6SDave Liu {
3067737d5c6SDave Liu 	if (mii_info->autoneg) {
3077737d5c6SDave Liu 		config_genmii_advert (mii_info);
3087737d5c6SDave Liu 		genmii_restart_aneg (mii_info);
3097737d5c6SDave Liu 	} else
3107737d5c6SDave Liu 		genmii_setup_forced (mii_info);
3117737d5c6SDave Liu 
3127737d5c6SDave Liu 	return 0;
3137737d5c6SDave Liu }
3147737d5c6SDave Liu 
3157737d5c6SDave Liu static int genmii_update_link (struct uec_mii_info *mii_info)
3167737d5c6SDave Liu {
3177737d5c6SDave Liu 	u16 status;
3187737d5c6SDave Liu 
319ee62ed32SKim Phillips 	/* Status is read once to clear old link state */
3207737d5c6SDave Liu 	phy_read (mii_info, PHY_BMSR);
3217737d5c6SDave Liu 
322ee62ed32SKim Phillips 	/*
323ee62ed32SKim Phillips 	 * Wait if the link is up, and autonegotiation is in progress
324ee62ed32SKim Phillips 	 * (ie - we're capable and it's not done)
325ee62ed32SKim Phillips 	 */
3267737d5c6SDave Liu 	status = phy_read(mii_info, PHY_BMSR);
327ee62ed32SKim Phillips 	if ((status & PHY_BMSR_LS) && (status & PHY_BMSR_AUTN_ABLE)
328ee62ed32SKim Phillips 	    && !(status & PHY_BMSR_AUTN_COMP)) {
329ee62ed32SKim Phillips 		int i = 0;
3307737d5c6SDave Liu 
331ee62ed32SKim Phillips 		while (!(status & PHY_BMSR_AUTN_COMP)) {
332ee62ed32SKim Phillips 			/*
333ee62ed32SKim Phillips 			 * Timeout reached ?
334ee62ed32SKim Phillips 			 */
335ee62ed32SKim Phillips 			if (i > UGETH_AN_TIMEOUT) {
336ee62ed32SKim Phillips 				mii_info->link = 0;
337ee62ed32SKim Phillips 				return 0;
338ee62ed32SKim Phillips 			}
339ee62ed32SKim Phillips 
340f30b6154SKim Phillips 			i++;
341ee62ed32SKim Phillips 			udelay(1000);	/* 1 ms */
342ee62ed32SKim Phillips 			status = phy_read(mii_info, PHY_BMSR);
343ee62ed32SKim Phillips 		}
344ee62ed32SKim Phillips 		mii_info->link = 1;
345ee62ed32SKim Phillips 		udelay(500000);	/* another 500 ms (results in faster booting) */
346ee62ed32SKim Phillips 	} else {
347ee62ed32SKim Phillips 		if (status & PHY_BMSR_LS)
348ee62ed32SKim Phillips 			mii_info->link = 1;
349ee62ed32SKim Phillips 		else
350ee62ed32SKim Phillips 			mii_info->link = 0;
351ee62ed32SKim Phillips 	}
3527737d5c6SDave Liu 
3537737d5c6SDave Liu 	return 0;
3547737d5c6SDave Liu }
3557737d5c6SDave Liu 
3567737d5c6SDave Liu static int genmii_read_status (struct uec_mii_info *mii_info)
3577737d5c6SDave Liu {
3587737d5c6SDave Liu 	u16 status;
3597737d5c6SDave Liu 	int err;
3607737d5c6SDave Liu 
3617737d5c6SDave Liu 	/* Update the link, but return if there
3627737d5c6SDave Liu 	 * was an error */
3637737d5c6SDave Liu 	err = genmii_update_link (mii_info);
3647737d5c6SDave Liu 	if (err)
3657737d5c6SDave Liu 		return err;
3667737d5c6SDave Liu 
3677737d5c6SDave Liu 	if (mii_info->autoneg) {
36891cdaa3aSAnton Vorontsov 		status = phy_read(mii_info, MII_1000BASETSTATUS);
36991cdaa3aSAnton Vorontsov 
37091cdaa3aSAnton Vorontsov 		if (status & (LPA_1000FULL | LPA_1000HALF)) {
37191cdaa3aSAnton Vorontsov 			mii_info->speed = SPEED_1000;
37291cdaa3aSAnton Vorontsov 			if (status & LPA_1000FULL)
37391cdaa3aSAnton Vorontsov 				mii_info->duplex = DUPLEX_FULL;
37491cdaa3aSAnton Vorontsov 			else
37591cdaa3aSAnton Vorontsov 				mii_info->duplex = DUPLEX_HALF;
37691cdaa3aSAnton Vorontsov 		} else {
3777737d5c6SDave Liu 			status = phy_read(mii_info, PHY_ANLPAR);
3787737d5c6SDave Liu 
3797737d5c6SDave Liu 			if (status & (PHY_ANLPAR_10FD | PHY_ANLPAR_TXFD))
3807737d5c6SDave Liu 				mii_info->duplex = DUPLEX_FULL;
3817737d5c6SDave Liu 			else
3827737d5c6SDave Liu 				mii_info->duplex = DUPLEX_HALF;
3837737d5c6SDave Liu 			if (status & (PHY_ANLPAR_TXFD | PHY_ANLPAR_TX))
3847737d5c6SDave Liu 				mii_info->speed = SPEED_100;
3857737d5c6SDave Liu 			else
3867737d5c6SDave Liu 				mii_info->speed = SPEED_10;
38791cdaa3aSAnton Vorontsov 		}
3887737d5c6SDave Liu 		mii_info->pause = 0;
3897737d5c6SDave Liu 	}
3907737d5c6SDave Liu 	/* On non-aneg, we assume what we put in BMCR is the speed,
3917737d5c6SDave Liu 	 * though magic-aneg shouldn't prevent this case from occurring
3927737d5c6SDave Liu 	 */
3937737d5c6SDave Liu 
3947737d5c6SDave Liu 	return 0;
3957737d5c6SDave Liu }
3967737d5c6SDave Liu 
397300615dcSAnton Vorontsov static int bcm_init(struct uec_mii_info *mii_info)
398300615dcSAnton Vorontsov {
399300615dcSAnton Vorontsov 	struct eth_device *edev = mii_info->dev;
400300615dcSAnton Vorontsov 	uec_private_t *uec = edev->priv;
401300615dcSAnton Vorontsov 
402300615dcSAnton Vorontsov 	gbit_config_aneg(mii_info);
403300615dcSAnton Vorontsov 
404582c55a0SHeiko Schocher 	if ((uec->uec_info->enet_interface_type == RGMII_RXID) &&
405582c55a0SHeiko Schocher 	   (uec->uec_info->speed == 1000)) {
406300615dcSAnton Vorontsov 		u16 val;
407300615dcSAnton Vorontsov 		int cnt = 50;
408300615dcSAnton Vorontsov 
409300615dcSAnton Vorontsov 		/* Wait for aneg to complete. */
410300615dcSAnton Vorontsov 		do
411300615dcSAnton Vorontsov 			val = phy_read(mii_info, PHY_BMSR);
412300615dcSAnton Vorontsov 		while (--cnt && !(val & PHY_BMSR_AUTN_COMP));
413300615dcSAnton Vorontsov 
414300615dcSAnton Vorontsov 		/* Set RDX clk delay. */
415300615dcSAnton Vorontsov 		phy_write(mii_info, 0x18, 0x7 | (7 << 12));
416300615dcSAnton Vorontsov 
417300615dcSAnton Vorontsov 		val = phy_read(mii_info, 0x18);
418300615dcSAnton Vorontsov 		/* Set RDX-RXC skew. */
419300615dcSAnton Vorontsov 		val |= (1 << 8);
420300615dcSAnton Vorontsov 		val |= (7 | (7 << 12));
421300615dcSAnton Vorontsov 		/* Write bits 14:0. */
422300615dcSAnton Vorontsov 		val |= (1 << 15);
423300615dcSAnton Vorontsov 		phy_write(mii_info, 0x18, val);
424300615dcSAnton Vorontsov 	}
425300615dcSAnton Vorontsov 
426300615dcSAnton Vorontsov 	 return 0;
427300615dcSAnton Vorontsov }
428300615dcSAnton Vorontsov 
42941410eeeSHaiying Wang static int marvell_init(struct uec_mii_info *mii_info)
43041410eeeSHaiying Wang {
43141410eeeSHaiying Wang 	struct eth_device *edev = mii_info->dev;
43241410eeeSHaiying Wang 	uec_private_t *uec = edev->priv;
433582c55a0SHeiko Schocher 	enum enet_interface_type iface = uec->uec_info->enet_interface_type;
434582c55a0SHeiko Schocher 	int	speed = uec->uec_info->speed;
43541410eeeSHaiying Wang 
436582c55a0SHeiko Schocher 	if ((speed == 1000) &&
437582c55a0SHeiko Schocher 	   (iface == RGMII_ID ||
438582c55a0SHeiko Schocher 	    iface == RGMII_RXID ||
439582c55a0SHeiko Schocher 	    iface == RGMII_TXID)) {
44041410eeeSHaiying Wang 		int temp;
44141410eeeSHaiying Wang 
44241410eeeSHaiying Wang 		temp = phy_read(mii_info, MII_M1111_PHY_EXT_CR);
443582c55a0SHeiko Schocher 		if (iface == RGMII_ID) {
4446185f80cSAnton Vorontsov 			temp |= MII_M1111_RX_DELAY | MII_M1111_TX_DELAY;
445582c55a0SHeiko Schocher 		} else if (iface == RGMII_RXID) {
4466185f80cSAnton Vorontsov 			temp &= ~MII_M1111_TX_DELAY;
4476185f80cSAnton Vorontsov 			temp |= MII_M1111_RX_DELAY;
448582c55a0SHeiko Schocher 		} else if (iface == RGMII_TXID) {
4496185f80cSAnton Vorontsov 			temp &= ~MII_M1111_RX_DELAY;
4506185f80cSAnton Vorontsov 			temp |= MII_M1111_TX_DELAY;
4516185f80cSAnton Vorontsov 		}
45241410eeeSHaiying Wang 		phy_write(mii_info, MII_M1111_PHY_EXT_CR, temp);
45341410eeeSHaiying Wang 
45441410eeeSHaiying Wang 		temp = phy_read(mii_info, MII_M1111_PHY_EXT_SR);
45541410eeeSHaiying Wang 		temp &= ~MII_M1111_HWCFG_MODE_MASK;
45641410eeeSHaiying Wang 		temp |= MII_M1111_HWCFG_MODE_RGMII;
45741410eeeSHaiying Wang 		phy_write(mii_info, MII_M1111_PHY_EXT_SR, temp);
45841410eeeSHaiying Wang 
45941410eeeSHaiying Wang 		phy_write(mii_info, PHY_BMCR, PHY_BMCR_RESET);
46041410eeeSHaiying Wang 	}
46141410eeeSHaiying Wang 
46241410eeeSHaiying Wang 	return 0;
46341410eeeSHaiying Wang }
46441410eeeSHaiying Wang 
4657737d5c6SDave Liu static int marvell_read_status (struct uec_mii_info *mii_info)
4667737d5c6SDave Liu {
4677737d5c6SDave Liu 	u16 status;
4687737d5c6SDave Liu 	int err;
4697737d5c6SDave Liu 
4707737d5c6SDave Liu 	/* Update the link, but return if there
4717737d5c6SDave Liu 	 * was an error */
4727737d5c6SDave Liu 	err = genmii_update_link (mii_info);
4737737d5c6SDave Liu 	if (err)
4747737d5c6SDave Liu 		return err;
4757737d5c6SDave Liu 
4767737d5c6SDave Liu 	/* If the link is up, read the speed and duplex */
4777737d5c6SDave Liu 	/* If we aren't autonegotiating, assume speeds
4787737d5c6SDave Liu 	 * are as set */
4797737d5c6SDave Liu 	if (mii_info->autoneg && mii_info->link) {
4807737d5c6SDave Liu 		int speed;
481dd520bf3SWolfgang Denk 
4827737d5c6SDave Liu 		status = phy_read (mii_info, MII_M1011_PHY_SPEC_STATUS);
4837737d5c6SDave Liu 
4847737d5c6SDave Liu 		/* Get the duplexity */
4857737d5c6SDave Liu 		if (status & MII_M1011_PHY_SPEC_STATUS_FULLDUPLEX)
4867737d5c6SDave Liu 			mii_info->duplex = DUPLEX_FULL;
4877737d5c6SDave Liu 		else
4887737d5c6SDave Liu 			mii_info->duplex = DUPLEX_HALF;
4897737d5c6SDave Liu 
4907737d5c6SDave Liu 		/* Get the speed */
4917737d5c6SDave Liu 		speed = status & MII_M1011_PHY_SPEC_STATUS_SPD_MASK;
4927737d5c6SDave Liu 		switch (speed) {
4937737d5c6SDave Liu 		case MII_M1011_PHY_SPEC_STATUS_1000:
4947737d5c6SDave Liu 			mii_info->speed = SPEED_1000;
4957737d5c6SDave Liu 			break;
4967737d5c6SDave Liu 		case MII_M1011_PHY_SPEC_STATUS_100:
4977737d5c6SDave Liu 			mii_info->speed = SPEED_100;
4987737d5c6SDave Liu 			break;
4997737d5c6SDave Liu 		default:
5007737d5c6SDave Liu 			mii_info->speed = SPEED_10;
5017737d5c6SDave Liu 			break;
5027737d5c6SDave Liu 		}
5037737d5c6SDave Liu 		mii_info->pause = 0;
5047737d5c6SDave Liu 	}
5057737d5c6SDave Liu 
5067737d5c6SDave Liu 	return 0;
5077737d5c6SDave Liu }
5087737d5c6SDave Liu 
5097737d5c6SDave Liu static int marvell_ack_interrupt (struct uec_mii_info *mii_info)
5107737d5c6SDave Liu {
5117737d5c6SDave Liu 	/* Clear the interrupts by reading the reg */
5127737d5c6SDave Liu 	phy_read (mii_info, MII_M1011_IEVENT);
5137737d5c6SDave Liu 
5147737d5c6SDave Liu 	return 0;
5157737d5c6SDave Liu }
5167737d5c6SDave Liu 
5177737d5c6SDave Liu static int marvell_config_intr (struct uec_mii_info *mii_info)
5187737d5c6SDave Liu {
5197737d5c6SDave Liu 	if (mii_info->interrupts == MII_INTERRUPT_ENABLED)
5207737d5c6SDave Liu 		phy_write (mii_info, MII_M1011_IMASK, MII_M1011_IMASK_INIT);
5217737d5c6SDave Liu 	else
5227737d5c6SDave Liu 		phy_write (mii_info, MII_M1011_IMASK, MII_M1011_IMASK_CLEAR);
5237737d5c6SDave Liu 
5247737d5c6SDave Liu 	return 0;
5257737d5c6SDave Liu }
5267737d5c6SDave Liu 
5277737d5c6SDave Liu static int dm9161_init (struct uec_mii_info *mii_info)
5287737d5c6SDave Liu {
5297737d5c6SDave Liu 	/* Reset the PHY */
5307737d5c6SDave Liu 	phy_write (mii_info, PHY_BMCR, phy_read (mii_info, PHY_BMCR) |
5317737d5c6SDave Liu 		   PHY_BMCR_RESET);
5327737d5c6SDave Liu 	/* PHY and MAC connect */
5337737d5c6SDave Liu 	phy_write (mii_info, PHY_BMCR, phy_read (mii_info, PHY_BMCR) &
5347737d5c6SDave Liu 		   ~PHY_BMCR_ISO);
535ee62ed32SKim Phillips 
5367737d5c6SDave Liu 	phy_write (mii_info, MII_DM9161_SCR, MII_DM9161_SCR_INIT);
537ee62ed32SKim Phillips 
5387737d5c6SDave Liu 	config_genmii_advert (mii_info);
5397737d5c6SDave Liu 	/* Start/restart aneg */
5407737d5c6SDave Liu 	genmii_config_aneg (mii_info);
5417737d5c6SDave Liu 
5427737d5c6SDave Liu 	return 0;
5437737d5c6SDave Liu }
5447737d5c6SDave Liu 
5457737d5c6SDave Liu static int dm9161_config_aneg (struct uec_mii_info *mii_info)
5467737d5c6SDave Liu {
5477737d5c6SDave Liu 	return 0;
5487737d5c6SDave Liu }
5497737d5c6SDave Liu 
5507737d5c6SDave Liu static int dm9161_read_status (struct uec_mii_info *mii_info)
5517737d5c6SDave Liu {
5527737d5c6SDave Liu 	u16 status;
5537737d5c6SDave Liu 	int err;
5547737d5c6SDave Liu 
5557737d5c6SDave Liu 	/* Update the link, but return if there was an error */
5567737d5c6SDave Liu 	err = genmii_update_link (mii_info);
5577737d5c6SDave Liu 	if (err)
5587737d5c6SDave Liu 		return err;
5597737d5c6SDave Liu 	/* If the link is up, read the speed and duplex
5607737d5c6SDave Liu 	   If we aren't autonegotiating assume speeds are as set */
5617737d5c6SDave Liu 	if (mii_info->autoneg && mii_info->link) {
5627737d5c6SDave Liu 		status = phy_read (mii_info, MII_DM9161_SCSR);
5637737d5c6SDave Liu 		if (status & (MII_DM9161_SCSR_100F | MII_DM9161_SCSR_100H))
5647737d5c6SDave Liu 			mii_info->speed = SPEED_100;
5657737d5c6SDave Liu 		else
5667737d5c6SDave Liu 			mii_info->speed = SPEED_10;
5677737d5c6SDave Liu 
5687737d5c6SDave Liu 		if (status & (MII_DM9161_SCSR_100F | MII_DM9161_SCSR_10F))
5697737d5c6SDave Liu 			mii_info->duplex = DUPLEX_FULL;
5707737d5c6SDave Liu 		else
5717737d5c6SDave Liu 			mii_info->duplex = DUPLEX_HALF;
5727737d5c6SDave Liu 	}
5737737d5c6SDave Liu 
5747737d5c6SDave Liu 	return 0;
5757737d5c6SDave Liu }
5767737d5c6SDave Liu 
5777737d5c6SDave Liu static int dm9161_ack_interrupt (struct uec_mii_info *mii_info)
5787737d5c6SDave Liu {
5797737d5c6SDave Liu 	/* Clear the interrupt by reading the reg */
5807737d5c6SDave Liu 	phy_read (mii_info, MII_DM9161_INTR);
5817737d5c6SDave Liu 
5827737d5c6SDave Liu 	return 0;
5837737d5c6SDave Liu }
5847737d5c6SDave Liu 
5857737d5c6SDave Liu static int dm9161_config_intr (struct uec_mii_info *mii_info)
5867737d5c6SDave Liu {
5877737d5c6SDave Liu 	if (mii_info->interrupts == MII_INTERRUPT_ENABLED)
5887737d5c6SDave Liu 		phy_write (mii_info, MII_DM9161_INTR, MII_DM9161_INTR_INIT);
5897737d5c6SDave Liu 	else
5907737d5c6SDave Liu 		phy_write (mii_info, MII_DM9161_INTR, MII_DM9161_INTR_STOP);
5917737d5c6SDave Liu 
5927737d5c6SDave Liu 	return 0;
5937737d5c6SDave Liu }
5947737d5c6SDave Liu 
5957737d5c6SDave Liu static void dm9161_close (struct uec_mii_info *mii_info)
5967737d5c6SDave Liu {
5977737d5c6SDave Liu }
5987737d5c6SDave Liu 
599edf3fe7dSRichard Retanubun static int fixed_phy_aneg (struct uec_mii_info *mii_info)
600edf3fe7dSRichard Retanubun {
601edf3fe7dSRichard Retanubun 	mii_info->autoneg = 0; /* Turn off auto negotiation for fixed phy */
602edf3fe7dSRichard Retanubun 	return 0;
603edf3fe7dSRichard Retanubun }
604edf3fe7dSRichard Retanubun 
605edf3fe7dSRichard Retanubun static int fixed_phy_read_status (struct uec_mii_info *mii_info)
606edf3fe7dSRichard Retanubun {
607edf3fe7dSRichard Retanubun 	int i = 0;
608edf3fe7dSRichard Retanubun 
609edf3fe7dSRichard Retanubun 	for (i = 0; i < ARRAY_SIZE(fixed_phy_port); i++) {
6101443cd7eSRichard Retanubun 		if (strncmp(mii_info->dev->name, fixed_phy_port[i].name,
6111443cd7eSRichard Retanubun 				strlen(mii_info->dev->name)) == 0) {
612edf3fe7dSRichard Retanubun 			mii_info->speed = fixed_phy_port[i].speed;
613edf3fe7dSRichard Retanubun 			mii_info->duplex = fixed_phy_port[i].duplex;
614edf3fe7dSRichard Retanubun 			mii_info->link = 1; /* Link is always UP */
615edf3fe7dSRichard Retanubun 			mii_info->pause = 0;
616edf3fe7dSRichard Retanubun 			break;
617edf3fe7dSRichard Retanubun 		}
618edf3fe7dSRichard Retanubun 	}
619edf3fe7dSRichard Retanubun 	return 0;
620edf3fe7dSRichard Retanubun }
621edf3fe7dSRichard Retanubun 
6228b69b563SHeiko Schocher static int smsc_config_aneg (struct uec_mii_info *mii_info)
6238b69b563SHeiko Schocher {
6248b69b563SHeiko Schocher 	return 0;
6258b69b563SHeiko Schocher }
6268b69b563SHeiko Schocher 
6278b69b563SHeiko Schocher static int smsc_read_status (struct uec_mii_info *mii_info)
6288b69b563SHeiko Schocher {
6298b69b563SHeiko Schocher 	u16 status;
6308b69b563SHeiko Schocher 	int err;
6318b69b563SHeiko Schocher 
6328b69b563SHeiko Schocher 	/* Update the link, but return if there
6338b69b563SHeiko Schocher 	 * was an error */
6348b69b563SHeiko Schocher 	err = genmii_update_link (mii_info);
6358b69b563SHeiko Schocher 	if (err)
6368b69b563SHeiko Schocher 		return err;
6378b69b563SHeiko Schocher 
6388b69b563SHeiko Schocher 	/* If the link is up, read the speed and duplex */
6398b69b563SHeiko Schocher 	/* If we aren't autonegotiating, assume speeds
6408b69b563SHeiko Schocher 	 * are as set */
6418b69b563SHeiko Schocher 	if (mii_info->autoneg && mii_info->link) {
6428b69b563SHeiko Schocher 		int	val;
6438b69b563SHeiko Schocher 
6448b69b563SHeiko Schocher 		status = phy_read (mii_info, 0x1f);
6458b69b563SHeiko Schocher 		val = (status & 0x1c) >> 2;
6468b69b563SHeiko Schocher 
6478b69b563SHeiko Schocher 		switch (val) {
6488b69b563SHeiko Schocher 			case 1:
6498b69b563SHeiko Schocher 				mii_info->duplex = DUPLEX_HALF;
6508b69b563SHeiko Schocher 				mii_info->speed = SPEED_10;
6518b69b563SHeiko Schocher 				break;
6528b69b563SHeiko Schocher 			case 5:
6538b69b563SHeiko Schocher 				mii_info->duplex = DUPLEX_FULL;
6548b69b563SHeiko Schocher 				mii_info->speed = SPEED_10;
6558b69b563SHeiko Schocher 				break;
6568b69b563SHeiko Schocher 			case 2:
6578b69b563SHeiko Schocher 				mii_info->duplex = DUPLEX_HALF;
6588b69b563SHeiko Schocher 				mii_info->speed = SPEED_100;
6598b69b563SHeiko Schocher 				break;
6608b69b563SHeiko Schocher 			case 6:
6618b69b563SHeiko Schocher 				mii_info->duplex = DUPLEX_FULL;
6628b69b563SHeiko Schocher 				mii_info->speed = SPEED_100;
6638b69b563SHeiko Schocher 				break;
6648b69b563SHeiko Schocher 		}
6658b69b563SHeiko Schocher 		mii_info->pause = 0;
6668b69b563SHeiko Schocher 	}
6678b69b563SHeiko Schocher 
6688b69b563SHeiko Schocher 	return 0;
6698b69b563SHeiko Schocher }
6708b69b563SHeiko Schocher 
6717737d5c6SDave Liu static struct phy_info phy_info_dm9161 = {
6727737d5c6SDave Liu 	.phy_id = 0x0181b880,
6737737d5c6SDave Liu 	.phy_id_mask = 0x0ffffff0,
6747737d5c6SDave Liu 	.name = "Davicom DM9161E",
6757737d5c6SDave Liu 	.init = dm9161_init,
6767737d5c6SDave Liu 	.config_aneg = dm9161_config_aneg,
6777737d5c6SDave Liu 	.read_status = dm9161_read_status,
6787737d5c6SDave Liu 	.close = dm9161_close,
6797737d5c6SDave Liu };
6807737d5c6SDave Liu 
6817737d5c6SDave Liu static struct phy_info phy_info_dm9161a = {
6827737d5c6SDave Liu 	.phy_id = 0x0181b8a0,
6837737d5c6SDave Liu 	.phy_id_mask = 0x0ffffff0,
6847737d5c6SDave Liu 	.name = "Davicom DM9161A",
6857737d5c6SDave Liu 	.features = MII_BASIC_FEATURES,
6867737d5c6SDave Liu 	.init = dm9161_init,
6877737d5c6SDave Liu 	.config_aneg = dm9161_config_aneg,
6887737d5c6SDave Liu 	.read_status = dm9161_read_status,
6897737d5c6SDave Liu 	.ack_interrupt = dm9161_ack_interrupt,
6907737d5c6SDave Liu 	.config_intr = dm9161_config_intr,
6917737d5c6SDave Liu 	.close = dm9161_close,
6927737d5c6SDave Liu };
6937737d5c6SDave Liu 
6947737d5c6SDave Liu static struct phy_info phy_info_marvell = {
6957737d5c6SDave Liu 	.phy_id = 0x01410c00,
6967737d5c6SDave Liu 	.phy_id_mask = 0xffffff00,
6977737d5c6SDave Liu 	.name = "Marvell 88E11x1",
6987737d5c6SDave Liu 	.features = MII_GBIT_FEATURES,
69941410eeeSHaiying Wang 	.init = &marvell_init,
7007737d5c6SDave Liu 	.config_aneg = &marvell_config_aneg,
7017737d5c6SDave Liu 	.read_status = &marvell_read_status,
7027737d5c6SDave Liu 	.ack_interrupt = &marvell_ack_interrupt,
7037737d5c6SDave Liu 	.config_intr = &marvell_config_intr,
7047737d5c6SDave Liu };
7057737d5c6SDave Liu 
706300615dcSAnton Vorontsov static struct phy_info phy_info_bcm5481 = {
707300615dcSAnton Vorontsov 	.phy_id = 0x0143bca0,
708300615dcSAnton Vorontsov 	.phy_id_mask = 0xffffff0,
709300615dcSAnton Vorontsov 	.name = "Broadcom 5481",
710300615dcSAnton Vorontsov 	.features = MII_GBIT_FEATURES,
711300615dcSAnton Vorontsov 	.read_status = genmii_read_status,
712300615dcSAnton Vorontsov 	.init = bcm_init,
713300615dcSAnton Vorontsov };
714300615dcSAnton Vorontsov 
715edf3fe7dSRichard Retanubun static struct phy_info phy_info_fixedphy = {
716edf3fe7dSRichard Retanubun 	.phy_id = CONFIG_FIXED_PHY,
717edf3fe7dSRichard Retanubun 	.phy_id_mask = CONFIG_FIXED_PHY,
718edf3fe7dSRichard Retanubun 	.name = "Fixed PHY",
719edf3fe7dSRichard Retanubun 	.config_aneg = fixed_phy_aneg,
720edf3fe7dSRichard Retanubun 	.read_status = fixed_phy_read_status,
721edf3fe7dSRichard Retanubun };
722edf3fe7dSRichard Retanubun 
7238b69b563SHeiko Schocher static struct phy_info phy_info_smsclan8700 = {
7248b69b563SHeiko Schocher 	.phy_id = 0x0007c0c0,
7258b69b563SHeiko Schocher 	.phy_id_mask = 0xfffffff0,
7268b69b563SHeiko Schocher 	.name = "SMSC LAN8700",
7278b69b563SHeiko Schocher 	.features = MII_BASIC_FEATURES,
7288b69b563SHeiko Schocher 	.config_aneg = smsc_config_aneg,
7298b69b563SHeiko Schocher 	.read_status = smsc_read_status,
7308b69b563SHeiko Schocher };
7318b69b563SHeiko Schocher 
7327737d5c6SDave Liu static struct phy_info phy_info_genmii = {
7337737d5c6SDave Liu 	.phy_id = 0x00000000,
7347737d5c6SDave Liu 	.phy_id_mask = 0x00000000,
7357737d5c6SDave Liu 	.name = "Generic MII",
7367737d5c6SDave Liu 	.features = MII_BASIC_FEATURES,
7377737d5c6SDave Liu 	.config_aneg = genmii_config_aneg,
7387737d5c6SDave Liu 	.read_status = genmii_read_status,
7397737d5c6SDave Liu };
7407737d5c6SDave Liu 
7417737d5c6SDave Liu static struct phy_info *phy_info[] = {
7427737d5c6SDave Liu 	&phy_info_dm9161,
7437737d5c6SDave Liu 	&phy_info_dm9161a,
7447737d5c6SDave Liu 	&phy_info_marvell,
745300615dcSAnton Vorontsov 	&phy_info_bcm5481,
7468b69b563SHeiko Schocher 	&phy_info_smsclan8700,
747edf3fe7dSRichard Retanubun 	&phy_info_fixedphy,
7487737d5c6SDave Liu 	&phy_info_genmii,
7497737d5c6SDave Liu 	NULL
7507737d5c6SDave Liu };
7517737d5c6SDave Liu 
7527737d5c6SDave Liu u16 phy_read (struct uec_mii_info *mii_info, u16 regnum)
7537737d5c6SDave Liu {
7547737d5c6SDave Liu 	return mii_info->mdio_read (mii_info->dev, mii_info->mii_id, regnum);
7557737d5c6SDave Liu }
7567737d5c6SDave Liu 
7577737d5c6SDave Liu void phy_write (struct uec_mii_info *mii_info, u16 regnum, u16 val)
7587737d5c6SDave Liu {
759dd520bf3SWolfgang Denk 	mii_info->mdio_write (mii_info->dev, mii_info->mii_id, regnum, val);
7607737d5c6SDave Liu }
7617737d5c6SDave Liu 
7627737d5c6SDave Liu /* Use the PHY ID registers to determine what type of PHY is attached
7637737d5c6SDave Liu  * to device dev.  return a struct phy_info structure describing that PHY
7647737d5c6SDave Liu  */
765da9d4610SAndy Fleming struct phy_info *uec_get_phy_info (struct uec_mii_info *mii_info)
7667737d5c6SDave Liu {
7677737d5c6SDave Liu 	u16 phy_reg;
7687737d5c6SDave Liu 	u32 phy_ID;
7697737d5c6SDave Liu 	int i;
7707737d5c6SDave Liu 	struct phy_info *theInfo = NULL;
7717737d5c6SDave Liu 
7727737d5c6SDave Liu 	/* Grab the bits from PHYIR1, and put them in the upper half */
7737737d5c6SDave Liu 	phy_reg = phy_read (mii_info, PHY_PHYIDR1);
7747737d5c6SDave Liu 	phy_ID = (phy_reg & 0xffff) << 16;
7757737d5c6SDave Liu 
7767737d5c6SDave Liu 	/* Grab the bits from PHYIR2, and put them in the lower half */
7777737d5c6SDave Liu 	phy_reg = phy_read (mii_info, PHY_PHYIDR2);
7787737d5c6SDave Liu 	phy_ID |= (phy_reg & 0xffff);
7797737d5c6SDave Liu 
7807737d5c6SDave Liu 	/* loop through all the known PHY types, and find one that */
7817737d5c6SDave Liu 	/* matches the ID we read from the PHY. */
7827737d5c6SDave Liu 	for (i = 0; phy_info[i]; i++)
7837737d5c6SDave Liu 		if (phy_info[i]->phy_id ==
7847737d5c6SDave Liu 		    (phy_ID & phy_info[i]->phy_id_mask)) {
7857737d5c6SDave Liu 			theInfo = phy_info[i];
7867737d5c6SDave Liu 			break;
7877737d5c6SDave Liu 		}
7887737d5c6SDave Liu 
7897737d5c6SDave Liu 	/* This shouldn't happen, as we have generic PHY support */
7907737d5c6SDave Liu 	if (theInfo == NULL) {
7917737d5c6SDave Liu 		ugphy_info ("UEC: PHY id %x is not supported!", phy_ID);
7927737d5c6SDave Liu 		return NULL;
7937737d5c6SDave Liu 	} else {
7947737d5c6SDave Liu 		ugphy_info ("UEC: PHY is %s (%x)", theInfo->name, phy_ID);
7957737d5c6SDave Liu 	}
7967737d5c6SDave Liu 
7977737d5c6SDave Liu 	return theInfo;
7987737d5c6SDave Liu }
7997737d5c6SDave Liu 
800dd520bf3SWolfgang Denk void marvell_phy_interface_mode (struct eth_device *dev,
801582c55a0SHeiko Schocher 				 enet_interface_type_e type,
802582c55a0SHeiko Schocher 				 int speed
803582c55a0SHeiko Schocher 				)
8047737d5c6SDave Liu {
8057737d5c6SDave Liu 	uec_private_t *uec = (uec_private_t *) dev->priv;
8067737d5c6SDave Liu 	struct uec_mii_info *mii_info;
807f655adefSKim Phillips 	u16 status;
8087737d5c6SDave Liu 
8097737d5c6SDave Liu 	if (!uec->mii_info) {
810f30b6154SKim Phillips 		printf ("%s: the PHY not initialized\n", __FUNCTION__);
8117737d5c6SDave Liu 		return;
8127737d5c6SDave Liu 	}
8137737d5c6SDave Liu 	mii_info = uec->mii_info;
8147737d5c6SDave Liu 
815582c55a0SHeiko Schocher 	if (type == RGMII) {
816582c55a0SHeiko Schocher 		if (speed == 100) {
8177737d5c6SDave Liu 			phy_write (mii_info, 0x00, 0x9140);
8187737d5c6SDave Liu 			phy_write (mii_info, 0x1d, 0x001f);
8197737d5c6SDave Liu 			phy_write (mii_info, 0x1e, 0x200c);
8207737d5c6SDave Liu 			phy_write (mii_info, 0x1d, 0x0005);
8217737d5c6SDave Liu 			phy_write (mii_info, 0x1e, 0x0000);
8227737d5c6SDave Liu 			phy_write (mii_info, 0x1e, 0x0100);
8237737d5c6SDave Liu 			phy_write (mii_info, 0x09, 0x0e00);
8247737d5c6SDave Liu 			phy_write (mii_info, 0x04, 0x01e1);
8257737d5c6SDave Liu 			phy_write (mii_info, 0x00, 0x9140);
8267737d5c6SDave Liu 			phy_write (mii_info, 0x00, 0x1000);
8277737d5c6SDave Liu 			udelay (100000);
8287737d5c6SDave Liu 			phy_write (mii_info, 0x00, 0x2900);
8297737d5c6SDave Liu 			phy_write (mii_info, 0x14, 0x0cd2);
8307737d5c6SDave Liu 			phy_write (mii_info, 0x00, 0xa100);
8317737d5c6SDave Liu 			phy_write (mii_info, 0x09, 0x0000);
8327737d5c6SDave Liu 			phy_write (mii_info, 0x1b, 0x800b);
8337737d5c6SDave Liu 			phy_write (mii_info, 0x04, 0x05e1);
8347737d5c6SDave Liu 			phy_write (mii_info, 0x00, 0xa100);
8357737d5c6SDave Liu 			phy_write (mii_info, 0x00, 0x2100);
8367737d5c6SDave Liu 			udelay (1000000);
837582c55a0SHeiko Schocher 		} else if (speed == 10) {
8387737d5c6SDave Liu 			phy_write (mii_info, 0x14, 0x8e40);
8397737d5c6SDave Liu 			phy_write (mii_info, 0x1b, 0x800b);
8407737d5c6SDave Liu 			phy_write (mii_info, 0x14, 0x0c82);
8417737d5c6SDave Liu 			phy_write (mii_info, 0x00, 0x8100);
8427737d5c6SDave Liu 			udelay (1000000);
8437737d5c6SDave Liu 		}
844582c55a0SHeiko Schocher 	}
845f655adefSKim Phillips 
846f655adefSKim Phillips 	/* handle 88e1111 rev.B2 erratum 5.6 */
847f655adefSKim Phillips 	if (mii_info->autoneg) {
848f655adefSKim Phillips 		status = phy_read (mii_info, PHY_BMCR);
849f655adefSKim Phillips 		phy_write (mii_info, PHY_BMCR, status | PHY_BMCR_AUTON);
850f655adefSKim Phillips 	}
851f655adefSKim Phillips 	/* now the B2 will correctly report autoneg completion status */
8527737d5c6SDave Liu }
8537737d5c6SDave Liu 
854582c55a0SHeiko Schocher void change_phy_interface_mode (struct eth_device *dev,
855582c55a0SHeiko Schocher 				enet_interface_type_e type, int speed)
8567737d5c6SDave Liu {
8577737d5c6SDave Liu #ifdef CONFIG_PHY_MODE_NEED_CHANGE
858582c55a0SHeiko Schocher 	marvell_phy_interface_mode (dev, type, speed);
8597737d5c6SDave Liu #endif
8607737d5c6SDave Liu }
861