xref: /rk3399_rockchip-uboot/drivers/qe/uec.c (revision da9d4610d76e52c4d20a8f3d8433439a7fcf5b71)
17737d5c6SDave Liu /*
27737d5c6SDave Liu  * Copyright (C) 2006 Freescale Semiconductor, Inc.
37737d5c6SDave Liu  *
47737d5c6SDave Liu  * Dave Liu <daveliu@freescale.com>
57737d5c6SDave Liu  *
67737d5c6SDave Liu  * This program is free software; you can redistribute it and/or
77737d5c6SDave Liu  * modify it under the terms of the GNU General Public License as
87737d5c6SDave Liu  * published by the Free Software Foundation; either version 2 of
97737d5c6SDave Liu  * the License, or (at your option) any later version.
107737d5c6SDave Liu  *
117737d5c6SDave Liu  * This program is distributed in the hope that it will be useful,
127737d5c6SDave Liu  * but WITHOUT ANY WARRANTY; without even the implied warranty of
137737d5c6SDave Liu  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
147737d5c6SDave Liu  * GNU General Public License for more details.
157737d5c6SDave Liu  *
167737d5c6SDave Liu  * You should have received a copy of the GNU General Public License
177737d5c6SDave Liu  * along with this program; if not, write to the Free Software
187737d5c6SDave Liu  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
197737d5c6SDave Liu  * MA 02111-1307 USA
207737d5c6SDave Liu  */
217737d5c6SDave Liu 
227737d5c6SDave Liu #include "common.h"
237737d5c6SDave Liu #include "net.h"
247737d5c6SDave Liu #include "malloc.h"
257737d5c6SDave Liu #include "asm/errno.h"
267737d5c6SDave Liu #include "asm/io.h"
277737d5c6SDave Liu #include "asm/immap_qe.h"
287737d5c6SDave Liu #include "qe.h"
297737d5c6SDave Liu #include "uccf.h"
307737d5c6SDave Liu #include "uec.h"
317737d5c6SDave Liu #include "uec_phy.h"
327737d5c6SDave Liu 
337737d5c6SDave Liu #if defined(CONFIG_QE)
347737d5c6SDave Liu 
357737d5c6SDave Liu #ifdef CONFIG_UEC_ETH1
367737d5c6SDave Liu static uec_info_t eth1_uec_info = {
377737d5c6SDave Liu 	.uf_info		= {
387737d5c6SDave Liu 		.ucc_num	= CFG_UEC1_UCC_NUM,
397737d5c6SDave Liu 		.rx_clock	= CFG_UEC1_RX_CLK,
407737d5c6SDave Liu 		.tx_clock	= CFG_UEC1_TX_CLK,
417737d5c6SDave Liu 		.eth_type	= CFG_UEC1_ETH_TYPE,
427737d5c6SDave Liu 	},
437737d5c6SDave Liu 	.num_threads_tx		= UEC_NUM_OF_THREADS_4,
447737d5c6SDave Liu 	.num_threads_rx		= UEC_NUM_OF_THREADS_4,
457737d5c6SDave Liu 	.riscTx			= QE_RISC_ALLOCATION_RISC1_AND_RISC2,
467737d5c6SDave Liu 	.riscRx			= QE_RISC_ALLOCATION_RISC1_AND_RISC2,
477737d5c6SDave Liu 	.tx_bd_ring_len		= 16,
487737d5c6SDave Liu 	.rx_bd_ring_len		= 16,
497737d5c6SDave Liu 	.phy_address		= CFG_UEC1_PHY_ADDR,
507737d5c6SDave Liu 	.enet_interface		= CFG_UEC1_INTERFACE_MODE,
517737d5c6SDave Liu };
527737d5c6SDave Liu #endif
537737d5c6SDave Liu #ifdef CONFIG_UEC_ETH2
547737d5c6SDave Liu static uec_info_t eth2_uec_info = {
557737d5c6SDave Liu 	.uf_info		= {
567737d5c6SDave Liu 		.ucc_num	= CFG_UEC2_UCC_NUM,
577737d5c6SDave Liu 		.rx_clock	= CFG_UEC2_RX_CLK,
587737d5c6SDave Liu 		.tx_clock	= CFG_UEC2_TX_CLK,
597737d5c6SDave Liu 		.eth_type	= CFG_UEC2_ETH_TYPE,
607737d5c6SDave Liu 	},
617737d5c6SDave Liu 	.num_threads_tx		= UEC_NUM_OF_THREADS_4,
627737d5c6SDave Liu 	.num_threads_rx		= UEC_NUM_OF_THREADS_4,
637737d5c6SDave Liu 	.riscTx			= QE_RISC_ALLOCATION_RISC1_AND_RISC2,
647737d5c6SDave Liu 	.riscRx			= QE_RISC_ALLOCATION_RISC1_AND_RISC2,
657737d5c6SDave Liu 	.tx_bd_ring_len		= 16,
667737d5c6SDave Liu 	.rx_bd_ring_len		= 16,
677737d5c6SDave Liu 	.phy_address		= CFG_UEC2_PHY_ADDR,
687737d5c6SDave Liu 	.enet_interface		= CFG_UEC2_INTERFACE_MODE,
697737d5c6SDave Liu };
707737d5c6SDave Liu #endif
717737d5c6SDave Liu 
727737d5c6SDave Liu static int uec_mac_enable(uec_private_t *uec, comm_dir_e mode)
737737d5c6SDave Liu {
747737d5c6SDave Liu 	uec_t		*uec_regs;
757737d5c6SDave Liu 	u32		maccfg1;
767737d5c6SDave Liu 
777737d5c6SDave Liu 	if (!uec) {
787737d5c6SDave Liu 		printf("%s: uec not initial\n", __FUNCTION__);
797737d5c6SDave Liu 		return -EINVAL;
807737d5c6SDave Liu 	}
817737d5c6SDave Liu 	uec_regs = uec->uec_regs;
827737d5c6SDave Liu 
837737d5c6SDave Liu 	maccfg1 = in_be32(&uec_regs->maccfg1);
847737d5c6SDave Liu 
857737d5c6SDave Liu 	if (mode & COMM_DIR_TX)	{
867737d5c6SDave Liu 		maccfg1 |= MACCFG1_ENABLE_TX;
877737d5c6SDave Liu 		out_be32(&uec_regs->maccfg1, maccfg1);
887737d5c6SDave Liu 		uec->mac_tx_enabled = 1;
897737d5c6SDave Liu 	}
907737d5c6SDave Liu 
917737d5c6SDave Liu 	if (mode & COMM_DIR_RX)	{
927737d5c6SDave Liu 		maccfg1 |= MACCFG1_ENABLE_RX;
937737d5c6SDave Liu 		out_be32(&uec_regs->maccfg1, maccfg1);
947737d5c6SDave Liu 		uec->mac_rx_enabled = 1;
957737d5c6SDave Liu 	}
967737d5c6SDave Liu 
977737d5c6SDave Liu 	return 0;
987737d5c6SDave Liu }
997737d5c6SDave Liu 
1007737d5c6SDave Liu static int uec_mac_disable(uec_private_t *uec, comm_dir_e mode)
1017737d5c6SDave Liu {
1027737d5c6SDave Liu 	uec_t		*uec_regs;
1037737d5c6SDave Liu 	u32		maccfg1;
1047737d5c6SDave Liu 
1057737d5c6SDave Liu 	if (!uec) {
1067737d5c6SDave Liu 		printf("%s: uec not initial\n", __FUNCTION__);
1077737d5c6SDave Liu 		return -EINVAL;
1087737d5c6SDave Liu 	}
1097737d5c6SDave Liu 	uec_regs = uec->uec_regs;
1107737d5c6SDave Liu 
1117737d5c6SDave Liu 	maccfg1 = in_be32(&uec_regs->maccfg1);
1127737d5c6SDave Liu 
1137737d5c6SDave Liu 	if (mode & COMM_DIR_TX)	{
1147737d5c6SDave Liu 		maccfg1 &= ~MACCFG1_ENABLE_TX;
1157737d5c6SDave Liu 		out_be32(&uec_regs->maccfg1, maccfg1);
1167737d5c6SDave Liu 		uec->mac_tx_enabled = 0;
1177737d5c6SDave Liu 	}
1187737d5c6SDave Liu 
1197737d5c6SDave Liu 	if (mode & COMM_DIR_RX)	{
1207737d5c6SDave Liu 		maccfg1 &= ~MACCFG1_ENABLE_RX;
1217737d5c6SDave Liu 		out_be32(&uec_regs->maccfg1, maccfg1);
1227737d5c6SDave Liu 		uec->mac_rx_enabled = 0;
1237737d5c6SDave Liu 	}
1247737d5c6SDave Liu 
1257737d5c6SDave Liu 	return 0;
1267737d5c6SDave Liu }
1277737d5c6SDave Liu 
1287737d5c6SDave Liu static int uec_graceful_stop_tx(uec_private_t *uec)
1297737d5c6SDave Liu {
1307737d5c6SDave Liu 	ucc_fast_t		*uf_regs;
1317737d5c6SDave Liu 	u32			cecr_subblock;
1327737d5c6SDave Liu 	u32			ucce;
1337737d5c6SDave Liu 
1347737d5c6SDave Liu 	if (!uec || !uec->uccf) {
1357737d5c6SDave Liu 		printf("%s: No handle passed.\n", __FUNCTION__);
1367737d5c6SDave Liu 		return -EINVAL;
1377737d5c6SDave Liu 	}
1387737d5c6SDave Liu 
1397737d5c6SDave Liu 	uf_regs = uec->uccf->uf_regs;
1407737d5c6SDave Liu 
1417737d5c6SDave Liu 	/* Clear the grace stop event */
1427737d5c6SDave Liu 	out_be32(&uf_regs->ucce, UCCE_GRA);
1437737d5c6SDave Liu 
1447737d5c6SDave Liu 	/* Issue host command */
1457737d5c6SDave Liu 	cecr_subblock =
1467737d5c6SDave Liu 		 ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
1477737d5c6SDave Liu 	qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock,
1487737d5c6SDave Liu 			 (u8)QE_CR_PROTOCOL_ETHERNET, 0);
1497737d5c6SDave Liu 
1507737d5c6SDave Liu 	/* Wait for command to complete */
1517737d5c6SDave Liu 	do {
1527737d5c6SDave Liu 		ucce = in_be32(&uf_regs->ucce);
1537737d5c6SDave Liu 	} while (! (ucce & UCCE_GRA));
1547737d5c6SDave Liu 
1557737d5c6SDave Liu 	uec->grace_stopped_tx = 1;
1567737d5c6SDave Liu 
1577737d5c6SDave Liu 	return 0;
1587737d5c6SDave Liu }
1597737d5c6SDave Liu 
1607737d5c6SDave Liu static int uec_graceful_stop_rx(uec_private_t *uec)
1617737d5c6SDave Liu {
1627737d5c6SDave Liu 	u32		cecr_subblock;
1637737d5c6SDave Liu 	u8		ack;
1647737d5c6SDave Liu 
1657737d5c6SDave Liu 	if (!uec) {
1667737d5c6SDave Liu 		printf("%s: No handle passed.\n", __FUNCTION__);
1677737d5c6SDave Liu 		return -EINVAL;
1687737d5c6SDave Liu 	}
1697737d5c6SDave Liu 
1707737d5c6SDave Liu 	if (!uec->p_rx_glbl_pram) {
1717737d5c6SDave Liu 		printf("%s: No init rx global parameter\n", __FUNCTION__);
1727737d5c6SDave Liu 		return -EINVAL;
1737737d5c6SDave Liu 	}
1747737d5c6SDave Liu 
1757737d5c6SDave Liu 	/* Clear acknowledge bit */
1767737d5c6SDave Liu 	ack = uec->p_rx_glbl_pram->rxgstpack;
1777737d5c6SDave Liu 	ack &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX;
1787737d5c6SDave Liu 	uec->p_rx_glbl_pram->rxgstpack = ack;
1797737d5c6SDave Liu 
1807737d5c6SDave Liu 	/* Keep issuing cmd and checking ack bit until it is asserted */
1817737d5c6SDave Liu 	do {
1827737d5c6SDave Liu 		/* Issue host command */
1837737d5c6SDave Liu 		cecr_subblock =
1847737d5c6SDave Liu 		 ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
1857737d5c6SDave Liu 		qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock,
1867737d5c6SDave Liu 				 (u8)QE_CR_PROTOCOL_ETHERNET, 0);
1877737d5c6SDave Liu 		ack = uec->p_rx_glbl_pram->rxgstpack;
1887737d5c6SDave Liu 	} while (! (ack & GRACEFUL_STOP_ACKNOWLEDGE_RX ));
1897737d5c6SDave Liu 
1907737d5c6SDave Liu 	uec->grace_stopped_rx = 1;
1917737d5c6SDave Liu 
1927737d5c6SDave Liu 	return 0;
1937737d5c6SDave Liu }
1947737d5c6SDave Liu 
1957737d5c6SDave Liu static int uec_restart_tx(uec_private_t *uec)
1967737d5c6SDave Liu {
1977737d5c6SDave Liu 	u32		cecr_subblock;
1987737d5c6SDave Liu 
1997737d5c6SDave Liu 	if (!uec || !uec->uec_info) {
2007737d5c6SDave Liu 		printf("%s: No handle passed.\n", __FUNCTION__);
2017737d5c6SDave Liu 		return -EINVAL;
2027737d5c6SDave Liu 	}
2037737d5c6SDave Liu 
2047737d5c6SDave Liu 	cecr_subblock =
2057737d5c6SDave Liu 	 ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
2067737d5c6SDave Liu 	qe_issue_cmd(QE_RESTART_TX, cecr_subblock,
2077737d5c6SDave Liu 			 (u8)QE_CR_PROTOCOL_ETHERNET, 0);
2087737d5c6SDave Liu 
2097737d5c6SDave Liu 	uec->grace_stopped_tx = 0;
2107737d5c6SDave Liu 
2117737d5c6SDave Liu 	return 0;
2127737d5c6SDave Liu }
2137737d5c6SDave Liu 
2147737d5c6SDave Liu static int uec_restart_rx(uec_private_t *uec)
2157737d5c6SDave Liu {
2167737d5c6SDave Liu 	u32		cecr_subblock;
2177737d5c6SDave Liu 
2187737d5c6SDave Liu 	if (!uec || !uec->uec_info) {
2197737d5c6SDave Liu 		printf("%s: No handle passed.\n", __FUNCTION__);
2207737d5c6SDave Liu 		return -EINVAL;
2217737d5c6SDave Liu 	}
2227737d5c6SDave Liu 
2237737d5c6SDave Liu 	cecr_subblock =
2247737d5c6SDave Liu 	 ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
2257737d5c6SDave Liu 	qe_issue_cmd(QE_RESTART_RX, cecr_subblock,
2267737d5c6SDave Liu 			 (u8)QE_CR_PROTOCOL_ETHERNET, 0);
2277737d5c6SDave Liu 
2287737d5c6SDave Liu 	uec->grace_stopped_rx = 0;
2297737d5c6SDave Liu 
2307737d5c6SDave Liu 	return 0;
2317737d5c6SDave Liu }
2327737d5c6SDave Liu 
2337737d5c6SDave Liu static int uec_open(uec_private_t *uec, comm_dir_e mode)
2347737d5c6SDave Liu {
2357737d5c6SDave Liu 	ucc_fast_private_t	*uccf;
2367737d5c6SDave Liu 
2377737d5c6SDave Liu 	if (!uec || !uec->uccf) {
2387737d5c6SDave Liu 		printf("%s: No handle passed.\n", __FUNCTION__);
2397737d5c6SDave Liu 		return -EINVAL;
2407737d5c6SDave Liu 	}
2417737d5c6SDave Liu 	uccf = uec->uccf;
2427737d5c6SDave Liu 
2437737d5c6SDave Liu 	/* check if the UCC number is in range. */
2447737d5c6SDave Liu 	if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
2457737d5c6SDave Liu 		printf("%s: ucc_num out of range.\n", __FUNCTION__);
2467737d5c6SDave Liu 		return -EINVAL;
2477737d5c6SDave Liu 	}
2487737d5c6SDave Liu 
2497737d5c6SDave Liu 	/* Enable MAC */
2507737d5c6SDave Liu 	uec_mac_enable(uec, mode);
2517737d5c6SDave Liu 
2527737d5c6SDave Liu 	/* Enable UCC fast */
2537737d5c6SDave Liu 	ucc_fast_enable(uccf, mode);
2547737d5c6SDave Liu 
2557737d5c6SDave Liu 	/* RISC microcode start */
2567737d5c6SDave Liu 	if ((mode & COMM_DIR_TX) && uec->grace_stopped_tx) {
2577737d5c6SDave Liu 		uec_restart_tx(uec);
2587737d5c6SDave Liu 	}
2597737d5c6SDave Liu 	if ((mode & COMM_DIR_RX) && uec->grace_stopped_rx) {
2607737d5c6SDave Liu 		uec_restart_rx(uec);
2617737d5c6SDave Liu 	}
2627737d5c6SDave Liu 
2637737d5c6SDave Liu 	return 0;
2647737d5c6SDave Liu }
2657737d5c6SDave Liu 
2667737d5c6SDave Liu static int uec_stop(uec_private_t *uec, comm_dir_e mode)
2677737d5c6SDave Liu {
2687737d5c6SDave Liu 	ucc_fast_private_t	*uccf;
2697737d5c6SDave Liu 
2707737d5c6SDave Liu 	if (!uec || !uec->uccf) {
2717737d5c6SDave Liu 		printf("%s: No handle passed.\n", __FUNCTION__);
2727737d5c6SDave Liu 		return -EINVAL;
2737737d5c6SDave Liu 	}
2747737d5c6SDave Liu 	uccf = uec->uccf;
2757737d5c6SDave Liu 
2767737d5c6SDave Liu 	/* check if the UCC number is in range. */
2777737d5c6SDave Liu 	if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
2787737d5c6SDave Liu 		printf("%s: ucc_num out of range.\n", __FUNCTION__);
2797737d5c6SDave Liu 		return -EINVAL;
2807737d5c6SDave Liu 	}
2817737d5c6SDave Liu 	/* Stop any transmissions */
2827737d5c6SDave Liu 	if ((mode & COMM_DIR_TX) && !uec->grace_stopped_tx) {
2837737d5c6SDave Liu 		uec_graceful_stop_tx(uec);
2847737d5c6SDave Liu 	}
2857737d5c6SDave Liu 	/* Stop any receptions */
2867737d5c6SDave Liu 	if ((mode & COMM_DIR_RX) && !uec->grace_stopped_rx) {
2877737d5c6SDave Liu 		uec_graceful_stop_rx(uec);
2887737d5c6SDave Liu 	}
2897737d5c6SDave Liu 
2907737d5c6SDave Liu 	/* Disable the UCC fast */
2917737d5c6SDave Liu 	ucc_fast_disable(uec->uccf, mode);
2927737d5c6SDave Liu 
2937737d5c6SDave Liu 	/* Disable the MAC */
2947737d5c6SDave Liu 	uec_mac_disable(uec, mode);
2957737d5c6SDave Liu 
2967737d5c6SDave Liu 	return 0;
2977737d5c6SDave Liu }
2987737d5c6SDave Liu 
2997737d5c6SDave Liu static int uec_set_mac_duplex(uec_private_t *uec, int duplex)
3007737d5c6SDave Liu {
3017737d5c6SDave Liu 	uec_t		*uec_regs;
3027737d5c6SDave Liu 	u32		maccfg2;
3037737d5c6SDave Liu 
3047737d5c6SDave Liu 	if (!uec) {
3057737d5c6SDave Liu 		printf("%s: uec not initial\n", __FUNCTION__);
3067737d5c6SDave Liu 		return -EINVAL;
3077737d5c6SDave Liu 	}
3087737d5c6SDave Liu 	uec_regs = uec->uec_regs;
3097737d5c6SDave Liu 
3107737d5c6SDave Liu 	if (duplex == DUPLEX_HALF) {
3117737d5c6SDave Liu 		maccfg2 = in_be32(&uec_regs->maccfg2);
3127737d5c6SDave Liu 		maccfg2 &= ~MACCFG2_FDX;
3137737d5c6SDave Liu 		out_be32(&uec_regs->maccfg2, maccfg2);
3147737d5c6SDave Liu 	}
3157737d5c6SDave Liu 
3167737d5c6SDave Liu 	if (duplex == DUPLEX_FULL) {
3177737d5c6SDave Liu 		maccfg2 = in_be32(&uec_regs->maccfg2);
3187737d5c6SDave Liu 		maccfg2 |= MACCFG2_FDX;
3197737d5c6SDave Liu 		out_be32(&uec_regs->maccfg2, maccfg2);
3207737d5c6SDave Liu 	}
3217737d5c6SDave Liu 
3227737d5c6SDave Liu 	return 0;
3237737d5c6SDave Liu }
3247737d5c6SDave Liu 
3257737d5c6SDave Liu static int uec_set_mac_if_mode(uec_private_t *uec, enet_interface_e if_mode)
3267737d5c6SDave Liu {
3277737d5c6SDave Liu 	enet_interface_e	enet_if_mode;
3287737d5c6SDave Liu 	uec_info_t 		*uec_info;
3297737d5c6SDave Liu 	uec_t			*uec_regs;
3307737d5c6SDave Liu 	u32			upsmr;
3317737d5c6SDave Liu 	u32			maccfg2;
3327737d5c6SDave Liu 
3337737d5c6SDave Liu 	if (!uec) {
3347737d5c6SDave Liu 		printf("%s: uec not initial\n", __FUNCTION__);
3357737d5c6SDave Liu 		return -EINVAL;
3367737d5c6SDave Liu 	}
3377737d5c6SDave Liu 
3387737d5c6SDave Liu 	uec_info = uec->uec_info;
3397737d5c6SDave Liu 	uec_regs = uec->uec_regs;
3407737d5c6SDave Liu 	enet_if_mode = if_mode;
3417737d5c6SDave Liu 
3427737d5c6SDave Liu 	maccfg2 = in_be32(&uec_regs->maccfg2);
3437737d5c6SDave Liu 	maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK;
3447737d5c6SDave Liu 
3457737d5c6SDave Liu 	upsmr = in_be32(&uec->uccf->uf_regs->upsmr);
3467737d5c6SDave Liu 	upsmr &= ~(UPSMR_RPM | UPSMR_TBIM | UPSMR_R10M | UPSMR_RMM);
3477737d5c6SDave Liu 
3487737d5c6SDave Liu 	switch (enet_if_mode) {
3497737d5c6SDave Liu 		case ENET_100_MII:
3507737d5c6SDave Liu 		case ENET_10_MII:
3517737d5c6SDave Liu 			maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
3527737d5c6SDave Liu 			break;
3537737d5c6SDave Liu 		case ENET_1000_GMII:
3547737d5c6SDave Liu 			maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
3557737d5c6SDave Liu 			break;
3567737d5c6SDave Liu 		case ENET_1000_TBI:
3577737d5c6SDave Liu 			maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
3587737d5c6SDave Liu 			upsmr |= UPSMR_TBIM;
3597737d5c6SDave Liu 			break;
3607737d5c6SDave Liu 		case ENET_1000_RTBI:
3617737d5c6SDave Liu 			maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
3627737d5c6SDave Liu 			upsmr |= (UPSMR_RPM | UPSMR_TBIM);
3637737d5c6SDave Liu 			break;
3647737d5c6SDave Liu 		case ENET_1000_RGMII:
3657737d5c6SDave Liu 			maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
3667737d5c6SDave Liu 			upsmr |= UPSMR_RPM;
3677737d5c6SDave Liu 			break;
3687737d5c6SDave Liu 		case ENET_100_RGMII:
3697737d5c6SDave Liu 			maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
3707737d5c6SDave Liu 			upsmr |= UPSMR_RPM;
3717737d5c6SDave Liu 			break;
3727737d5c6SDave Liu 		case ENET_10_RGMII:
3737737d5c6SDave Liu 			maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
3747737d5c6SDave Liu 			upsmr |= (UPSMR_RPM | UPSMR_R10M);
3757737d5c6SDave Liu 			break;
3767737d5c6SDave Liu 		case ENET_100_RMII:
3777737d5c6SDave Liu 			maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
3787737d5c6SDave Liu 			upsmr |= UPSMR_RMM;
3797737d5c6SDave Liu 			break;
3807737d5c6SDave Liu 		case ENET_10_RMII:
3817737d5c6SDave Liu 			maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
3827737d5c6SDave Liu 			upsmr |= (UPSMR_R10M | UPSMR_RMM);
3837737d5c6SDave Liu 			break;
3847737d5c6SDave Liu 		default:
3857737d5c6SDave Liu 			return -EINVAL;
3867737d5c6SDave Liu 			break;
3877737d5c6SDave Liu 	}
3887737d5c6SDave Liu 	out_be32(&uec_regs->maccfg2, maccfg2);
3897737d5c6SDave Liu 	out_be32(&uec->uccf->uf_regs->upsmr, upsmr);
3907737d5c6SDave Liu 
3917737d5c6SDave Liu 	return 0;
3927737d5c6SDave Liu }
3937737d5c6SDave Liu 
394*da9d4610SAndy Fleming static int init_mii_management_configuration(uec_mii_t *uec_mii_regs)
3957737d5c6SDave Liu {
3967737d5c6SDave Liu 	uint		timeout = 0x1000;
3977737d5c6SDave Liu 	u32		miimcfg = 0;
3987737d5c6SDave Liu 
399*da9d4610SAndy Fleming 	miimcfg = in_be32(&uec_mii_regs->miimcfg);
4007737d5c6SDave Liu 	miimcfg |= MIIMCFG_MNGMNT_CLC_DIV_INIT_VALUE;
401*da9d4610SAndy Fleming 	out_be32(&uec_mii_regs->miimcfg, miimcfg);
4027737d5c6SDave Liu 
4037737d5c6SDave Liu 	/* Wait until the bus is free */
404*da9d4610SAndy Fleming 	while ((in_be32(&uec_mii_regs->miimcfg) & MIIMIND_BUSY) && timeout--);
4057737d5c6SDave Liu 	if (timeout <= 0) {
4067737d5c6SDave Liu 		printf("%s: The MII Bus is stuck!", __FUNCTION__);
4077737d5c6SDave Liu 		return -ETIMEDOUT;
4087737d5c6SDave Liu 	}
4097737d5c6SDave Liu 
4107737d5c6SDave Liu 	return 0;
4117737d5c6SDave Liu }
4127737d5c6SDave Liu 
4137737d5c6SDave Liu static int init_phy(struct eth_device *dev)
4147737d5c6SDave Liu {
4157737d5c6SDave Liu 	uec_private_t		*uec;
416*da9d4610SAndy Fleming 	uec_mii_t		*umii_regs;
4177737d5c6SDave Liu 	struct uec_mii_info	*mii_info;
4187737d5c6SDave Liu 	struct phy_info		*curphy;
4197737d5c6SDave Liu 	int			err;
4207737d5c6SDave Liu 
4217737d5c6SDave Liu 	uec = (uec_private_t *)dev->priv;
422*da9d4610SAndy Fleming 	umii_regs = uec->uec_mii_regs;
4237737d5c6SDave Liu 
4247737d5c6SDave Liu 	uec->oldlink = 0;
4257737d5c6SDave Liu 	uec->oldspeed = 0;
4267737d5c6SDave Liu 	uec->oldduplex = -1;
4277737d5c6SDave Liu 
4287737d5c6SDave Liu 	mii_info = malloc(sizeof(*mii_info));
4297737d5c6SDave Liu 	if (!mii_info) {
4307737d5c6SDave Liu 		printf("%s: Could not allocate mii_info", dev->name);
4317737d5c6SDave Liu 		return -ENOMEM;
4327737d5c6SDave Liu 	}
4337737d5c6SDave Liu 	memset(mii_info, 0, sizeof(*mii_info));
4347737d5c6SDave Liu 
43524c3aca3SDave Liu 	if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
4367737d5c6SDave Liu 		mii_info->speed = SPEED_1000;
43724c3aca3SDave Liu 	} else {
43824c3aca3SDave Liu 		mii_info->speed = SPEED_100;
43924c3aca3SDave Liu 	}
44024c3aca3SDave Liu 
4417737d5c6SDave Liu 	mii_info->duplex = DUPLEX_FULL;
4427737d5c6SDave Liu 	mii_info->pause = 0;
4437737d5c6SDave Liu 	mii_info->link = 1;
4447737d5c6SDave Liu 
4457737d5c6SDave Liu 	mii_info->advertising = (ADVERTISED_10baseT_Half |
4467737d5c6SDave Liu 				ADVERTISED_10baseT_Full |
4477737d5c6SDave Liu 				ADVERTISED_100baseT_Half |
4487737d5c6SDave Liu 				ADVERTISED_100baseT_Full |
4497737d5c6SDave Liu 				ADVERTISED_1000baseT_Full);
4507737d5c6SDave Liu 	mii_info->autoneg = 1;
4517737d5c6SDave Liu 	mii_info->mii_id = uec->uec_info->phy_address;
4527737d5c6SDave Liu 	mii_info->dev = dev;
4537737d5c6SDave Liu 
454*da9d4610SAndy Fleming 	mii_info->mdio_read = &uec_read_phy_reg;
455*da9d4610SAndy Fleming 	mii_info->mdio_write = &uec_write_phy_reg;
4567737d5c6SDave Liu 
4577737d5c6SDave Liu 	uec->mii_info = mii_info;
4587737d5c6SDave Liu 
459*da9d4610SAndy Fleming 	if (init_mii_management_configuration(umii_regs)) {
4607737d5c6SDave Liu 		printf("%s: The MII Bus is stuck!", dev->name);
4617737d5c6SDave Liu 		err = -1;
4627737d5c6SDave Liu 		goto bus_fail;
4637737d5c6SDave Liu 	}
4647737d5c6SDave Liu 
4657737d5c6SDave Liu 	/* get info for this PHY */
466*da9d4610SAndy Fleming 	curphy = uec_get_phy_info(uec->mii_info);
4677737d5c6SDave Liu 	if (!curphy) {
4687737d5c6SDave Liu 		printf("%s: No PHY found", dev->name);
4697737d5c6SDave Liu 		err = -1;
4707737d5c6SDave Liu 		goto no_phy;
4717737d5c6SDave Liu 	}
4727737d5c6SDave Liu 
4737737d5c6SDave Liu 	mii_info->phyinfo = curphy;
4747737d5c6SDave Liu 
4757737d5c6SDave Liu 	/* Run the commands which initialize the PHY */
4767737d5c6SDave Liu 	if (curphy->init) {
4777737d5c6SDave Liu 		err = curphy->init(uec->mii_info);
4787737d5c6SDave Liu 		if (err)
4797737d5c6SDave Liu 			goto phy_init_fail;
4807737d5c6SDave Liu 	}
4817737d5c6SDave Liu 
4827737d5c6SDave Liu 	return 0;
4837737d5c6SDave Liu 
4847737d5c6SDave Liu phy_init_fail:
4857737d5c6SDave Liu no_phy:
4867737d5c6SDave Liu bus_fail:
4877737d5c6SDave Liu 	free(mii_info);
4887737d5c6SDave Liu 	return err;
4897737d5c6SDave Liu }
4907737d5c6SDave Liu 
4917737d5c6SDave Liu static void adjust_link(struct eth_device *dev)
4927737d5c6SDave Liu {
4937737d5c6SDave Liu 	uec_private_t		*uec = (uec_private_t *)dev->priv;
4947737d5c6SDave Liu 	uec_t			*uec_regs;
4957737d5c6SDave Liu 	struct uec_mii_info	*mii_info = uec->mii_info;
4967737d5c6SDave Liu 
4977737d5c6SDave Liu 	extern void change_phy_interface_mode(struct eth_device *dev,
4987737d5c6SDave Liu 					 enet_interface_e mode);
4997737d5c6SDave Liu 	uec_regs = uec->uec_regs;
5007737d5c6SDave Liu 
5017737d5c6SDave Liu 	if (mii_info->link) {
5027737d5c6SDave Liu 		/* Now we make sure that we can be in full duplex mode.
5037737d5c6SDave Liu 		* If not, we operate in half-duplex mode. */
5047737d5c6SDave Liu 		if (mii_info->duplex != uec->oldduplex) {
5057737d5c6SDave Liu 			if (!(mii_info->duplex)) {
5067737d5c6SDave Liu 				uec_set_mac_duplex(uec, DUPLEX_HALF);
5077737d5c6SDave Liu 				printf("%s: Half Duplex\n", dev->name);
5087737d5c6SDave Liu 			} else {
5097737d5c6SDave Liu 				uec_set_mac_duplex(uec, DUPLEX_FULL);
5107737d5c6SDave Liu 				printf("%s: Full Duplex\n", dev->name);
5117737d5c6SDave Liu 			}
5127737d5c6SDave Liu 			uec->oldduplex = mii_info->duplex;
5137737d5c6SDave Liu 		}
5147737d5c6SDave Liu 
5157737d5c6SDave Liu 		if (mii_info->speed != uec->oldspeed) {
51624c3aca3SDave Liu 			if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
5177737d5c6SDave Liu 				switch (mii_info->speed) {
5187737d5c6SDave Liu 				case 1000:
5197737d5c6SDave Liu 					break;
5207737d5c6SDave Liu 				case 100:
5217737d5c6SDave Liu 					printf ("switching to rgmii 100\n");
5227737d5c6SDave Liu 					/* change phy to rgmii 100 */
5237737d5c6SDave Liu 					change_phy_interface_mode(dev,
5247737d5c6SDave Liu 								ENET_100_RGMII);
5257737d5c6SDave Liu 					/* change the MAC interface mode */
5267737d5c6SDave Liu 					uec_set_mac_if_mode(uec,ENET_100_RGMII);
5277737d5c6SDave Liu 					break;
5287737d5c6SDave Liu 				case 10:
5297737d5c6SDave Liu 					printf ("switching to rgmii 10\n");
5307737d5c6SDave Liu 					/* change phy to rgmii 10 */
5317737d5c6SDave Liu 					change_phy_interface_mode(dev,
5327737d5c6SDave Liu 								ENET_10_RGMII);
5337737d5c6SDave Liu 					/* change the MAC interface mode */
5347737d5c6SDave Liu 					uec_set_mac_if_mode(uec,ENET_10_RGMII);
5357737d5c6SDave Liu 					break;
5367737d5c6SDave Liu 				default:
5377737d5c6SDave Liu 					printf("%s: Ack,Speed(%d)is illegal\n",
5387737d5c6SDave Liu 						dev->name, mii_info->speed);
5397737d5c6SDave Liu 					break;
5407737d5c6SDave Liu 				}
54124c3aca3SDave Liu 			}
5427737d5c6SDave Liu 
5437737d5c6SDave Liu 			printf("%s: Speed %dBT\n", dev->name, mii_info->speed);
5447737d5c6SDave Liu 			uec->oldspeed = mii_info->speed;
5457737d5c6SDave Liu 		}
5467737d5c6SDave Liu 
5477737d5c6SDave Liu 		if (!uec->oldlink) {
5487737d5c6SDave Liu 			printf("%s: Link is up\n", dev->name);
5497737d5c6SDave Liu 			uec->oldlink = 1;
5507737d5c6SDave Liu 		}
5517737d5c6SDave Liu 
5527737d5c6SDave Liu 	} else { /* if (mii_info->link) */
5537737d5c6SDave Liu 		if (uec->oldlink) {
5547737d5c6SDave Liu 			printf("%s: Link is down\n", dev->name);
5557737d5c6SDave Liu 			uec->oldlink = 0;
5567737d5c6SDave Liu 			uec->oldspeed = 0;
5577737d5c6SDave Liu 			uec->oldduplex = -1;
5587737d5c6SDave Liu 		}
5597737d5c6SDave Liu 	}
5607737d5c6SDave Liu }
5617737d5c6SDave Liu 
5627737d5c6SDave Liu static void phy_change(struct eth_device *dev)
5637737d5c6SDave Liu {
5647737d5c6SDave Liu 	uec_private_t	*uec = (uec_private_t *)dev->priv;
5657737d5c6SDave Liu 	uec_t		*uec_regs;
5667737d5c6SDave Liu 	int		result = 0;
5677737d5c6SDave Liu 
5687737d5c6SDave Liu 	uec_regs = uec->uec_regs;
5697737d5c6SDave Liu 
5707737d5c6SDave Liu 	/* Delay 5s to give the PHY a chance to change the register state */
5717737d5c6SDave Liu 	udelay(5000000);
5727737d5c6SDave Liu 
5737737d5c6SDave Liu 	/* Update the link, speed, duplex */
5747737d5c6SDave Liu 	result = uec->mii_info->phyinfo->read_status(uec->mii_info);
5757737d5c6SDave Liu 
5767737d5c6SDave Liu 	/* Adjust the interface according to speed */
5777737d5c6SDave Liu 	if ((0 == result) || (uec->mii_info->link == 0)) {
5787737d5c6SDave Liu 		adjust_link(dev);
5797737d5c6SDave Liu 	}
5807737d5c6SDave Liu }
5817737d5c6SDave Liu 
5827737d5c6SDave Liu static int uec_set_mac_address(uec_private_t *uec, u8 *mac_addr)
5837737d5c6SDave Liu {
5847737d5c6SDave Liu 	uec_t		*uec_regs;
5857737d5c6SDave Liu 	u32		mac_addr1;
5867737d5c6SDave Liu 	u32		mac_addr2;
5877737d5c6SDave Liu 
5887737d5c6SDave Liu 	if (!uec) {
5897737d5c6SDave Liu 		printf("%s: uec not initial\n", __FUNCTION__);
5907737d5c6SDave Liu 		return -EINVAL;
5917737d5c6SDave Liu 	}
5927737d5c6SDave Liu 
5937737d5c6SDave Liu 	uec_regs = uec->uec_regs;
5947737d5c6SDave Liu 
5957737d5c6SDave Liu 	/* if a station address of 0x12345678ABCD, perform a write to
5967737d5c6SDave Liu 	MACSTNADDR1 of 0xCDAB7856,
5977737d5c6SDave Liu 	MACSTNADDR2 of 0x34120000 */
5987737d5c6SDave Liu 
5997737d5c6SDave Liu 	mac_addr1 = (mac_addr[5] << 24) | (mac_addr[4] << 16) | \
6007737d5c6SDave Liu 			(mac_addr[3] << 8)  | (mac_addr[2]);
6017737d5c6SDave Liu 	out_be32(&uec_regs->macstnaddr1, mac_addr1);
6027737d5c6SDave Liu 
6037737d5c6SDave Liu 	mac_addr2 = ((mac_addr[1] << 24) | (mac_addr[0] << 16)) & 0xffff0000;
6047737d5c6SDave Liu 	out_be32(&uec_regs->macstnaddr2, mac_addr2);
6057737d5c6SDave Liu 
6067737d5c6SDave Liu 	return 0;
6077737d5c6SDave Liu }
6087737d5c6SDave Liu 
6097737d5c6SDave Liu static int uec_convert_threads_num(uec_num_of_threads_e threads_num,
6107737d5c6SDave Liu 					 int *threads_num_ret)
6117737d5c6SDave Liu {
6127737d5c6SDave Liu 	int	num_threads_numerica;
6137737d5c6SDave Liu 
6147737d5c6SDave Liu 	switch (threads_num) {
6157737d5c6SDave Liu 		case UEC_NUM_OF_THREADS_1:
6167737d5c6SDave Liu 			num_threads_numerica = 1;
6177737d5c6SDave Liu 			break;
6187737d5c6SDave Liu 		case UEC_NUM_OF_THREADS_2:
6197737d5c6SDave Liu 			num_threads_numerica = 2;
6207737d5c6SDave Liu 			break;
6217737d5c6SDave Liu 		case UEC_NUM_OF_THREADS_4:
6227737d5c6SDave Liu 			num_threads_numerica = 4;
6237737d5c6SDave Liu 			break;
6247737d5c6SDave Liu 		case UEC_NUM_OF_THREADS_6:
6257737d5c6SDave Liu 			num_threads_numerica = 6;
6267737d5c6SDave Liu 			break;
6277737d5c6SDave Liu 		case UEC_NUM_OF_THREADS_8:
6287737d5c6SDave Liu 			num_threads_numerica = 8;
6297737d5c6SDave Liu 			break;
6307737d5c6SDave Liu 		default:
6317737d5c6SDave Liu 			printf("%s: Bad number of threads value.",
6327737d5c6SDave Liu 				 __FUNCTION__);
6337737d5c6SDave Liu 			return -EINVAL;
6347737d5c6SDave Liu 	}
6357737d5c6SDave Liu 
6367737d5c6SDave Liu 	*threads_num_ret = num_threads_numerica;
6377737d5c6SDave Liu 
6387737d5c6SDave Liu 	return 0;
6397737d5c6SDave Liu }
6407737d5c6SDave Liu 
6417737d5c6SDave Liu static void uec_init_tx_parameter(uec_private_t *uec, int num_threads_tx)
6427737d5c6SDave Liu {
6437737d5c6SDave Liu 	uec_info_t	*uec_info;
6447737d5c6SDave Liu 	u32		end_bd;
6457737d5c6SDave Liu 	u8		bmrx = 0;
6467737d5c6SDave Liu 	int		i;
6477737d5c6SDave Liu 
6487737d5c6SDave Liu 	uec_info = uec->uec_info;
6497737d5c6SDave Liu 
6507737d5c6SDave Liu 	/* Alloc global Tx parameter RAM page */
6517737d5c6SDave Liu 	uec->tx_glbl_pram_offset = qe_muram_alloc(
6527737d5c6SDave Liu 				sizeof(uec_tx_global_pram_t),
6537737d5c6SDave Liu 				 UEC_TX_GLOBAL_PRAM_ALIGNMENT);
6547737d5c6SDave Liu 	uec->p_tx_glbl_pram = (uec_tx_global_pram_t *)
6557737d5c6SDave Liu 				qe_muram_addr(uec->tx_glbl_pram_offset);
6567737d5c6SDave Liu 
6577737d5c6SDave Liu 	/* Zero the global Tx prameter RAM */
6587737d5c6SDave Liu 	memset(uec->p_tx_glbl_pram, 0, sizeof(uec_tx_global_pram_t));
6597737d5c6SDave Liu 
6607737d5c6SDave Liu 	/* Init global Tx parameter RAM */
6617737d5c6SDave Liu 
6627737d5c6SDave Liu 	/* TEMODER, RMON statistics disable, one Tx queue */
6637737d5c6SDave Liu 	out_be16(&uec->p_tx_glbl_pram->temoder, TEMODER_INIT_VALUE);
6647737d5c6SDave Liu 
6657737d5c6SDave Liu 	/* SQPTR */
6667737d5c6SDave Liu 	uec->send_q_mem_reg_offset = qe_muram_alloc(
6677737d5c6SDave Liu 				sizeof(uec_send_queue_qd_t),
6687737d5c6SDave Liu 				 UEC_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT);
6697737d5c6SDave Liu 	uec->p_send_q_mem_reg = (uec_send_queue_mem_region_t *)
6707737d5c6SDave Liu 				qe_muram_addr(uec->send_q_mem_reg_offset);
6717737d5c6SDave Liu 	out_be32(&uec->p_tx_glbl_pram->sqptr, uec->send_q_mem_reg_offset);
6727737d5c6SDave Liu 
6737737d5c6SDave Liu 	/* Setup the table with TxBDs ring */
6747737d5c6SDave Liu 	end_bd = (u32)uec->p_tx_bd_ring + (uec_info->tx_bd_ring_len - 1)
6757737d5c6SDave Liu 					 * SIZEOFBD;
6767737d5c6SDave Liu 	out_be32(&uec->p_send_q_mem_reg->sqqd[0].bd_ring_base,
6777737d5c6SDave Liu 				 (u32)(uec->p_tx_bd_ring));
6787737d5c6SDave Liu 	out_be32(&uec->p_send_q_mem_reg->sqqd[0].last_bd_completed_address,
6797737d5c6SDave Liu 						 end_bd);
6807737d5c6SDave Liu 
6817737d5c6SDave Liu 	/* Scheduler Base Pointer, we have only one Tx queue, no need it */
6827737d5c6SDave Liu 	out_be32(&uec->p_tx_glbl_pram->schedulerbasepointer, 0);
6837737d5c6SDave Liu 
6847737d5c6SDave Liu 	/* TxRMON Base Pointer, TxRMON disable, we don't need it */
6857737d5c6SDave Liu 	out_be32(&uec->p_tx_glbl_pram->txrmonbaseptr, 0);
6867737d5c6SDave Liu 
6877737d5c6SDave Liu 	/* TSTATE, global snooping, big endian, the CSB bus selected */
6887737d5c6SDave Liu 	bmrx = BMR_INIT_VALUE;
6897737d5c6SDave Liu 	out_be32(&uec->p_tx_glbl_pram->tstate, ((u32)(bmrx) << BMR_SHIFT));
6907737d5c6SDave Liu 
6917737d5c6SDave Liu 	/* IPH_Offset */
6927737d5c6SDave Liu 	for (i = 0; i < MAX_IPH_OFFSET_ENTRY; i++) {
6937737d5c6SDave Liu 		out_8(&uec->p_tx_glbl_pram->iphoffset[i], 0);
6947737d5c6SDave Liu 	}
6957737d5c6SDave Liu 
6967737d5c6SDave Liu 	/* VTAG table */
6977737d5c6SDave Liu 	for (i = 0; i < UEC_TX_VTAG_TABLE_ENTRY_MAX; i++) {
6987737d5c6SDave Liu 		out_be32(&uec->p_tx_glbl_pram->vtagtable[i], 0);
6997737d5c6SDave Liu 	}
7007737d5c6SDave Liu 
7017737d5c6SDave Liu 	/* TQPTR */
7027737d5c6SDave Liu 	uec->thread_dat_tx_offset = qe_muram_alloc(
7037737d5c6SDave Liu 		num_threads_tx * sizeof(uec_thread_data_tx_t) +
7047737d5c6SDave Liu 		 32 *(num_threads_tx == 1), UEC_THREAD_DATA_ALIGNMENT);
7057737d5c6SDave Liu 
7067737d5c6SDave Liu 	uec->p_thread_data_tx = (uec_thread_data_tx_t *)
7077737d5c6SDave Liu 				qe_muram_addr(uec->thread_dat_tx_offset);
7087737d5c6SDave Liu 	out_be32(&uec->p_tx_glbl_pram->tqptr, uec->thread_dat_tx_offset);
7097737d5c6SDave Liu }
7107737d5c6SDave Liu 
7117737d5c6SDave Liu static void uec_init_rx_parameter(uec_private_t *uec, int num_threads_rx)
7127737d5c6SDave Liu {
7137737d5c6SDave Liu 	u8	bmrx = 0;
7147737d5c6SDave Liu 	int	i;
7157737d5c6SDave Liu 	uec_82xx_address_filtering_pram_t	*p_af_pram;
7167737d5c6SDave Liu 
7177737d5c6SDave Liu 	/* Allocate global Rx parameter RAM page */
7187737d5c6SDave Liu 	uec->rx_glbl_pram_offset = qe_muram_alloc(
7197737d5c6SDave Liu 		sizeof(uec_rx_global_pram_t), UEC_RX_GLOBAL_PRAM_ALIGNMENT);
7207737d5c6SDave Liu 	uec->p_rx_glbl_pram = (uec_rx_global_pram_t *)
7217737d5c6SDave Liu 				qe_muram_addr(uec->rx_glbl_pram_offset);
7227737d5c6SDave Liu 
7237737d5c6SDave Liu 	/* Zero Global Rx parameter RAM */
7247737d5c6SDave Liu 	memset(uec->p_rx_glbl_pram, 0, sizeof(uec_rx_global_pram_t));
7257737d5c6SDave Liu 
7267737d5c6SDave Liu 	/* Init global Rx parameter RAM */
7277737d5c6SDave Liu 	/* REMODER, Extended feature mode disable, VLAN disable,
7287737d5c6SDave Liu 	 LossLess flow control disable, Receive firmware statisic disable,
7297737d5c6SDave Liu 	 Extended address parsing mode disable, One Rx queues,
7307737d5c6SDave Liu 	 Dynamic maximum/minimum frame length disable, IP checksum check
7317737d5c6SDave Liu 	 disable, IP address alignment disable
7327737d5c6SDave Liu 	*/
7337737d5c6SDave Liu 	out_be32(&uec->p_rx_glbl_pram->remoder, REMODER_INIT_VALUE);
7347737d5c6SDave Liu 
7357737d5c6SDave Liu 	/* RQPTR */
7367737d5c6SDave Liu 	uec->thread_dat_rx_offset = qe_muram_alloc(
7377737d5c6SDave Liu 			num_threads_rx * sizeof(uec_thread_data_rx_t),
7387737d5c6SDave Liu 			 UEC_THREAD_DATA_ALIGNMENT);
7397737d5c6SDave Liu 	uec->p_thread_data_rx = (uec_thread_data_rx_t *)
7407737d5c6SDave Liu 				qe_muram_addr(uec->thread_dat_rx_offset);
7417737d5c6SDave Liu 	out_be32(&uec->p_rx_glbl_pram->rqptr, uec->thread_dat_rx_offset);
7427737d5c6SDave Liu 
7437737d5c6SDave Liu 	/* Type_or_Len */
7447737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->typeorlen, 3072);
7457737d5c6SDave Liu 
7467737d5c6SDave Liu 	/* RxRMON base pointer, we don't need it */
7477737d5c6SDave Liu 	out_be32(&uec->p_rx_glbl_pram->rxrmonbaseptr, 0);
7487737d5c6SDave Liu 
7497737d5c6SDave Liu 	/* IntCoalescingPTR, we don't need it, no interrupt */
7507737d5c6SDave Liu 	out_be32(&uec->p_rx_glbl_pram->intcoalescingptr, 0);
7517737d5c6SDave Liu 
7527737d5c6SDave Liu 	/* RSTATE, global snooping, big endian, the CSB bus selected */
7537737d5c6SDave Liu 	bmrx = BMR_INIT_VALUE;
7547737d5c6SDave Liu 	out_8(&uec->p_rx_glbl_pram->rstate, bmrx);
7557737d5c6SDave Liu 
7567737d5c6SDave Liu 	/* MRBLR */
7577737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->mrblr, MAX_RXBUF_LEN);
7587737d5c6SDave Liu 
7597737d5c6SDave Liu 	/* RBDQPTR */
7607737d5c6SDave Liu 	uec->rx_bd_qs_tbl_offset = qe_muram_alloc(
7617737d5c6SDave Liu 				sizeof(uec_rx_bd_queues_entry_t) + \
7627737d5c6SDave Liu 				sizeof(uec_rx_prefetched_bds_t),
7637737d5c6SDave Liu 				 UEC_RX_BD_QUEUES_ALIGNMENT);
7647737d5c6SDave Liu 	uec->p_rx_bd_qs_tbl = (uec_rx_bd_queues_entry_t *)
7657737d5c6SDave Liu 				qe_muram_addr(uec->rx_bd_qs_tbl_offset);
7667737d5c6SDave Liu 
7677737d5c6SDave Liu 	/* Zero it */
7687737d5c6SDave Liu 	memset(uec->p_rx_bd_qs_tbl, 0, sizeof(uec_rx_bd_queues_entry_t) + \
7697737d5c6SDave Liu 					sizeof(uec_rx_prefetched_bds_t));
7707737d5c6SDave Liu 	out_be32(&uec->p_rx_glbl_pram->rbdqptr, uec->rx_bd_qs_tbl_offset);
7717737d5c6SDave Liu 	out_be32(&uec->p_rx_bd_qs_tbl->externalbdbaseptr,
7727737d5c6SDave Liu 		 (u32)uec->p_rx_bd_ring);
7737737d5c6SDave Liu 
7747737d5c6SDave Liu 	/* MFLR */
7757737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->mflr, MAX_FRAME_LEN);
7767737d5c6SDave Liu 	/* MINFLR */
7777737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->minflr, MIN_FRAME_LEN);
7787737d5c6SDave Liu 	/* MAXD1 */
7797737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->maxd1, MAX_DMA1_LEN);
7807737d5c6SDave Liu 	/* MAXD2 */
7817737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->maxd2, MAX_DMA2_LEN);
7827737d5c6SDave Liu 	/* ECAM_PTR */
7837737d5c6SDave Liu 	out_be32(&uec->p_rx_glbl_pram->ecamptr, 0);
7847737d5c6SDave Liu 	/* L2QT */
7857737d5c6SDave Liu 	out_be32(&uec->p_rx_glbl_pram->l2qt, 0);
7867737d5c6SDave Liu 	/* L3QT */
7877737d5c6SDave Liu 	for (i = 0; i < 8; i++)	{
7887737d5c6SDave Liu 		out_be32(&uec->p_rx_glbl_pram->l3qt[i], 0);
7897737d5c6SDave Liu 	}
7907737d5c6SDave Liu 
7917737d5c6SDave Liu 	/* VLAN_TYPE */
7927737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->vlantype, 0x8100);
7937737d5c6SDave Liu 	/* TCI */
7947737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->vlantci, 0);
7957737d5c6SDave Liu 
7967737d5c6SDave Liu 	/* Clear PQ2 style address filtering hash table */
7977737d5c6SDave Liu 	p_af_pram = (uec_82xx_address_filtering_pram_t *) \
7987737d5c6SDave Liu 			uec->p_rx_glbl_pram->addressfiltering;
7997737d5c6SDave Liu 
8007737d5c6SDave Liu 	p_af_pram->iaddr_h = 0;
8017737d5c6SDave Liu 	p_af_pram->iaddr_l = 0;
8027737d5c6SDave Liu 	p_af_pram->gaddr_h = 0;
8037737d5c6SDave Liu 	p_af_pram->gaddr_l = 0;
8047737d5c6SDave Liu }
8057737d5c6SDave Liu 
8067737d5c6SDave Liu static int uec_issue_init_enet_rxtx_cmd(uec_private_t *uec,
8077737d5c6SDave Liu 					 int thread_tx, int thread_rx)
8087737d5c6SDave Liu {
8097737d5c6SDave Liu 	uec_init_cmd_pram_t		*p_init_enet_param;
8107737d5c6SDave Liu 	u32				init_enet_param_offset;
8117737d5c6SDave Liu 	uec_info_t			*uec_info;
8127737d5c6SDave Liu 	int				i;
8137737d5c6SDave Liu 	int				snum;
8147737d5c6SDave Liu 	u32				init_enet_offset;
8157737d5c6SDave Liu 	u32				entry_val;
8167737d5c6SDave Liu 	u32				command;
8177737d5c6SDave Liu 	u32				cecr_subblock;
8187737d5c6SDave Liu 
8197737d5c6SDave Liu 	uec_info = uec->uec_info;
8207737d5c6SDave Liu 
8217737d5c6SDave Liu 	/* Allocate init enet command parameter */
8227737d5c6SDave Liu 	uec->init_enet_param_offset = qe_muram_alloc(
8237737d5c6SDave Liu 					sizeof(uec_init_cmd_pram_t), 4);
8247737d5c6SDave Liu 	init_enet_param_offset = uec->init_enet_param_offset;
8257737d5c6SDave Liu 	uec->p_init_enet_param = (uec_init_cmd_pram_t *)
8267737d5c6SDave Liu 				qe_muram_addr(uec->init_enet_param_offset);
8277737d5c6SDave Liu 
8287737d5c6SDave Liu 	/* Zero init enet command struct */
8297737d5c6SDave Liu 	memset((void *)uec->p_init_enet_param, 0, sizeof(uec_init_cmd_pram_t));
8307737d5c6SDave Liu 
8317737d5c6SDave Liu 	/* Init the command struct */
8327737d5c6SDave Liu 	p_init_enet_param = uec->p_init_enet_param;
8337737d5c6SDave Liu 	p_init_enet_param->resinit0 = ENET_INIT_PARAM_MAGIC_RES_INIT0;
8347737d5c6SDave Liu 	p_init_enet_param->resinit1 = ENET_INIT_PARAM_MAGIC_RES_INIT1;
8357737d5c6SDave Liu 	p_init_enet_param->resinit2 = ENET_INIT_PARAM_MAGIC_RES_INIT2;
8367737d5c6SDave Liu 	p_init_enet_param->resinit3 = ENET_INIT_PARAM_MAGIC_RES_INIT3;
8377737d5c6SDave Liu 	p_init_enet_param->resinit4 = ENET_INIT_PARAM_MAGIC_RES_INIT4;
8387737d5c6SDave Liu 	p_init_enet_param->largestexternallookupkeysize = 0;
8397737d5c6SDave Liu 
8407737d5c6SDave Liu 	p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_rx)
8417737d5c6SDave Liu 					 << ENET_INIT_PARAM_RGF_SHIFT;
8427737d5c6SDave Liu 	p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_tx)
8437737d5c6SDave Liu 					 << ENET_INIT_PARAM_TGF_SHIFT;
8447737d5c6SDave Liu 
8457737d5c6SDave Liu 	/* Init Rx global parameter pointer */
8467737d5c6SDave Liu 	p_init_enet_param->rgftgfrxglobal |= uec->rx_glbl_pram_offset |
8477737d5c6SDave Liu 						 (u32)uec_info->riscRx;
8487737d5c6SDave Liu 
8497737d5c6SDave Liu 	/* Init Rx threads */
8507737d5c6SDave Liu 	for (i = 0; i < (thread_rx + 1); i++) {
8517737d5c6SDave Liu 		if ((snum = qe_get_snum()) < 0) {
8527737d5c6SDave Liu 			printf("%s can not get snum\n", __FUNCTION__);
8537737d5c6SDave Liu 			return -ENOMEM;
8547737d5c6SDave Liu 		}
8557737d5c6SDave Liu 
8567737d5c6SDave Liu 		if (i==0) {
8577737d5c6SDave Liu 			init_enet_offset = 0;
8587737d5c6SDave Liu 		} else {
8597737d5c6SDave Liu 			init_enet_offset = qe_muram_alloc(
8607737d5c6SDave Liu 					sizeof(uec_thread_rx_pram_t),
8617737d5c6SDave Liu 					 UEC_THREAD_RX_PRAM_ALIGNMENT);
8627737d5c6SDave Liu 		}
8637737d5c6SDave Liu 
8647737d5c6SDave Liu 		entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
8657737d5c6SDave Liu 				 init_enet_offset | (u32)uec_info->riscRx;
8667737d5c6SDave Liu 		p_init_enet_param->rxthread[i] = entry_val;
8677737d5c6SDave Liu 	}
8687737d5c6SDave Liu 
8697737d5c6SDave Liu 	/* Init Tx global parameter pointer */
8707737d5c6SDave Liu 	p_init_enet_param->txglobal = uec->tx_glbl_pram_offset |
8717737d5c6SDave Liu 					 (u32)uec_info->riscTx;
8727737d5c6SDave Liu 
8737737d5c6SDave Liu 	/* Init Tx threads */
8747737d5c6SDave Liu 	for (i = 0; i < thread_tx; i++) {
8757737d5c6SDave Liu 		if ((snum = qe_get_snum()) < 0)	{
8767737d5c6SDave Liu 			printf("%s can not get snum\n", __FUNCTION__);
8777737d5c6SDave Liu 			return -ENOMEM;
8787737d5c6SDave Liu 		}
8797737d5c6SDave Liu 
8807737d5c6SDave Liu 		init_enet_offset = qe_muram_alloc(sizeof(uec_thread_tx_pram_t),
8817737d5c6SDave Liu 						 UEC_THREAD_TX_PRAM_ALIGNMENT);
8827737d5c6SDave Liu 
8837737d5c6SDave Liu 		entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
8847737d5c6SDave Liu 				 init_enet_offset | (u32)uec_info->riscTx;
8857737d5c6SDave Liu 		p_init_enet_param->txthread[i] = entry_val;
8867737d5c6SDave Liu 	}
8877737d5c6SDave Liu 
8887737d5c6SDave Liu 	__asm__ __volatile__("sync");
8897737d5c6SDave Liu 
8907737d5c6SDave Liu 	/* Issue QE command */
8917737d5c6SDave Liu 	command = QE_INIT_TX_RX;
8927737d5c6SDave Liu 	cecr_subblock =	ucc_fast_get_qe_cr_subblock(
8937737d5c6SDave Liu 				uec->uec_info->uf_info.ucc_num);
8947737d5c6SDave Liu 	qe_issue_cmd(command, cecr_subblock, (u8) QE_CR_PROTOCOL_ETHERNET,
8957737d5c6SDave Liu 						 init_enet_param_offset);
8967737d5c6SDave Liu 
8977737d5c6SDave Liu 	return 0;
8987737d5c6SDave Liu }
8997737d5c6SDave Liu 
9007737d5c6SDave Liu static int uec_startup(uec_private_t *uec)
9017737d5c6SDave Liu {
9027737d5c6SDave Liu 	uec_info_t			*uec_info;
9037737d5c6SDave Liu 	ucc_fast_info_t			*uf_info;
9047737d5c6SDave Liu 	ucc_fast_private_t		*uccf;
9057737d5c6SDave Liu 	ucc_fast_t			*uf_regs;
9067737d5c6SDave Liu 	uec_t				*uec_regs;
9077737d5c6SDave Liu 	int				num_threads_tx;
9087737d5c6SDave Liu 	int				num_threads_rx;
9097737d5c6SDave Liu 	u32				utbipar;
9107737d5c6SDave Liu 	enet_interface_e		enet_interface;
9117737d5c6SDave Liu 	u32				length;
9127737d5c6SDave Liu 	u32				align;
9137737d5c6SDave Liu 	qe_bd_t				*bd;
9147737d5c6SDave Liu 	u8				*buf;
9157737d5c6SDave Liu 	int				i;
9167737d5c6SDave Liu 
9177737d5c6SDave Liu 	if (!uec || !uec->uec_info) {
9187737d5c6SDave Liu 		printf("%s: uec or uec_info not initial\n", __FUNCTION__);
9197737d5c6SDave Liu 		return -EINVAL;
9207737d5c6SDave Liu 	}
9217737d5c6SDave Liu 
9227737d5c6SDave Liu 	uec_info = uec->uec_info;
9237737d5c6SDave Liu 	uf_info = &(uec_info->uf_info);
9247737d5c6SDave Liu 
9257737d5c6SDave Liu 	/* Check if Rx BD ring len is illegal */
9267737d5c6SDave Liu 	if ((uec_info->rx_bd_ring_len < UEC_RX_BD_RING_SIZE_MIN) || \
9277737d5c6SDave Liu 		(uec_info->rx_bd_ring_len % UEC_RX_BD_RING_SIZE_ALIGNMENT)) {
9287737d5c6SDave Liu 		printf("%s: Rx BD ring len must be multiple of 4, and > 8.\n",
9297737d5c6SDave Liu 			 __FUNCTION__);
9307737d5c6SDave Liu 		return -EINVAL;
9317737d5c6SDave Liu 	}
9327737d5c6SDave Liu 
9337737d5c6SDave Liu 	/* Check if Tx BD ring len is illegal */
9347737d5c6SDave Liu 	if (uec_info->tx_bd_ring_len < UEC_TX_BD_RING_SIZE_MIN) {
9357737d5c6SDave Liu 		printf("%s: Tx BD ring length must not be smaller than 2.\n",
9367737d5c6SDave Liu 			 __FUNCTION__);
9377737d5c6SDave Liu 		return -EINVAL;
9387737d5c6SDave Liu 	}
9397737d5c6SDave Liu 
9407737d5c6SDave Liu 	/* Check if MRBLR is illegal */
9417737d5c6SDave Liu 	if ((MAX_RXBUF_LEN == 0) || (MAX_RXBUF_LEN  % UEC_MRBLR_ALIGNMENT)) {
9427737d5c6SDave Liu 		printf("%s: max rx buffer length must be mutliple of 128.\n",
9437737d5c6SDave Liu 			 __FUNCTION__);
9447737d5c6SDave Liu 		return -EINVAL;
9457737d5c6SDave Liu 	}
9467737d5c6SDave Liu 
9477737d5c6SDave Liu 	/* Both Rx and Tx are stopped */
9487737d5c6SDave Liu 	uec->grace_stopped_rx = 1;
9497737d5c6SDave Liu 	uec->grace_stopped_tx = 1;
9507737d5c6SDave Liu 
9517737d5c6SDave Liu 	/* Init UCC fast */
9527737d5c6SDave Liu 	if (ucc_fast_init(uf_info, &uccf)) {
9537737d5c6SDave Liu 		printf("%s: failed to init ucc fast\n", __FUNCTION__);
9547737d5c6SDave Liu 		return -ENOMEM;
9557737d5c6SDave Liu 	}
9567737d5c6SDave Liu 
9577737d5c6SDave Liu 	/* Save uccf */
9587737d5c6SDave Liu 	uec->uccf = uccf;
9597737d5c6SDave Liu 
9607737d5c6SDave Liu 	/* Convert the Tx threads number */
9617737d5c6SDave Liu 	if (uec_convert_threads_num(uec_info->num_threads_tx,
9627737d5c6SDave Liu 					 &num_threads_tx)) {
9637737d5c6SDave Liu 		return -EINVAL;
9647737d5c6SDave Liu 	}
9657737d5c6SDave Liu 
9667737d5c6SDave Liu 	/* Convert the Rx threads number */
9677737d5c6SDave Liu 	if (uec_convert_threads_num(uec_info->num_threads_rx,
9687737d5c6SDave Liu 					 &num_threads_rx)) {
9697737d5c6SDave Liu 		return -EINVAL;
9707737d5c6SDave Liu 	}
9717737d5c6SDave Liu 
9727737d5c6SDave Liu 	uf_regs = uccf->uf_regs;
9737737d5c6SDave Liu 
9747737d5c6SDave Liu 	/* UEC register is following UCC fast registers */
9757737d5c6SDave Liu 	uec_regs = (uec_t *)(&uf_regs->ucc_eth);
9767737d5c6SDave Liu 
9777737d5c6SDave Liu 	/* Save the UEC register pointer to UEC private struct */
9787737d5c6SDave Liu 	uec->uec_regs = uec_regs;
9797737d5c6SDave Liu 
9807737d5c6SDave Liu 	/* Init UPSMR, enable hardware statistics (UCC) */
9817737d5c6SDave Liu 	out_be32(&uec->uccf->uf_regs->upsmr, UPSMR_INIT_VALUE);
9827737d5c6SDave Liu 
9837737d5c6SDave Liu 	/* Init MACCFG1, flow control disable, disable Tx and Rx */
9847737d5c6SDave Liu 	out_be32(&uec_regs->maccfg1, MACCFG1_INIT_VALUE);
9857737d5c6SDave Liu 
9867737d5c6SDave Liu 	/* Init MACCFG2, length check, MAC PAD and CRC enable */
9877737d5c6SDave Liu 	out_be32(&uec_regs->maccfg2, MACCFG2_INIT_VALUE);
9887737d5c6SDave Liu 
9897737d5c6SDave Liu 	/* Setup MAC interface mode */
9907737d5c6SDave Liu 	uec_set_mac_if_mode(uec, uec_info->enet_interface);
9917737d5c6SDave Liu 
992*da9d4610SAndy Fleming 	/* Setup MII management base */
993*da9d4610SAndy Fleming #ifndef CONFIG_eTSEC_MDIO_BUS
994*da9d4610SAndy Fleming 	uec->uec_mii_regs = (uec_mii_t *)(&uec_regs->miimcfg);
995*da9d4610SAndy Fleming #else
996*da9d4610SAndy Fleming 	uec->uec_mii_regs = (uec_mii_t *) CONFIG_MIIM_ADDRESS;
997*da9d4610SAndy Fleming #endif
998*da9d4610SAndy Fleming 
9997737d5c6SDave Liu 	/* Setup MII master clock source */
10007737d5c6SDave Liu 	qe_set_mii_clk_src(uec_info->uf_info.ucc_num);
10017737d5c6SDave Liu 
10027737d5c6SDave Liu 	/* Setup UTBIPAR */
10037737d5c6SDave Liu 	utbipar = in_be32(&uec_regs->utbipar);
10047737d5c6SDave Liu 	utbipar &= ~UTBIPAR_PHY_ADDRESS_MASK;
10057737d5c6SDave Liu 	enet_interface = uec->uec_info->enet_interface;
10067737d5c6SDave Liu 	if (enet_interface == ENET_1000_TBI ||
10077737d5c6SDave Liu 		 enet_interface == ENET_1000_RTBI) {
10087737d5c6SDave Liu 		utbipar |=  (uec_info->phy_address + uec_info->uf_info.ucc_num)
10097737d5c6SDave Liu 						 << UTBIPAR_PHY_ADDRESS_SHIFT;
10107737d5c6SDave Liu 	} else {
10117737d5c6SDave Liu 		utbipar |=  (0x10 + uec_info->uf_info.ucc_num)
10127737d5c6SDave Liu 						 << UTBIPAR_PHY_ADDRESS_SHIFT;
10137737d5c6SDave Liu 	}
10147737d5c6SDave Liu 
10157737d5c6SDave Liu 	out_be32(&uec_regs->utbipar, utbipar);
10167737d5c6SDave Liu 
10177737d5c6SDave Liu 	/* Allocate Tx BDs */
10187737d5c6SDave Liu 	length = ((uec_info->tx_bd_ring_len * SIZEOFBD) /
10197737d5c6SDave Liu 		 UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) *
10207737d5c6SDave Liu 		 UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
10217737d5c6SDave Liu 	if ((uec_info->tx_bd_ring_len * SIZEOFBD) %
10227737d5c6SDave Liu 		 UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) {
10237737d5c6SDave Liu 		length += UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
10247737d5c6SDave Liu 	}
10257737d5c6SDave Liu 
10267737d5c6SDave Liu 	align = UEC_TX_BD_RING_ALIGNMENT;
10277737d5c6SDave Liu 	uec->tx_bd_ring_offset = (u32)malloc((u32)(length + align));
10287737d5c6SDave Liu 	if (uec->tx_bd_ring_offset != 0) {
10297737d5c6SDave Liu 		uec->p_tx_bd_ring = (u8 *)((uec->tx_bd_ring_offset + align)
10307737d5c6SDave Liu 						 & ~(align - 1));
10317737d5c6SDave Liu 	}
10327737d5c6SDave Liu 
10337737d5c6SDave Liu 	/* Zero all of Tx BDs */
10347737d5c6SDave Liu 	memset((void *)(uec->tx_bd_ring_offset), 0, length + align);
10357737d5c6SDave Liu 
10367737d5c6SDave Liu 	/* Allocate Rx BDs */
10377737d5c6SDave Liu 	length = uec_info->rx_bd_ring_len * SIZEOFBD;
10387737d5c6SDave Liu 	align = UEC_RX_BD_RING_ALIGNMENT;
10397737d5c6SDave Liu 	uec->rx_bd_ring_offset = (u32)(malloc((u32)(length + align)));
10407737d5c6SDave Liu 	if (uec->rx_bd_ring_offset != 0) {
10417737d5c6SDave Liu 		uec->p_rx_bd_ring = (u8 *)((uec->rx_bd_ring_offset + align)
10427737d5c6SDave Liu 							 & ~(align - 1));
10437737d5c6SDave Liu 	}
10447737d5c6SDave Liu 
10457737d5c6SDave Liu 	/* Zero all of Rx BDs */
10467737d5c6SDave Liu 	memset((void *)(uec->rx_bd_ring_offset), 0, length + align);
10477737d5c6SDave Liu 
10487737d5c6SDave Liu 	/* Allocate Rx buffer */
10497737d5c6SDave Liu 	length = uec_info->rx_bd_ring_len * MAX_RXBUF_LEN;
10507737d5c6SDave Liu 	align = UEC_RX_DATA_BUF_ALIGNMENT;
10517737d5c6SDave Liu 	uec->rx_buf_offset = (u32)malloc(length + align);
10527737d5c6SDave Liu 	if (uec->rx_buf_offset != 0) {
10537737d5c6SDave Liu 		uec->p_rx_buf = (u8 *)((uec->rx_buf_offset + align)
10547737d5c6SDave Liu 						 & ~(align - 1));
10557737d5c6SDave Liu 	}
10567737d5c6SDave Liu 
10577737d5c6SDave Liu 	/* Zero all of the Rx buffer */
10587737d5c6SDave Liu 	memset((void *)(uec->rx_buf_offset), 0, length + align);
10597737d5c6SDave Liu 
10607737d5c6SDave Liu 	/* Init TxBD ring */
10617737d5c6SDave Liu 	bd = (qe_bd_t *)uec->p_tx_bd_ring;
10627737d5c6SDave Liu 	uec->txBd = bd;
10637737d5c6SDave Liu 
10647737d5c6SDave Liu 	for (i = 0; i < uec_info->tx_bd_ring_len; i++) {
10657737d5c6SDave Liu 		BD_DATA_CLEAR(bd);
10667737d5c6SDave Liu 		BD_STATUS_SET(bd, 0);
10677737d5c6SDave Liu 		BD_LENGTH_SET(bd, 0);
10687737d5c6SDave Liu 		bd ++;
10697737d5c6SDave Liu 	}
10707737d5c6SDave Liu 	BD_STATUS_SET((--bd), TxBD_WRAP);
10717737d5c6SDave Liu 
10727737d5c6SDave Liu 	/* Init RxBD ring */
10737737d5c6SDave Liu 	bd = (qe_bd_t *)uec->p_rx_bd_ring;
10747737d5c6SDave Liu 	uec->rxBd = bd;
10757737d5c6SDave Liu 	buf = uec->p_rx_buf;
10767737d5c6SDave Liu 	for (i = 0; i < uec_info->rx_bd_ring_len; i++) {
10777737d5c6SDave Liu 		BD_DATA_SET(bd, buf);
10787737d5c6SDave Liu 		BD_LENGTH_SET(bd, 0);
10797737d5c6SDave Liu 		BD_STATUS_SET(bd, RxBD_EMPTY);
10807737d5c6SDave Liu 		buf += MAX_RXBUF_LEN;
10817737d5c6SDave Liu 		bd ++;
10827737d5c6SDave Liu 	}
10837737d5c6SDave Liu 	BD_STATUS_SET((--bd), RxBD_WRAP | RxBD_EMPTY);
10847737d5c6SDave Liu 
10857737d5c6SDave Liu 	/* Init global Tx parameter RAM */
10867737d5c6SDave Liu 	uec_init_tx_parameter(uec, num_threads_tx);
10877737d5c6SDave Liu 
10887737d5c6SDave Liu 	/* Init global Rx parameter RAM */
10897737d5c6SDave Liu 	uec_init_rx_parameter(uec, num_threads_rx);
10907737d5c6SDave Liu 
10917737d5c6SDave Liu 	/* Init ethernet Tx and Rx parameter command */
10927737d5c6SDave Liu 	if (uec_issue_init_enet_rxtx_cmd(uec, num_threads_tx,
10937737d5c6SDave Liu 					 num_threads_rx)) {
10947737d5c6SDave Liu 		printf("%s issue init enet cmd failed\n", __FUNCTION__);
10957737d5c6SDave Liu 		return -ENOMEM;
10967737d5c6SDave Liu 	}
10977737d5c6SDave Liu 
10987737d5c6SDave Liu 	return 0;
10997737d5c6SDave Liu }
11007737d5c6SDave Liu 
11017737d5c6SDave Liu static int uec_init(struct eth_device* dev, bd_t *bd)
11027737d5c6SDave Liu {
11037737d5c6SDave Liu 	uec_private_t		*uec;
11047737d5c6SDave Liu 	int			err;
11057737d5c6SDave Liu 
11067737d5c6SDave Liu 	uec = (uec_private_t *)dev->priv;
11077737d5c6SDave Liu 
11087737d5c6SDave Liu 	if (uec->the_first_run == 0) {
11097737d5c6SDave Liu 		/* Set up the MAC address */
11107737d5c6SDave Liu 		if (dev->enetaddr[0] & 0x01) {
11117737d5c6SDave Liu 			printf("%s: MacAddress is multcast address\n",
11127737d5c6SDave Liu 				 __FUNCTION__);
11137737d5c6SDave Liu 			return -EINVAL;
11147737d5c6SDave Liu 		}
11157737d5c6SDave Liu 		uec_set_mac_address(uec, dev->enetaddr);
11167737d5c6SDave Liu 		uec->the_first_run = 1;
11177737d5c6SDave Liu 	}
11187737d5c6SDave Liu 
11197737d5c6SDave Liu 	err = uec_open(uec, COMM_DIR_RX_AND_TX);
11207737d5c6SDave Liu 	if (err) {
11217737d5c6SDave Liu 		printf("%s: cannot enable UEC device\n", dev->name);
11227737d5c6SDave Liu 		return err;
11237737d5c6SDave Liu 	}
11247737d5c6SDave Liu 
11257737d5c6SDave Liu 	return 0;
11267737d5c6SDave Liu }
11277737d5c6SDave Liu 
11287737d5c6SDave Liu static void uec_halt(struct eth_device* dev)
11297737d5c6SDave Liu {
11307737d5c6SDave Liu 	uec_private_t	*uec = (uec_private_t *)dev->priv;
11317737d5c6SDave Liu 	uec_stop(uec, COMM_DIR_RX_AND_TX);
11327737d5c6SDave Liu }
11337737d5c6SDave Liu 
11347737d5c6SDave Liu static int uec_send(struct eth_device* dev, volatile void *buf, int len)
11357737d5c6SDave Liu {
11367737d5c6SDave Liu 	uec_private_t		*uec;
11377737d5c6SDave Liu 	ucc_fast_private_t	*uccf;
11387737d5c6SDave Liu 	volatile qe_bd_t	*bd;
1139ddd02492SDave Liu 	u16			status;
11407737d5c6SDave Liu 	int			i;
11417737d5c6SDave Liu 	int			result = 0;
11427737d5c6SDave Liu 
11437737d5c6SDave Liu 	uec = (uec_private_t *)dev->priv;
11447737d5c6SDave Liu 	uccf = uec->uccf;
11457737d5c6SDave Liu 	bd = uec->txBd;
11467737d5c6SDave Liu 
11477737d5c6SDave Liu 	/* Find an empty TxBD */
1148ddd02492SDave Liu 	for (i = 0; bd->status & TxBD_READY; i++) {
11497737d5c6SDave Liu 		if (i > 0x100000) {
11507737d5c6SDave Liu 			printf("%s: tx buffer not ready\n", dev->name);
11517737d5c6SDave Liu 			return result;
11527737d5c6SDave Liu 		}
11537737d5c6SDave Liu 	}
11547737d5c6SDave Liu 
11557737d5c6SDave Liu 	/* Init TxBD */
11567737d5c6SDave Liu 	BD_DATA_SET(bd, buf);
11577737d5c6SDave Liu 	BD_LENGTH_SET(bd, len);
1158a28899c9SEmilian Medve 	status = bd->status;
11597737d5c6SDave Liu 	status &= BD_WRAP;
11607737d5c6SDave Liu 	status |= (TxBD_READY | TxBD_LAST);
11617737d5c6SDave Liu 	BD_STATUS_SET(bd, status);
11627737d5c6SDave Liu 
11637737d5c6SDave Liu 	/* Tell UCC to transmit the buffer */
11647737d5c6SDave Liu 	ucc_fast_transmit_on_demand(uccf);
11657737d5c6SDave Liu 
11667737d5c6SDave Liu 	/* Wait for buffer to be transmitted */
1167ddd02492SDave Liu 	for (i = 0; bd->status & TxBD_READY; i++) {
11687737d5c6SDave Liu 		if (i > 0x100000) {
11697737d5c6SDave Liu 			printf("%s: tx error\n", dev->name);
11707737d5c6SDave Liu 			return result;
11717737d5c6SDave Liu 		}
11727737d5c6SDave Liu 	}
11737737d5c6SDave Liu 
11747737d5c6SDave Liu 	/* Ok, the buffer be transimitted */
11757737d5c6SDave Liu 	BD_ADVANCE(bd, status, uec->p_tx_bd_ring);
11767737d5c6SDave Liu 	uec->txBd = bd;
11777737d5c6SDave Liu 	result = 1;
11787737d5c6SDave Liu 
11797737d5c6SDave Liu 	return result;
11807737d5c6SDave Liu }
11817737d5c6SDave Liu 
11827737d5c6SDave Liu static int uec_recv(struct eth_device* dev)
11837737d5c6SDave Liu {
11847737d5c6SDave Liu 	uec_private_t		*uec = dev->priv;
11857737d5c6SDave Liu 	volatile qe_bd_t	*bd;
1186ddd02492SDave Liu 	u16			status;
11877737d5c6SDave Liu 	u16			len;
11887737d5c6SDave Liu 	u8			*data;
11897737d5c6SDave Liu 
11907737d5c6SDave Liu 	bd = uec->rxBd;
1191ddd02492SDave Liu 	status = bd->status;
11927737d5c6SDave Liu 
11937737d5c6SDave Liu 	while (!(status & RxBD_EMPTY)) {
11947737d5c6SDave Liu 		if (!(status & RxBD_ERROR)) {
11957737d5c6SDave Liu 			data = BD_DATA(bd);
11967737d5c6SDave Liu 			len = BD_LENGTH(bd);
11977737d5c6SDave Liu 			NetReceive(data, len);
11987737d5c6SDave Liu 		} else {
11997737d5c6SDave Liu 			printf("%s: Rx error\n", dev->name);
12007737d5c6SDave Liu 		}
12017737d5c6SDave Liu 		status &= BD_CLEAN;
12027737d5c6SDave Liu 		BD_LENGTH_SET(bd, 0);
12037737d5c6SDave Liu 		BD_STATUS_SET(bd, status | RxBD_EMPTY);
12047737d5c6SDave Liu 		BD_ADVANCE(bd, status, uec->p_rx_bd_ring);
1205ddd02492SDave Liu 		status = bd->status;
12067737d5c6SDave Liu 	}
12077737d5c6SDave Liu 	uec->rxBd = bd;
12087737d5c6SDave Liu 
12097737d5c6SDave Liu 	return 1;
12107737d5c6SDave Liu }
12117737d5c6SDave Liu 
12127737d5c6SDave Liu int uec_initialize(int index)
12137737d5c6SDave Liu {
12147737d5c6SDave Liu 	struct eth_device	*dev;
12157737d5c6SDave Liu 	int			i;
12167737d5c6SDave Liu 	uec_private_t		*uec;
12177737d5c6SDave Liu 	uec_info_t		*uec_info;
12187737d5c6SDave Liu 	int			err;
12197737d5c6SDave Liu 
12207737d5c6SDave Liu 	dev = (struct eth_device *)malloc(sizeof(struct eth_device));
12217737d5c6SDave Liu 	if (!dev)
12227737d5c6SDave Liu 		return 0;
12237737d5c6SDave Liu 	memset(dev, 0, sizeof(struct eth_device));
12247737d5c6SDave Liu 
12257737d5c6SDave Liu 	/* Allocate the UEC private struct */
12267737d5c6SDave Liu 	uec = (uec_private_t *)malloc(sizeof(uec_private_t));
12277737d5c6SDave Liu 	if (!uec) {
12287737d5c6SDave Liu 		return -ENOMEM;
12297737d5c6SDave Liu 	}
12307737d5c6SDave Liu 	memset(uec, 0, sizeof(uec_private_t));
12317737d5c6SDave Liu 
12327737d5c6SDave Liu 	/* Init UEC private struct, they come from board.h */
12337737d5c6SDave Liu 	if (index == 0) {
12347737d5c6SDave Liu #ifdef CONFIG_UEC_ETH1
12357737d5c6SDave Liu 		uec_info = &eth1_uec_info;
12367737d5c6SDave Liu #endif
12377737d5c6SDave Liu 	} else if (index == 1) {
12387737d5c6SDave Liu #ifdef CONFIG_UEC_ETH2
12397737d5c6SDave Liu 		uec_info = &eth2_uec_info;
12407737d5c6SDave Liu #endif
12417737d5c6SDave Liu 	} else {
12427737d5c6SDave Liu 		printf("%s: index is illegal.\n", __FUNCTION__);
12437737d5c6SDave Liu 		return -EINVAL;
12447737d5c6SDave Liu 	}
12457737d5c6SDave Liu 
12467737d5c6SDave Liu 	uec->uec_info = uec_info;
12477737d5c6SDave Liu 
12487737d5c6SDave Liu 	sprintf(dev->name, "FSL UEC%d", index);
12497737d5c6SDave Liu 	dev->iobase = 0;
12507737d5c6SDave Liu 	dev->priv = (void *)uec;
12517737d5c6SDave Liu 	dev->init = uec_init;
12527737d5c6SDave Liu 	dev->halt = uec_halt;
12537737d5c6SDave Liu 	dev->send = uec_send;
12547737d5c6SDave Liu 	dev->recv = uec_recv;
12557737d5c6SDave Liu 
12567737d5c6SDave Liu 	/* Clear the ethnet address */
12577737d5c6SDave Liu 	for (i = 0; i < 6; i++)
12587737d5c6SDave Liu 		dev->enetaddr[i] = 0;
12597737d5c6SDave Liu 
12607737d5c6SDave Liu 	eth_register(dev);
12617737d5c6SDave Liu 
12627737d5c6SDave Liu 	err = uec_startup(uec);
12637737d5c6SDave Liu 	if (err) {
12647737d5c6SDave Liu 		printf("%s: Cannot configure net device, aborting.",dev->name);
12657737d5c6SDave Liu 		return err;
12667737d5c6SDave Liu 	}
12677737d5c6SDave Liu 
12687737d5c6SDave Liu 	err = init_phy(dev);
12697737d5c6SDave Liu 	if (err) {
12707737d5c6SDave Liu 		printf("%s: Cannot initialize PHY, aborting.\n", dev->name);
12717737d5c6SDave Liu 		return err;
12727737d5c6SDave Liu 	}
12737737d5c6SDave Liu 
12747737d5c6SDave Liu 	phy_change(dev);
12757737d5c6SDave Liu 
12767737d5c6SDave Liu 	return 1;
12777737d5c6SDave Liu }
12787737d5c6SDave Liu #endif /* CONFIG_QE */
1279