17737d5c6SDave Liu /* 27737d5c6SDave Liu * Copyright (C) 2006 Freescale Semiconductor, Inc. 37737d5c6SDave Liu * 47737d5c6SDave Liu * Dave Liu <daveliu@freescale.com> 57737d5c6SDave Liu * 67737d5c6SDave Liu * This program is free software; you can redistribute it and/or 77737d5c6SDave Liu * modify it under the terms of the GNU General Public License as 87737d5c6SDave Liu * published by the Free Software Foundation; either version 2 of 97737d5c6SDave Liu * the License, or (at your option) any later version. 107737d5c6SDave Liu * 117737d5c6SDave Liu * This program is distributed in the hope that it will be useful, 127737d5c6SDave Liu * but WITHOUT ANY WARRANTY; without even the implied warranty of 137737d5c6SDave Liu * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 147737d5c6SDave Liu * GNU General Public License for more details. 157737d5c6SDave Liu * 167737d5c6SDave Liu * You should have received a copy of the GNU General Public License 177737d5c6SDave Liu * along with this program; if not, write to the Free Software 187737d5c6SDave Liu * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 197737d5c6SDave Liu * MA 02111-1307 USA 207737d5c6SDave Liu */ 217737d5c6SDave Liu 227737d5c6SDave Liu #include "common.h" 237737d5c6SDave Liu #include "net.h" 247737d5c6SDave Liu #include "malloc.h" 257737d5c6SDave Liu #include "asm/errno.h" 267737d5c6SDave Liu #include "asm/io.h" 277737d5c6SDave Liu #include "asm/immap_qe.h" 287737d5c6SDave Liu #include "qe.h" 297737d5c6SDave Liu #include "uccf.h" 307737d5c6SDave Liu #include "uec.h" 317737d5c6SDave Liu #include "uec_phy.h" 32d5d28fe4SDavid Saada #include "miiphy.h" 337737d5c6SDave Liu 347737d5c6SDave Liu #if defined(CONFIG_QE) 357737d5c6SDave Liu 367737d5c6SDave Liu #ifdef CONFIG_UEC_ETH1 377737d5c6SDave Liu static uec_info_t eth1_uec_info = { 387737d5c6SDave Liu .uf_info = { 397737d5c6SDave Liu .ucc_num = CFG_UEC1_UCC_NUM, 407737d5c6SDave Liu .rx_clock = CFG_UEC1_RX_CLK, 417737d5c6SDave Liu .tx_clock = CFG_UEC1_TX_CLK, 427737d5c6SDave Liu .eth_type = CFG_UEC1_ETH_TYPE, 437737d5c6SDave Liu }, 442465665bSDavid Saada #if (CFG_UEC1_ETH_TYPE == FAST_ETH) 452465665bSDavid Saada .num_threads_tx = UEC_NUM_OF_THREADS_1, 462465665bSDavid Saada .num_threads_rx = UEC_NUM_OF_THREADS_1, 472465665bSDavid Saada #else 487737d5c6SDave Liu .num_threads_tx = UEC_NUM_OF_THREADS_4, 497737d5c6SDave Liu .num_threads_rx = UEC_NUM_OF_THREADS_4, 502465665bSDavid Saada #endif 517737d5c6SDave Liu .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, 527737d5c6SDave Liu .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, 537737d5c6SDave Liu .tx_bd_ring_len = 16, 547737d5c6SDave Liu .rx_bd_ring_len = 16, 557737d5c6SDave Liu .phy_address = CFG_UEC1_PHY_ADDR, 567737d5c6SDave Liu .enet_interface = CFG_UEC1_INTERFACE_MODE, 577737d5c6SDave Liu }; 587737d5c6SDave Liu #endif 597737d5c6SDave Liu #ifdef CONFIG_UEC_ETH2 607737d5c6SDave Liu static uec_info_t eth2_uec_info = { 617737d5c6SDave Liu .uf_info = { 627737d5c6SDave Liu .ucc_num = CFG_UEC2_UCC_NUM, 637737d5c6SDave Liu .rx_clock = CFG_UEC2_RX_CLK, 647737d5c6SDave Liu .tx_clock = CFG_UEC2_TX_CLK, 657737d5c6SDave Liu .eth_type = CFG_UEC2_ETH_TYPE, 667737d5c6SDave Liu }, 672465665bSDavid Saada #if (CFG_UEC2_ETH_TYPE == FAST_ETH) 682465665bSDavid Saada .num_threads_tx = UEC_NUM_OF_THREADS_1, 692465665bSDavid Saada .num_threads_rx = UEC_NUM_OF_THREADS_1, 702465665bSDavid Saada #else 717737d5c6SDave Liu .num_threads_tx = UEC_NUM_OF_THREADS_4, 727737d5c6SDave Liu .num_threads_rx = UEC_NUM_OF_THREADS_4, 732465665bSDavid Saada #endif 747737d5c6SDave Liu .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, 757737d5c6SDave Liu .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, 767737d5c6SDave Liu .tx_bd_ring_len = 16, 777737d5c6SDave Liu .rx_bd_ring_len = 16, 787737d5c6SDave Liu .phy_address = CFG_UEC2_PHY_ADDR, 797737d5c6SDave Liu .enet_interface = CFG_UEC2_INTERFACE_MODE, 807737d5c6SDave Liu }; 817737d5c6SDave Liu #endif 82ccf21c31SJoakim Tjernlund #ifdef CONFIG_UEC_ETH3 83ccf21c31SJoakim Tjernlund static uec_info_t eth3_uec_info = { 84ccf21c31SJoakim Tjernlund .uf_info = { 85ccf21c31SJoakim Tjernlund .ucc_num = CFG_UEC3_UCC_NUM, 86ccf21c31SJoakim Tjernlund .rx_clock = CFG_UEC3_RX_CLK, 87ccf21c31SJoakim Tjernlund .tx_clock = CFG_UEC3_TX_CLK, 88ccf21c31SJoakim Tjernlund .eth_type = CFG_UEC3_ETH_TYPE, 89ccf21c31SJoakim Tjernlund }, 902465665bSDavid Saada #if (CFG_UEC3_ETH_TYPE == FAST_ETH) 912465665bSDavid Saada .num_threads_tx = UEC_NUM_OF_THREADS_1, 922465665bSDavid Saada .num_threads_rx = UEC_NUM_OF_THREADS_1, 932465665bSDavid Saada #else 94ccf21c31SJoakim Tjernlund .num_threads_tx = UEC_NUM_OF_THREADS_4, 95ccf21c31SJoakim Tjernlund .num_threads_rx = UEC_NUM_OF_THREADS_4, 962465665bSDavid Saada #endif 97ccf21c31SJoakim Tjernlund .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, 98ccf21c31SJoakim Tjernlund .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, 99ccf21c31SJoakim Tjernlund .tx_bd_ring_len = 16, 100ccf21c31SJoakim Tjernlund .rx_bd_ring_len = 16, 101ccf21c31SJoakim Tjernlund .phy_address = CFG_UEC3_PHY_ADDR, 102ccf21c31SJoakim Tjernlund .enet_interface = CFG_UEC3_INTERFACE_MODE, 103ccf21c31SJoakim Tjernlund }; 104ccf21c31SJoakim Tjernlund #endif 1052465665bSDavid Saada #ifdef CONFIG_UEC_ETH4 1062465665bSDavid Saada static uec_info_t eth4_uec_info = { 1072465665bSDavid Saada .uf_info = { 1082465665bSDavid Saada .ucc_num = CFG_UEC4_UCC_NUM, 1092465665bSDavid Saada .rx_clock = CFG_UEC4_RX_CLK, 1102465665bSDavid Saada .tx_clock = CFG_UEC4_TX_CLK, 1112465665bSDavid Saada .eth_type = CFG_UEC4_ETH_TYPE, 1122465665bSDavid Saada }, 1132465665bSDavid Saada #if (CFG_UEC4_ETH_TYPE == FAST_ETH) 1142465665bSDavid Saada .num_threads_tx = UEC_NUM_OF_THREADS_1, 1152465665bSDavid Saada .num_threads_rx = UEC_NUM_OF_THREADS_1, 1162465665bSDavid Saada #else 1172465665bSDavid Saada .num_threads_tx = UEC_NUM_OF_THREADS_4, 1182465665bSDavid Saada .num_threads_rx = UEC_NUM_OF_THREADS_4, 1192465665bSDavid Saada #endif 1202465665bSDavid Saada .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, 1212465665bSDavid Saada .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, 1222465665bSDavid Saada .tx_bd_ring_len = 16, 1232465665bSDavid Saada .rx_bd_ring_len = 16, 1242465665bSDavid Saada .phy_address = CFG_UEC4_PHY_ADDR, 1252465665bSDavid Saada .enet_interface = CFG_UEC4_INTERFACE_MODE, 1262465665bSDavid Saada }; 1272465665bSDavid Saada #endif 128ccf21c31SJoakim Tjernlund 129d5d28fe4SDavid Saada #define MAXCONTROLLERS (4) 130d5d28fe4SDavid Saada 131d5d28fe4SDavid Saada static struct eth_device *devlist[MAXCONTROLLERS]; 132d5d28fe4SDavid Saada 133d5d28fe4SDavid Saada u16 phy_read (struct uec_mii_info *mii_info, u16 regnum); 134d5d28fe4SDavid Saada void phy_write (struct uec_mii_info *mii_info, u16 regnum, u16 val); 135d5d28fe4SDavid Saada 1367737d5c6SDave Liu static int uec_mac_enable(uec_private_t *uec, comm_dir_e mode) 1377737d5c6SDave Liu { 1387737d5c6SDave Liu uec_t *uec_regs; 1397737d5c6SDave Liu u32 maccfg1; 1407737d5c6SDave Liu 1417737d5c6SDave Liu if (!uec) { 1427737d5c6SDave Liu printf("%s: uec not initial\n", __FUNCTION__); 1437737d5c6SDave Liu return -EINVAL; 1447737d5c6SDave Liu } 1457737d5c6SDave Liu uec_regs = uec->uec_regs; 1467737d5c6SDave Liu 1477737d5c6SDave Liu maccfg1 = in_be32(&uec_regs->maccfg1); 1487737d5c6SDave Liu 1497737d5c6SDave Liu if (mode & COMM_DIR_TX) { 1507737d5c6SDave Liu maccfg1 |= MACCFG1_ENABLE_TX; 1517737d5c6SDave Liu out_be32(&uec_regs->maccfg1, maccfg1); 1527737d5c6SDave Liu uec->mac_tx_enabled = 1; 1537737d5c6SDave Liu } 1547737d5c6SDave Liu 1557737d5c6SDave Liu if (mode & COMM_DIR_RX) { 1567737d5c6SDave Liu maccfg1 |= MACCFG1_ENABLE_RX; 1577737d5c6SDave Liu out_be32(&uec_regs->maccfg1, maccfg1); 1587737d5c6SDave Liu uec->mac_rx_enabled = 1; 1597737d5c6SDave Liu } 1607737d5c6SDave Liu 1617737d5c6SDave Liu return 0; 1627737d5c6SDave Liu } 1637737d5c6SDave Liu 1647737d5c6SDave Liu static int uec_mac_disable(uec_private_t *uec, comm_dir_e mode) 1657737d5c6SDave Liu { 1667737d5c6SDave Liu uec_t *uec_regs; 1677737d5c6SDave Liu u32 maccfg1; 1687737d5c6SDave Liu 1697737d5c6SDave Liu if (!uec) { 1707737d5c6SDave Liu printf("%s: uec not initial\n", __FUNCTION__); 1717737d5c6SDave Liu return -EINVAL; 1727737d5c6SDave Liu } 1737737d5c6SDave Liu uec_regs = uec->uec_regs; 1747737d5c6SDave Liu 1757737d5c6SDave Liu maccfg1 = in_be32(&uec_regs->maccfg1); 1767737d5c6SDave Liu 1777737d5c6SDave Liu if (mode & COMM_DIR_TX) { 1787737d5c6SDave Liu maccfg1 &= ~MACCFG1_ENABLE_TX; 1797737d5c6SDave Liu out_be32(&uec_regs->maccfg1, maccfg1); 1807737d5c6SDave Liu uec->mac_tx_enabled = 0; 1817737d5c6SDave Liu } 1827737d5c6SDave Liu 1837737d5c6SDave Liu if (mode & COMM_DIR_RX) { 1847737d5c6SDave Liu maccfg1 &= ~MACCFG1_ENABLE_RX; 1857737d5c6SDave Liu out_be32(&uec_regs->maccfg1, maccfg1); 1867737d5c6SDave Liu uec->mac_rx_enabled = 0; 1877737d5c6SDave Liu } 1887737d5c6SDave Liu 1897737d5c6SDave Liu return 0; 1907737d5c6SDave Liu } 1917737d5c6SDave Liu 1927737d5c6SDave Liu static int uec_graceful_stop_tx(uec_private_t *uec) 1937737d5c6SDave Liu { 1947737d5c6SDave Liu ucc_fast_t *uf_regs; 1957737d5c6SDave Liu u32 cecr_subblock; 1967737d5c6SDave Liu u32 ucce; 1977737d5c6SDave Liu 1987737d5c6SDave Liu if (!uec || !uec->uccf) { 1997737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 2007737d5c6SDave Liu return -EINVAL; 2017737d5c6SDave Liu } 2027737d5c6SDave Liu 2037737d5c6SDave Liu uf_regs = uec->uccf->uf_regs; 2047737d5c6SDave Liu 2057737d5c6SDave Liu /* Clear the grace stop event */ 2067737d5c6SDave Liu out_be32(&uf_regs->ucce, UCCE_GRA); 2077737d5c6SDave Liu 2087737d5c6SDave Liu /* Issue host command */ 2097737d5c6SDave Liu cecr_subblock = 2107737d5c6SDave Liu ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num); 2117737d5c6SDave Liu qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock, 2127737d5c6SDave Liu (u8)QE_CR_PROTOCOL_ETHERNET, 0); 2137737d5c6SDave Liu 2147737d5c6SDave Liu /* Wait for command to complete */ 2157737d5c6SDave Liu do { 2167737d5c6SDave Liu ucce = in_be32(&uf_regs->ucce); 2177737d5c6SDave Liu } while (! (ucce & UCCE_GRA)); 2187737d5c6SDave Liu 2197737d5c6SDave Liu uec->grace_stopped_tx = 1; 2207737d5c6SDave Liu 2217737d5c6SDave Liu return 0; 2227737d5c6SDave Liu } 2237737d5c6SDave Liu 2247737d5c6SDave Liu static int uec_graceful_stop_rx(uec_private_t *uec) 2257737d5c6SDave Liu { 2267737d5c6SDave Liu u32 cecr_subblock; 2277737d5c6SDave Liu u8 ack; 2287737d5c6SDave Liu 2297737d5c6SDave Liu if (!uec) { 2307737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 2317737d5c6SDave Liu return -EINVAL; 2327737d5c6SDave Liu } 2337737d5c6SDave Liu 2347737d5c6SDave Liu if (!uec->p_rx_glbl_pram) { 2357737d5c6SDave Liu printf("%s: No init rx global parameter\n", __FUNCTION__); 2367737d5c6SDave Liu return -EINVAL; 2377737d5c6SDave Liu } 2387737d5c6SDave Liu 2397737d5c6SDave Liu /* Clear acknowledge bit */ 2407737d5c6SDave Liu ack = uec->p_rx_glbl_pram->rxgstpack; 2417737d5c6SDave Liu ack &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX; 2427737d5c6SDave Liu uec->p_rx_glbl_pram->rxgstpack = ack; 2437737d5c6SDave Liu 2447737d5c6SDave Liu /* Keep issuing cmd and checking ack bit until it is asserted */ 2457737d5c6SDave Liu do { 2467737d5c6SDave Liu /* Issue host command */ 2477737d5c6SDave Liu cecr_subblock = 2487737d5c6SDave Liu ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num); 2497737d5c6SDave Liu qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock, 2507737d5c6SDave Liu (u8)QE_CR_PROTOCOL_ETHERNET, 0); 2517737d5c6SDave Liu ack = uec->p_rx_glbl_pram->rxgstpack; 2527737d5c6SDave Liu } while (! (ack & GRACEFUL_STOP_ACKNOWLEDGE_RX )); 2537737d5c6SDave Liu 2547737d5c6SDave Liu uec->grace_stopped_rx = 1; 2557737d5c6SDave Liu 2567737d5c6SDave Liu return 0; 2577737d5c6SDave Liu } 2587737d5c6SDave Liu 2597737d5c6SDave Liu static int uec_restart_tx(uec_private_t *uec) 2607737d5c6SDave Liu { 2617737d5c6SDave Liu u32 cecr_subblock; 2627737d5c6SDave Liu 2637737d5c6SDave Liu if (!uec || !uec->uec_info) { 2647737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 2657737d5c6SDave Liu return -EINVAL; 2667737d5c6SDave Liu } 2677737d5c6SDave Liu 2687737d5c6SDave Liu cecr_subblock = 2697737d5c6SDave Liu ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num); 2707737d5c6SDave Liu qe_issue_cmd(QE_RESTART_TX, cecr_subblock, 2717737d5c6SDave Liu (u8)QE_CR_PROTOCOL_ETHERNET, 0); 2727737d5c6SDave Liu 2737737d5c6SDave Liu uec->grace_stopped_tx = 0; 2747737d5c6SDave Liu 2757737d5c6SDave Liu return 0; 2767737d5c6SDave Liu } 2777737d5c6SDave Liu 2787737d5c6SDave Liu static int uec_restart_rx(uec_private_t *uec) 2797737d5c6SDave Liu { 2807737d5c6SDave Liu u32 cecr_subblock; 2817737d5c6SDave Liu 2827737d5c6SDave Liu if (!uec || !uec->uec_info) { 2837737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 2847737d5c6SDave Liu return -EINVAL; 2857737d5c6SDave Liu } 2867737d5c6SDave Liu 2877737d5c6SDave Liu cecr_subblock = 2887737d5c6SDave Liu ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num); 2897737d5c6SDave Liu qe_issue_cmd(QE_RESTART_RX, cecr_subblock, 2907737d5c6SDave Liu (u8)QE_CR_PROTOCOL_ETHERNET, 0); 2917737d5c6SDave Liu 2927737d5c6SDave Liu uec->grace_stopped_rx = 0; 2937737d5c6SDave Liu 2947737d5c6SDave Liu return 0; 2957737d5c6SDave Liu } 2967737d5c6SDave Liu 2977737d5c6SDave Liu static int uec_open(uec_private_t *uec, comm_dir_e mode) 2987737d5c6SDave Liu { 2997737d5c6SDave Liu ucc_fast_private_t *uccf; 3007737d5c6SDave Liu 3017737d5c6SDave Liu if (!uec || !uec->uccf) { 3027737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 3037737d5c6SDave Liu return -EINVAL; 3047737d5c6SDave Liu } 3057737d5c6SDave Liu uccf = uec->uccf; 3067737d5c6SDave Liu 3077737d5c6SDave Liu /* check if the UCC number is in range. */ 3087737d5c6SDave Liu if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) { 3097737d5c6SDave Liu printf("%s: ucc_num out of range.\n", __FUNCTION__); 3107737d5c6SDave Liu return -EINVAL; 3117737d5c6SDave Liu } 3127737d5c6SDave Liu 3137737d5c6SDave Liu /* Enable MAC */ 3147737d5c6SDave Liu uec_mac_enable(uec, mode); 3157737d5c6SDave Liu 3167737d5c6SDave Liu /* Enable UCC fast */ 3177737d5c6SDave Liu ucc_fast_enable(uccf, mode); 3187737d5c6SDave Liu 3197737d5c6SDave Liu /* RISC microcode start */ 3207737d5c6SDave Liu if ((mode & COMM_DIR_TX) && uec->grace_stopped_tx) { 3217737d5c6SDave Liu uec_restart_tx(uec); 3227737d5c6SDave Liu } 3237737d5c6SDave Liu if ((mode & COMM_DIR_RX) && uec->grace_stopped_rx) { 3247737d5c6SDave Liu uec_restart_rx(uec); 3257737d5c6SDave Liu } 3267737d5c6SDave Liu 3277737d5c6SDave Liu return 0; 3287737d5c6SDave Liu } 3297737d5c6SDave Liu 3307737d5c6SDave Liu static int uec_stop(uec_private_t *uec, comm_dir_e mode) 3317737d5c6SDave Liu { 3327737d5c6SDave Liu ucc_fast_private_t *uccf; 3337737d5c6SDave Liu 3347737d5c6SDave Liu if (!uec || !uec->uccf) { 3357737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 3367737d5c6SDave Liu return -EINVAL; 3377737d5c6SDave Liu } 3387737d5c6SDave Liu uccf = uec->uccf; 3397737d5c6SDave Liu 3407737d5c6SDave Liu /* check if the UCC number is in range. */ 3417737d5c6SDave Liu if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) { 3427737d5c6SDave Liu printf("%s: ucc_num out of range.\n", __FUNCTION__); 3437737d5c6SDave Liu return -EINVAL; 3447737d5c6SDave Liu } 3457737d5c6SDave Liu /* Stop any transmissions */ 3467737d5c6SDave Liu if ((mode & COMM_DIR_TX) && !uec->grace_stopped_tx) { 3477737d5c6SDave Liu uec_graceful_stop_tx(uec); 3487737d5c6SDave Liu } 3497737d5c6SDave Liu /* Stop any receptions */ 3507737d5c6SDave Liu if ((mode & COMM_DIR_RX) && !uec->grace_stopped_rx) { 3517737d5c6SDave Liu uec_graceful_stop_rx(uec); 3527737d5c6SDave Liu } 3537737d5c6SDave Liu 3547737d5c6SDave Liu /* Disable the UCC fast */ 3557737d5c6SDave Liu ucc_fast_disable(uec->uccf, mode); 3567737d5c6SDave Liu 3577737d5c6SDave Liu /* Disable the MAC */ 3587737d5c6SDave Liu uec_mac_disable(uec, mode); 3597737d5c6SDave Liu 3607737d5c6SDave Liu return 0; 3617737d5c6SDave Liu } 3627737d5c6SDave Liu 3637737d5c6SDave Liu static int uec_set_mac_duplex(uec_private_t *uec, int duplex) 3647737d5c6SDave Liu { 3657737d5c6SDave Liu uec_t *uec_regs; 3667737d5c6SDave Liu u32 maccfg2; 3677737d5c6SDave Liu 3687737d5c6SDave Liu if (!uec) { 3697737d5c6SDave Liu printf("%s: uec not initial\n", __FUNCTION__); 3707737d5c6SDave Liu return -EINVAL; 3717737d5c6SDave Liu } 3727737d5c6SDave Liu uec_regs = uec->uec_regs; 3737737d5c6SDave Liu 3747737d5c6SDave Liu if (duplex == DUPLEX_HALF) { 3757737d5c6SDave Liu maccfg2 = in_be32(&uec_regs->maccfg2); 3767737d5c6SDave Liu maccfg2 &= ~MACCFG2_FDX; 3777737d5c6SDave Liu out_be32(&uec_regs->maccfg2, maccfg2); 3787737d5c6SDave Liu } 3797737d5c6SDave Liu 3807737d5c6SDave Liu if (duplex == DUPLEX_FULL) { 3817737d5c6SDave Liu maccfg2 = in_be32(&uec_regs->maccfg2); 3827737d5c6SDave Liu maccfg2 |= MACCFG2_FDX; 3837737d5c6SDave Liu out_be32(&uec_regs->maccfg2, maccfg2); 3847737d5c6SDave Liu } 3857737d5c6SDave Liu 3867737d5c6SDave Liu return 0; 3877737d5c6SDave Liu } 3887737d5c6SDave Liu 3897737d5c6SDave Liu static int uec_set_mac_if_mode(uec_private_t *uec, enet_interface_e if_mode) 3907737d5c6SDave Liu { 3917737d5c6SDave Liu enet_interface_e enet_if_mode; 3927737d5c6SDave Liu uec_info_t *uec_info; 3937737d5c6SDave Liu uec_t *uec_regs; 3947737d5c6SDave Liu u32 upsmr; 3957737d5c6SDave Liu u32 maccfg2; 3967737d5c6SDave Liu 3977737d5c6SDave Liu if (!uec) { 3987737d5c6SDave Liu printf("%s: uec not initial\n", __FUNCTION__); 3997737d5c6SDave Liu return -EINVAL; 4007737d5c6SDave Liu } 4017737d5c6SDave Liu 4027737d5c6SDave Liu uec_info = uec->uec_info; 4037737d5c6SDave Liu uec_regs = uec->uec_regs; 4047737d5c6SDave Liu enet_if_mode = if_mode; 4057737d5c6SDave Liu 4067737d5c6SDave Liu maccfg2 = in_be32(&uec_regs->maccfg2); 4077737d5c6SDave Liu maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK; 4087737d5c6SDave Liu 4097737d5c6SDave Liu upsmr = in_be32(&uec->uccf->uf_regs->upsmr); 4107737d5c6SDave Liu upsmr &= ~(UPSMR_RPM | UPSMR_TBIM | UPSMR_R10M | UPSMR_RMM); 4117737d5c6SDave Liu 4127737d5c6SDave Liu switch (enet_if_mode) { 4137737d5c6SDave Liu case ENET_100_MII: 4147737d5c6SDave Liu case ENET_10_MII: 4157737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE; 4167737d5c6SDave Liu break; 4177737d5c6SDave Liu case ENET_1000_GMII: 4187737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE; 4197737d5c6SDave Liu break; 4207737d5c6SDave Liu case ENET_1000_TBI: 4217737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE; 4227737d5c6SDave Liu upsmr |= UPSMR_TBIM; 4237737d5c6SDave Liu break; 4247737d5c6SDave Liu case ENET_1000_RTBI: 4257737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE; 4267737d5c6SDave Liu upsmr |= (UPSMR_RPM | UPSMR_TBIM); 4277737d5c6SDave Liu break; 4286a600c3aSAnton Vorontsov case ENET_1000_RGMII_RXID: 4297737d5c6SDave Liu case ENET_1000_RGMII: 4307737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE; 4317737d5c6SDave Liu upsmr |= UPSMR_RPM; 4327737d5c6SDave Liu break; 4337737d5c6SDave Liu case ENET_100_RGMII: 4347737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE; 4357737d5c6SDave Liu upsmr |= UPSMR_RPM; 4367737d5c6SDave Liu break; 4377737d5c6SDave Liu case ENET_10_RGMII: 4387737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE; 4397737d5c6SDave Liu upsmr |= (UPSMR_RPM | UPSMR_R10M); 4407737d5c6SDave Liu break; 4417737d5c6SDave Liu case ENET_100_RMII: 4427737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE; 4437737d5c6SDave Liu upsmr |= UPSMR_RMM; 4447737d5c6SDave Liu break; 4457737d5c6SDave Liu case ENET_10_RMII: 4467737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE; 4477737d5c6SDave Liu upsmr |= (UPSMR_R10M | UPSMR_RMM); 4487737d5c6SDave Liu break; 4497737d5c6SDave Liu default: 4507737d5c6SDave Liu return -EINVAL; 4517737d5c6SDave Liu break; 4527737d5c6SDave Liu } 4537737d5c6SDave Liu out_be32(&uec_regs->maccfg2, maccfg2); 4547737d5c6SDave Liu out_be32(&uec->uccf->uf_regs->upsmr, upsmr); 4557737d5c6SDave Liu 4567737d5c6SDave Liu return 0; 4577737d5c6SDave Liu } 4587737d5c6SDave Liu 459da9d4610SAndy Fleming static int init_mii_management_configuration(uec_mii_t *uec_mii_regs) 4607737d5c6SDave Liu { 4617737d5c6SDave Liu uint timeout = 0x1000; 4627737d5c6SDave Liu u32 miimcfg = 0; 4637737d5c6SDave Liu 464da9d4610SAndy Fleming miimcfg = in_be32(&uec_mii_regs->miimcfg); 4657737d5c6SDave Liu miimcfg |= MIIMCFG_MNGMNT_CLC_DIV_INIT_VALUE; 466da9d4610SAndy Fleming out_be32(&uec_mii_regs->miimcfg, miimcfg); 4677737d5c6SDave Liu 4687737d5c6SDave Liu /* Wait until the bus is free */ 469da9d4610SAndy Fleming while ((in_be32(&uec_mii_regs->miimcfg) & MIIMIND_BUSY) && timeout--); 4707737d5c6SDave Liu if (timeout <= 0) { 4717737d5c6SDave Liu printf("%s: The MII Bus is stuck!", __FUNCTION__); 4727737d5c6SDave Liu return -ETIMEDOUT; 4737737d5c6SDave Liu } 4747737d5c6SDave Liu 4757737d5c6SDave Liu return 0; 4767737d5c6SDave Liu } 4777737d5c6SDave Liu 4787737d5c6SDave Liu static int init_phy(struct eth_device *dev) 4797737d5c6SDave Liu { 4807737d5c6SDave Liu uec_private_t *uec; 481da9d4610SAndy Fleming uec_mii_t *umii_regs; 4827737d5c6SDave Liu struct uec_mii_info *mii_info; 4837737d5c6SDave Liu struct phy_info *curphy; 4847737d5c6SDave Liu int err; 4857737d5c6SDave Liu 4867737d5c6SDave Liu uec = (uec_private_t *)dev->priv; 487da9d4610SAndy Fleming umii_regs = uec->uec_mii_regs; 4887737d5c6SDave Liu 4897737d5c6SDave Liu uec->oldlink = 0; 4907737d5c6SDave Liu uec->oldspeed = 0; 4917737d5c6SDave Liu uec->oldduplex = -1; 4927737d5c6SDave Liu 4937737d5c6SDave Liu mii_info = malloc(sizeof(*mii_info)); 4947737d5c6SDave Liu if (!mii_info) { 4957737d5c6SDave Liu printf("%s: Could not allocate mii_info", dev->name); 4967737d5c6SDave Liu return -ENOMEM; 4977737d5c6SDave Liu } 4987737d5c6SDave Liu memset(mii_info, 0, sizeof(*mii_info)); 4997737d5c6SDave Liu 50024c3aca3SDave Liu if (uec->uec_info->uf_info.eth_type == GIGA_ETH) { 5017737d5c6SDave Liu mii_info->speed = SPEED_1000; 50224c3aca3SDave Liu } else { 50324c3aca3SDave Liu mii_info->speed = SPEED_100; 50424c3aca3SDave Liu } 50524c3aca3SDave Liu 5067737d5c6SDave Liu mii_info->duplex = DUPLEX_FULL; 5077737d5c6SDave Liu mii_info->pause = 0; 5087737d5c6SDave Liu mii_info->link = 1; 5097737d5c6SDave Liu 5107737d5c6SDave Liu mii_info->advertising = (ADVERTISED_10baseT_Half | 5117737d5c6SDave Liu ADVERTISED_10baseT_Full | 5127737d5c6SDave Liu ADVERTISED_100baseT_Half | 5137737d5c6SDave Liu ADVERTISED_100baseT_Full | 5147737d5c6SDave Liu ADVERTISED_1000baseT_Full); 5157737d5c6SDave Liu mii_info->autoneg = 1; 5167737d5c6SDave Liu mii_info->mii_id = uec->uec_info->phy_address; 5177737d5c6SDave Liu mii_info->dev = dev; 5187737d5c6SDave Liu 519da9d4610SAndy Fleming mii_info->mdio_read = &uec_read_phy_reg; 520da9d4610SAndy Fleming mii_info->mdio_write = &uec_write_phy_reg; 5217737d5c6SDave Liu 5227737d5c6SDave Liu uec->mii_info = mii_info; 5237737d5c6SDave Liu 524ee62ed32SKim Phillips qe_set_mii_clk_src(uec->uec_info->uf_info.ucc_num); 525ee62ed32SKim Phillips 526da9d4610SAndy Fleming if (init_mii_management_configuration(umii_regs)) { 5277737d5c6SDave Liu printf("%s: The MII Bus is stuck!", dev->name); 5287737d5c6SDave Liu err = -1; 5297737d5c6SDave Liu goto bus_fail; 5307737d5c6SDave Liu } 5317737d5c6SDave Liu 5327737d5c6SDave Liu /* get info for this PHY */ 533da9d4610SAndy Fleming curphy = uec_get_phy_info(uec->mii_info); 5347737d5c6SDave Liu if (!curphy) { 5357737d5c6SDave Liu printf("%s: No PHY found", dev->name); 5367737d5c6SDave Liu err = -1; 5377737d5c6SDave Liu goto no_phy; 5387737d5c6SDave Liu } 5397737d5c6SDave Liu 5407737d5c6SDave Liu mii_info->phyinfo = curphy; 5417737d5c6SDave Liu 5427737d5c6SDave Liu /* Run the commands which initialize the PHY */ 5437737d5c6SDave Liu if (curphy->init) { 5447737d5c6SDave Liu err = curphy->init(uec->mii_info); 5457737d5c6SDave Liu if (err) 5467737d5c6SDave Liu goto phy_init_fail; 5477737d5c6SDave Liu } 5487737d5c6SDave Liu 5497737d5c6SDave Liu return 0; 5507737d5c6SDave Liu 5517737d5c6SDave Liu phy_init_fail: 5527737d5c6SDave Liu no_phy: 5537737d5c6SDave Liu bus_fail: 5547737d5c6SDave Liu free(mii_info); 5557737d5c6SDave Liu return err; 5567737d5c6SDave Liu } 5577737d5c6SDave Liu 5587737d5c6SDave Liu static void adjust_link(struct eth_device *dev) 5597737d5c6SDave Liu { 5607737d5c6SDave Liu uec_private_t *uec = (uec_private_t *)dev->priv; 5617737d5c6SDave Liu uec_t *uec_regs; 5627737d5c6SDave Liu struct uec_mii_info *mii_info = uec->mii_info; 5637737d5c6SDave Liu 5647737d5c6SDave Liu extern void change_phy_interface_mode(struct eth_device *dev, 5657737d5c6SDave Liu enet_interface_e mode); 5667737d5c6SDave Liu uec_regs = uec->uec_regs; 5677737d5c6SDave Liu 5687737d5c6SDave Liu if (mii_info->link) { 5697737d5c6SDave Liu /* Now we make sure that we can be in full duplex mode. 5707737d5c6SDave Liu * If not, we operate in half-duplex mode. */ 5717737d5c6SDave Liu if (mii_info->duplex != uec->oldduplex) { 5727737d5c6SDave Liu if (!(mii_info->duplex)) { 5737737d5c6SDave Liu uec_set_mac_duplex(uec, DUPLEX_HALF); 5747737d5c6SDave Liu printf("%s: Half Duplex\n", dev->name); 5757737d5c6SDave Liu } else { 5767737d5c6SDave Liu uec_set_mac_duplex(uec, DUPLEX_FULL); 5777737d5c6SDave Liu printf("%s: Full Duplex\n", dev->name); 5787737d5c6SDave Liu } 5797737d5c6SDave Liu uec->oldduplex = mii_info->duplex; 5807737d5c6SDave Liu } 5817737d5c6SDave Liu 5827737d5c6SDave Liu if (mii_info->speed != uec->oldspeed) { 58324c3aca3SDave Liu if (uec->uec_info->uf_info.eth_type == GIGA_ETH) { 5847737d5c6SDave Liu switch (mii_info->speed) { 5857737d5c6SDave Liu case 1000: 5867737d5c6SDave Liu break; 5877737d5c6SDave Liu case 100: 5887737d5c6SDave Liu printf ("switching to rgmii 100\n"); 5897737d5c6SDave Liu /* change phy to rgmii 100 */ 5907737d5c6SDave Liu change_phy_interface_mode(dev, 5917737d5c6SDave Liu ENET_100_RGMII); 5927737d5c6SDave Liu /* change the MAC interface mode */ 5937737d5c6SDave Liu uec_set_mac_if_mode(uec,ENET_100_RGMII); 5947737d5c6SDave Liu break; 5957737d5c6SDave Liu case 10: 5967737d5c6SDave Liu printf ("switching to rgmii 10\n"); 5977737d5c6SDave Liu /* change phy to rgmii 10 */ 5987737d5c6SDave Liu change_phy_interface_mode(dev, 5997737d5c6SDave Liu ENET_10_RGMII); 6007737d5c6SDave Liu /* change the MAC interface mode */ 6017737d5c6SDave Liu uec_set_mac_if_mode(uec,ENET_10_RGMII); 6027737d5c6SDave Liu break; 6037737d5c6SDave Liu default: 6047737d5c6SDave Liu printf("%s: Ack,Speed(%d)is illegal\n", 6057737d5c6SDave Liu dev->name, mii_info->speed); 6067737d5c6SDave Liu break; 6077737d5c6SDave Liu } 60824c3aca3SDave Liu } 6097737d5c6SDave Liu 6107737d5c6SDave Liu printf("%s: Speed %dBT\n", dev->name, mii_info->speed); 6117737d5c6SDave Liu uec->oldspeed = mii_info->speed; 6127737d5c6SDave Liu } 6137737d5c6SDave Liu 6147737d5c6SDave Liu if (!uec->oldlink) { 6157737d5c6SDave Liu printf("%s: Link is up\n", dev->name); 6167737d5c6SDave Liu uec->oldlink = 1; 6177737d5c6SDave Liu } 6187737d5c6SDave Liu 6197737d5c6SDave Liu } else { /* if (mii_info->link) */ 6207737d5c6SDave Liu if (uec->oldlink) { 6217737d5c6SDave Liu printf("%s: Link is down\n", dev->name); 6227737d5c6SDave Liu uec->oldlink = 0; 6237737d5c6SDave Liu uec->oldspeed = 0; 6247737d5c6SDave Liu uec->oldduplex = -1; 6257737d5c6SDave Liu } 6267737d5c6SDave Liu } 6277737d5c6SDave Liu } 6287737d5c6SDave Liu 6297737d5c6SDave Liu static void phy_change(struct eth_device *dev) 6307737d5c6SDave Liu { 6317737d5c6SDave Liu uec_private_t *uec = (uec_private_t *)dev->priv; 6327737d5c6SDave Liu 6337737d5c6SDave Liu /* Update the link, speed, duplex */ 634ee62ed32SKim Phillips uec->mii_info->phyinfo->read_status(uec->mii_info); 6357737d5c6SDave Liu 6367737d5c6SDave Liu /* Adjust the interface according to speed */ 6377737d5c6SDave Liu adjust_link(dev); 6387737d5c6SDave Liu } 6397737d5c6SDave Liu 640*d9d78ee4SBen Warren #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \ 641*d9d78ee4SBen Warren && !defined(BITBANGMII) 642*d9d78ee4SBen Warren 643*d9d78ee4SBen Warren /* 644*d9d78ee4SBen Warren * Read a MII PHY register. 645*d9d78ee4SBen Warren * 646*d9d78ee4SBen Warren * Returns: 647*d9d78ee4SBen Warren * 0 on success 648*d9d78ee4SBen Warren */ 649*d9d78ee4SBen Warren static int uec_miiphy_read(char *devname, unsigned char addr, 650*d9d78ee4SBen Warren unsigned char reg, unsigned short *value) 651*d9d78ee4SBen Warren { 652*d9d78ee4SBen Warren *value = uec_read_phy_reg(devlist[0], addr, reg); 653*d9d78ee4SBen Warren 654*d9d78ee4SBen Warren return 0; 655*d9d78ee4SBen Warren } 656*d9d78ee4SBen Warren 657*d9d78ee4SBen Warren /* 658*d9d78ee4SBen Warren * Write a MII PHY register. 659*d9d78ee4SBen Warren * 660*d9d78ee4SBen Warren * Returns: 661*d9d78ee4SBen Warren * 0 on success 662*d9d78ee4SBen Warren */ 663*d9d78ee4SBen Warren static int uec_miiphy_write(char *devname, unsigned char addr, 664*d9d78ee4SBen Warren unsigned char reg, unsigned short value) 665*d9d78ee4SBen Warren { 666*d9d78ee4SBen Warren uec_write_phy_reg(devlist[0], addr, reg, value); 667*d9d78ee4SBen Warren 668*d9d78ee4SBen Warren return 0; 669*d9d78ee4SBen Warren } 670*d9d78ee4SBen Warren 671*d9d78ee4SBen Warren #endif 672*d9d78ee4SBen Warren 6737737d5c6SDave Liu static int uec_set_mac_address(uec_private_t *uec, u8 *mac_addr) 6747737d5c6SDave Liu { 6757737d5c6SDave Liu uec_t *uec_regs; 6767737d5c6SDave Liu u32 mac_addr1; 6777737d5c6SDave Liu u32 mac_addr2; 6787737d5c6SDave Liu 6797737d5c6SDave Liu if (!uec) { 6807737d5c6SDave Liu printf("%s: uec not initial\n", __FUNCTION__); 6817737d5c6SDave Liu return -EINVAL; 6827737d5c6SDave Liu } 6837737d5c6SDave Liu 6847737d5c6SDave Liu uec_regs = uec->uec_regs; 6857737d5c6SDave Liu 6867737d5c6SDave Liu /* if a station address of 0x12345678ABCD, perform a write to 6877737d5c6SDave Liu MACSTNADDR1 of 0xCDAB7856, 6887737d5c6SDave Liu MACSTNADDR2 of 0x34120000 */ 6897737d5c6SDave Liu 6907737d5c6SDave Liu mac_addr1 = (mac_addr[5] << 24) | (mac_addr[4] << 16) | \ 6917737d5c6SDave Liu (mac_addr[3] << 8) | (mac_addr[2]); 6927737d5c6SDave Liu out_be32(&uec_regs->macstnaddr1, mac_addr1); 6937737d5c6SDave Liu 6947737d5c6SDave Liu mac_addr2 = ((mac_addr[1] << 24) | (mac_addr[0] << 16)) & 0xffff0000; 6957737d5c6SDave Liu out_be32(&uec_regs->macstnaddr2, mac_addr2); 6967737d5c6SDave Liu 6977737d5c6SDave Liu return 0; 6987737d5c6SDave Liu } 6997737d5c6SDave Liu 7007737d5c6SDave Liu static int uec_convert_threads_num(uec_num_of_threads_e threads_num, 7017737d5c6SDave Liu int *threads_num_ret) 7027737d5c6SDave Liu { 7037737d5c6SDave Liu int num_threads_numerica; 7047737d5c6SDave Liu 7057737d5c6SDave Liu switch (threads_num) { 7067737d5c6SDave Liu case UEC_NUM_OF_THREADS_1: 7077737d5c6SDave Liu num_threads_numerica = 1; 7087737d5c6SDave Liu break; 7097737d5c6SDave Liu case UEC_NUM_OF_THREADS_2: 7107737d5c6SDave Liu num_threads_numerica = 2; 7117737d5c6SDave Liu break; 7127737d5c6SDave Liu case UEC_NUM_OF_THREADS_4: 7137737d5c6SDave Liu num_threads_numerica = 4; 7147737d5c6SDave Liu break; 7157737d5c6SDave Liu case UEC_NUM_OF_THREADS_6: 7167737d5c6SDave Liu num_threads_numerica = 6; 7177737d5c6SDave Liu break; 7187737d5c6SDave Liu case UEC_NUM_OF_THREADS_8: 7197737d5c6SDave Liu num_threads_numerica = 8; 7207737d5c6SDave Liu break; 7217737d5c6SDave Liu default: 7227737d5c6SDave Liu printf("%s: Bad number of threads value.", 7237737d5c6SDave Liu __FUNCTION__); 7247737d5c6SDave Liu return -EINVAL; 7257737d5c6SDave Liu } 7267737d5c6SDave Liu 7277737d5c6SDave Liu *threads_num_ret = num_threads_numerica; 7287737d5c6SDave Liu 7297737d5c6SDave Liu return 0; 7307737d5c6SDave Liu } 7317737d5c6SDave Liu 7327737d5c6SDave Liu static void uec_init_tx_parameter(uec_private_t *uec, int num_threads_tx) 7337737d5c6SDave Liu { 7347737d5c6SDave Liu uec_info_t *uec_info; 7357737d5c6SDave Liu u32 end_bd; 7367737d5c6SDave Liu u8 bmrx = 0; 7377737d5c6SDave Liu int i; 7387737d5c6SDave Liu 7397737d5c6SDave Liu uec_info = uec->uec_info; 7407737d5c6SDave Liu 7417737d5c6SDave Liu /* Alloc global Tx parameter RAM page */ 7427737d5c6SDave Liu uec->tx_glbl_pram_offset = qe_muram_alloc( 7437737d5c6SDave Liu sizeof(uec_tx_global_pram_t), 7447737d5c6SDave Liu UEC_TX_GLOBAL_PRAM_ALIGNMENT); 7457737d5c6SDave Liu uec->p_tx_glbl_pram = (uec_tx_global_pram_t *) 7467737d5c6SDave Liu qe_muram_addr(uec->tx_glbl_pram_offset); 7477737d5c6SDave Liu 7487737d5c6SDave Liu /* Zero the global Tx prameter RAM */ 7497737d5c6SDave Liu memset(uec->p_tx_glbl_pram, 0, sizeof(uec_tx_global_pram_t)); 7507737d5c6SDave Liu 7517737d5c6SDave Liu /* Init global Tx parameter RAM */ 7527737d5c6SDave Liu 7537737d5c6SDave Liu /* TEMODER, RMON statistics disable, one Tx queue */ 7547737d5c6SDave Liu out_be16(&uec->p_tx_glbl_pram->temoder, TEMODER_INIT_VALUE); 7557737d5c6SDave Liu 7567737d5c6SDave Liu /* SQPTR */ 7577737d5c6SDave Liu uec->send_q_mem_reg_offset = qe_muram_alloc( 7587737d5c6SDave Liu sizeof(uec_send_queue_qd_t), 7597737d5c6SDave Liu UEC_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT); 7607737d5c6SDave Liu uec->p_send_q_mem_reg = (uec_send_queue_mem_region_t *) 7617737d5c6SDave Liu qe_muram_addr(uec->send_q_mem_reg_offset); 7627737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->sqptr, uec->send_q_mem_reg_offset); 7637737d5c6SDave Liu 7647737d5c6SDave Liu /* Setup the table with TxBDs ring */ 7657737d5c6SDave Liu end_bd = (u32)uec->p_tx_bd_ring + (uec_info->tx_bd_ring_len - 1) 7667737d5c6SDave Liu * SIZEOFBD; 7677737d5c6SDave Liu out_be32(&uec->p_send_q_mem_reg->sqqd[0].bd_ring_base, 7687737d5c6SDave Liu (u32)(uec->p_tx_bd_ring)); 7697737d5c6SDave Liu out_be32(&uec->p_send_q_mem_reg->sqqd[0].last_bd_completed_address, 7707737d5c6SDave Liu end_bd); 7717737d5c6SDave Liu 7727737d5c6SDave Liu /* Scheduler Base Pointer, we have only one Tx queue, no need it */ 7737737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->schedulerbasepointer, 0); 7747737d5c6SDave Liu 7757737d5c6SDave Liu /* TxRMON Base Pointer, TxRMON disable, we don't need it */ 7767737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->txrmonbaseptr, 0); 7777737d5c6SDave Liu 7787737d5c6SDave Liu /* TSTATE, global snooping, big endian, the CSB bus selected */ 7797737d5c6SDave Liu bmrx = BMR_INIT_VALUE; 7807737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->tstate, ((u32)(bmrx) << BMR_SHIFT)); 7817737d5c6SDave Liu 7827737d5c6SDave Liu /* IPH_Offset */ 7837737d5c6SDave Liu for (i = 0; i < MAX_IPH_OFFSET_ENTRY; i++) { 7847737d5c6SDave Liu out_8(&uec->p_tx_glbl_pram->iphoffset[i], 0); 7857737d5c6SDave Liu } 7867737d5c6SDave Liu 7877737d5c6SDave Liu /* VTAG table */ 7887737d5c6SDave Liu for (i = 0; i < UEC_TX_VTAG_TABLE_ENTRY_MAX; i++) { 7897737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->vtagtable[i], 0); 7907737d5c6SDave Liu } 7917737d5c6SDave Liu 7927737d5c6SDave Liu /* TQPTR */ 7937737d5c6SDave Liu uec->thread_dat_tx_offset = qe_muram_alloc( 7947737d5c6SDave Liu num_threads_tx * sizeof(uec_thread_data_tx_t) + 7957737d5c6SDave Liu 32 *(num_threads_tx == 1), UEC_THREAD_DATA_ALIGNMENT); 7967737d5c6SDave Liu 7977737d5c6SDave Liu uec->p_thread_data_tx = (uec_thread_data_tx_t *) 7987737d5c6SDave Liu qe_muram_addr(uec->thread_dat_tx_offset); 7997737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->tqptr, uec->thread_dat_tx_offset); 8007737d5c6SDave Liu } 8017737d5c6SDave Liu 8027737d5c6SDave Liu static void uec_init_rx_parameter(uec_private_t *uec, int num_threads_rx) 8037737d5c6SDave Liu { 8047737d5c6SDave Liu u8 bmrx = 0; 8057737d5c6SDave Liu int i; 8067737d5c6SDave Liu uec_82xx_address_filtering_pram_t *p_af_pram; 8077737d5c6SDave Liu 8087737d5c6SDave Liu /* Allocate global Rx parameter RAM page */ 8097737d5c6SDave Liu uec->rx_glbl_pram_offset = qe_muram_alloc( 8107737d5c6SDave Liu sizeof(uec_rx_global_pram_t), UEC_RX_GLOBAL_PRAM_ALIGNMENT); 8117737d5c6SDave Liu uec->p_rx_glbl_pram = (uec_rx_global_pram_t *) 8127737d5c6SDave Liu qe_muram_addr(uec->rx_glbl_pram_offset); 8137737d5c6SDave Liu 8147737d5c6SDave Liu /* Zero Global Rx parameter RAM */ 8157737d5c6SDave Liu memset(uec->p_rx_glbl_pram, 0, sizeof(uec_rx_global_pram_t)); 8167737d5c6SDave Liu 8177737d5c6SDave Liu /* Init global Rx parameter RAM */ 8187737d5c6SDave Liu /* REMODER, Extended feature mode disable, VLAN disable, 8197737d5c6SDave Liu LossLess flow control disable, Receive firmware statisic disable, 8207737d5c6SDave Liu Extended address parsing mode disable, One Rx queues, 8217737d5c6SDave Liu Dynamic maximum/minimum frame length disable, IP checksum check 8227737d5c6SDave Liu disable, IP address alignment disable 8237737d5c6SDave Liu */ 8247737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->remoder, REMODER_INIT_VALUE); 8257737d5c6SDave Liu 8267737d5c6SDave Liu /* RQPTR */ 8277737d5c6SDave Liu uec->thread_dat_rx_offset = qe_muram_alloc( 8287737d5c6SDave Liu num_threads_rx * sizeof(uec_thread_data_rx_t), 8297737d5c6SDave Liu UEC_THREAD_DATA_ALIGNMENT); 8307737d5c6SDave Liu uec->p_thread_data_rx = (uec_thread_data_rx_t *) 8317737d5c6SDave Liu qe_muram_addr(uec->thread_dat_rx_offset); 8327737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->rqptr, uec->thread_dat_rx_offset); 8337737d5c6SDave Liu 8347737d5c6SDave Liu /* Type_or_Len */ 8357737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->typeorlen, 3072); 8367737d5c6SDave Liu 8377737d5c6SDave Liu /* RxRMON base pointer, we don't need it */ 8387737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->rxrmonbaseptr, 0); 8397737d5c6SDave Liu 8407737d5c6SDave Liu /* IntCoalescingPTR, we don't need it, no interrupt */ 8417737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->intcoalescingptr, 0); 8427737d5c6SDave Liu 8437737d5c6SDave Liu /* RSTATE, global snooping, big endian, the CSB bus selected */ 8447737d5c6SDave Liu bmrx = BMR_INIT_VALUE; 8457737d5c6SDave Liu out_8(&uec->p_rx_glbl_pram->rstate, bmrx); 8467737d5c6SDave Liu 8477737d5c6SDave Liu /* MRBLR */ 8487737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->mrblr, MAX_RXBUF_LEN); 8497737d5c6SDave Liu 8507737d5c6SDave Liu /* RBDQPTR */ 8517737d5c6SDave Liu uec->rx_bd_qs_tbl_offset = qe_muram_alloc( 8527737d5c6SDave Liu sizeof(uec_rx_bd_queues_entry_t) + \ 8537737d5c6SDave Liu sizeof(uec_rx_prefetched_bds_t), 8547737d5c6SDave Liu UEC_RX_BD_QUEUES_ALIGNMENT); 8557737d5c6SDave Liu uec->p_rx_bd_qs_tbl = (uec_rx_bd_queues_entry_t *) 8567737d5c6SDave Liu qe_muram_addr(uec->rx_bd_qs_tbl_offset); 8577737d5c6SDave Liu 8587737d5c6SDave Liu /* Zero it */ 8597737d5c6SDave Liu memset(uec->p_rx_bd_qs_tbl, 0, sizeof(uec_rx_bd_queues_entry_t) + \ 8607737d5c6SDave Liu sizeof(uec_rx_prefetched_bds_t)); 8617737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->rbdqptr, uec->rx_bd_qs_tbl_offset); 8627737d5c6SDave Liu out_be32(&uec->p_rx_bd_qs_tbl->externalbdbaseptr, 8637737d5c6SDave Liu (u32)uec->p_rx_bd_ring); 8647737d5c6SDave Liu 8657737d5c6SDave Liu /* MFLR */ 8667737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->mflr, MAX_FRAME_LEN); 8677737d5c6SDave Liu /* MINFLR */ 8687737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->minflr, MIN_FRAME_LEN); 8697737d5c6SDave Liu /* MAXD1 */ 8707737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->maxd1, MAX_DMA1_LEN); 8717737d5c6SDave Liu /* MAXD2 */ 8727737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->maxd2, MAX_DMA2_LEN); 8737737d5c6SDave Liu /* ECAM_PTR */ 8747737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->ecamptr, 0); 8757737d5c6SDave Liu /* L2QT */ 8767737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->l2qt, 0); 8777737d5c6SDave Liu /* L3QT */ 8787737d5c6SDave Liu for (i = 0; i < 8; i++) { 8797737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->l3qt[i], 0); 8807737d5c6SDave Liu } 8817737d5c6SDave Liu 8827737d5c6SDave Liu /* VLAN_TYPE */ 8837737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->vlantype, 0x8100); 8847737d5c6SDave Liu /* TCI */ 8857737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->vlantci, 0); 8867737d5c6SDave Liu 8877737d5c6SDave Liu /* Clear PQ2 style address filtering hash table */ 8887737d5c6SDave Liu p_af_pram = (uec_82xx_address_filtering_pram_t *) \ 8897737d5c6SDave Liu uec->p_rx_glbl_pram->addressfiltering; 8907737d5c6SDave Liu 8917737d5c6SDave Liu p_af_pram->iaddr_h = 0; 8927737d5c6SDave Liu p_af_pram->iaddr_l = 0; 8937737d5c6SDave Liu p_af_pram->gaddr_h = 0; 8947737d5c6SDave Liu p_af_pram->gaddr_l = 0; 8957737d5c6SDave Liu } 8967737d5c6SDave Liu 8977737d5c6SDave Liu static int uec_issue_init_enet_rxtx_cmd(uec_private_t *uec, 8987737d5c6SDave Liu int thread_tx, int thread_rx) 8997737d5c6SDave Liu { 9007737d5c6SDave Liu uec_init_cmd_pram_t *p_init_enet_param; 9017737d5c6SDave Liu u32 init_enet_param_offset; 9027737d5c6SDave Liu uec_info_t *uec_info; 9037737d5c6SDave Liu int i; 9047737d5c6SDave Liu int snum; 9057737d5c6SDave Liu u32 init_enet_offset; 9067737d5c6SDave Liu u32 entry_val; 9077737d5c6SDave Liu u32 command; 9087737d5c6SDave Liu u32 cecr_subblock; 9097737d5c6SDave Liu 9107737d5c6SDave Liu uec_info = uec->uec_info; 9117737d5c6SDave Liu 9127737d5c6SDave Liu /* Allocate init enet command parameter */ 9137737d5c6SDave Liu uec->init_enet_param_offset = qe_muram_alloc( 9147737d5c6SDave Liu sizeof(uec_init_cmd_pram_t), 4); 9157737d5c6SDave Liu init_enet_param_offset = uec->init_enet_param_offset; 9167737d5c6SDave Liu uec->p_init_enet_param = (uec_init_cmd_pram_t *) 9177737d5c6SDave Liu qe_muram_addr(uec->init_enet_param_offset); 9187737d5c6SDave Liu 9197737d5c6SDave Liu /* Zero init enet command struct */ 9207737d5c6SDave Liu memset((void *)uec->p_init_enet_param, 0, sizeof(uec_init_cmd_pram_t)); 9217737d5c6SDave Liu 9227737d5c6SDave Liu /* Init the command struct */ 9237737d5c6SDave Liu p_init_enet_param = uec->p_init_enet_param; 9247737d5c6SDave Liu p_init_enet_param->resinit0 = ENET_INIT_PARAM_MAGIC_RES_INIT0; 9257737d5c6SDave Liu p_init_enet_param->resinit1 = ENET_INIT_PARAM_MAGIC_RES_INIT1; 9267737d5c6SDave Liu p_init_enet_param->resinit2 = ENET_INIT_PARAM_MAGIC_RES_INIT2; 9277737d5c6SDave Liu p_init_enet_param->resinit3 = ENET_INIT_PARAM_MAGIC_RES_INIT3; 9287737d5c6SDave Liu p_init_enet_param->resinit4 = ENET_INIT_PARAM_MAGIC_RES_INIT4; 9297737d5c6SDave Liu p_init_enet_param->largestexternallookupkeysize = 0; 9307737d5c6SDave Liu 9317737d5c6SDave Liu p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_rx) 9327737d5c6SDave Liu << ENET_INIT_PARAM_RGF_SHIFT; 9337737d5c6SDave Liu p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_tx) 9347737d5c6SDave Liu << ENET_INIT_PARAM_TGF_SHIFT; 9357737d5c6SDave Liu 9367737d5c6SDave Liu /* Init Rx global parameter pointer */ 9377737d5c6SDave Liu p_init_enet_param->rgftgfrxglobal |= uec->rx_glbl_pram_offset | 9387737d5c6SDave Liu (u32)uec_info->riscRx; 9397737d5c6SDave Liu 9407737d5c6SDave Liu /* Init Rx threads */ 9417737d5c6SDave Liu for (i = 0; i < (thread_rx + 1); i++) { 9427737d5c6SDave Liu if ((snum = qe_get_snum()) < 0) { 9437737d5c6SDave Liu printf("%s can not get snum\n", __FUNCTION__); 9447737d5c6SDave Liu return -ENOMEM; 9457737d5c6SDave Liu } 9467737d5c6SDave Liu 9477737d5c6SDave Liu if (i==0) { 9487737d5c6SDave Liu init_enet_offset = 0; 9497737d5c6SDave Liu } else { 9507737d5c6SDave Liu init_enet_offset = qe_muram_alloc( 9517737d5c6SDave Liu sizeof(uec_thread_rx_pram_t), 9527737d5c6SDave Liu UEC_THREAD_RX_PRAM_ALIGNMENT); 9537737d5c6SDave Liu } 9547737d5c6SDave Liu 9557737d5c6SDave Liu entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) | 9567737d5c6SDave Liu init_enet_offset | (u32)uec_info->riscRx; 9577737d5c6SDave Liu p_init_enet_param->rxthread[i] = entry_val; 9587737d5c6SDave Liu } 9597737d5c6SDave Liu 9607737d5c6SDave Liu /* Init Tx global parameter pointer */ 9617737d5c6SDave Liu p_init_enet_param->txglobal = uec->tx_glbl_pram_offset | 9627737d5c6SDave Liu (u32)uec_info->riscTx; 9637737d5c6SDave Liu 9647737d5c6SDave Liu /* Init Tx threads */ 9657737d5c6SDave Liu for (i = 0; i < thread_tx; i++) { 9667737d5c6SDave Liu if ((snum = qe_get_snum()) < 0) { 9677737d5c6SDave Liu printf("%s can not get snum\n", __FUNCTION__); 9687737d5c6SDave Liu return -ENOMEM; 9697737d5c6SDave Liu } 9707737d5c6SDave Liu 9717737d5c6SDave Liu init_enet_offset = qe_muram_alloc(sizeof(uec_thread_tx_pram_t), 9727737d5c6SDave Liu UEC_THREAD_TX_PRAM_ALIGNMENT); 9737737d5c6SDave Liu 9747737d5c6SDave Liu entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) | 9757737d5c6SDave Liu init_enet_offset | (u32)uec_info->riscTx; 9767737d5c6SDave Liu p_init_enet_param->txthread[i] = entry_val; 9777737d5c6SDave Liu } 9787737d5c6SDave Liu 9797737d5c6SDave Liu __asm__ __volatile__("sync"); 9807737d5c6SDave Liu 9817737d5c6SDave Liu /* Issue QE command */ 9827737d5c6SDave Liu command = QE_INIT_TX_RX; 9837737d5c6SDave Liu cecr_subblock = ucc_fast_get_qe_cr_subblock( 9847737d5c6SDave Liu uec->uec_info->uf_info.ucc_num); 9857737d5c6SDave Liu qe_issue_cmd(command, cecr_subblock, (u8) QE_CR_PROTOCOL_ETHERNET, 9867737d5c6SDave Liu init_enet_param_offset); 9877737d5c6SDave Liu 9887737d5c6SDave Liu return 0; 9897737d5c6SDave Liu } 9907737d5c6SDave Liu 9917737d5c6SDave Liu static int uec_startup(uec_private_t *uec) 9927737d5c6SDave Liu { 9937737d5c6SDave Liu uec_info_t *uec_info; 9947737d5c6SDave Liu ucc_fast_info_t *uf_info; 9957737d5c6SDave Liu ucc_fast_private_t *uccf; 9967737d5c6SDave Liu ucc_fast_t *uf_regs; 9977737d5c6SDave Liu uec_t *uec_regs; 9987737d5c6SDave Liu int num_threads_tx; 9997737d5c6SDave Liu int num_threads_rx; 10007737d5c6SDave Liu u32 utbipar; 10017737d5c6SDave Liu enet_interface_e enet_interface; 10027737d5c6SDave Liu u32 length; 10037737d5c6SDave Liu u32 align; 10047737d5c6SDave Liu qe_bd_t *bd; 10057737d5c6SDave Liu u8 *buf; 10067737d5c6SDave Liu int i; 10077737d5c6SDave Liu 10087737d5c6SDave Liu if (!uec || !uec->uec_info) { 10097737d5c6SDave Liu printf("%s: uec or uec_info not initial\n", __FUNCTION__); 10107737d5c6SDave Liu return -EINVAL; 10117737d5c6SDave Liu } 10127737d5c6SDave Liu 10137737d5c6SDave Liu uec_info = uec->uec_info; 10147737d5c6SDave Liu uf_info = &(uec_info->uf_info); 10157737d5c6SDave Liu 10167737d5c6SDave Liu /* Check if Rx BD ring len is illegal */ 10177737d5c6SDave Liu if ((uec_info->rx_bd_ring_len < UEC_RX_BD_RING_SIZE_MIN) || \ 10187737d5c6SDave Liu (uec_info->rx_bd_ring_len % UEC_RX_BD_RING_SIZE_ALIGNMENT)) { 10197737d5c6SDave Liu printf("%s: Rx BD ring len must be multiple of 4, and > 8.\n", 10207737d5c6SDave Liu __FUNCTION__); 10217737d5c6SDave Liu return -EINVAL; 10227737d5c6SDave Liu } 10237737d5c6SDave Liu 10247737d5c6SDave Liu /* Check if Tx BD ring len is illegal */ 10257737d5c6SDave Liu if (uec_info->tx_bd_ring_len < UEC_TX_BD_RING_SIZE_MIN) { 10267737d5c6SDave Liu printf("%s: Tx BD ring length must not be smaller than 2.\n", 10277737d5c6SDave Liu __FUNCTION__); 10287737d5c6SDave Liu return -EINVAL; 10297737d5c6SDave Liu } 10307737d5c6SDave Liu 10317737d5c6SDave Liu /* Check if MRBLR is illegal */ 10327737d5c6SDave Liu if ((MAX_RXBUF_LEN == 0) || (MAX_RXBUF_LEN % UEC_MRBLR_ALIGNMENT)) { 10337737d5c6SDave Liu printf("%s: max rx buffer length must be mutliple of 128.\n", 10347737d5c6SDave Liu __FUNCTION__); 10357737d5c6SDave Liu return -EINVAL; 10367737d5c6SDave Liu } 10377737d5c6SDave Liu 10387737d5c6SDave Liu /* Both Rx and Tx are stopped */ 10397737d5c6SDave Liu uec->grace_stopped_rx = 1; 10407737d5c6SDave Liu uec->grace_stopped_tx = 1; 10417737d5c6SDave Liu 10427737d5c6SDave Liu /* Init UCC fast */ 10437737d5c6SDave Liu if (ucc_fast_init(uf_info, &uccf)) { 10447737d5c6SDave Liu printf("%s: failed to init ucc fast\n", __FUNCTION__); 10457737d5c6SDave Liu return -ENOMEM; 10467737d5c6SDave Liu } 10477737d5c6SDave Liu 10487737d5c6SDave Liu /* Save uccf */ 10497737d5c6SDave Liu uec->uccf = uccf; 10507737d5c6SDave Liu 10517737d5c6SDave Liu /* Convert the Tx threads number */ 10527737d5c6SDave Liu if (uec_convert_threads_num(uec_info->num_threads_tx, 10537737d5c6SDave Liu &num_threads_tx)) { 10547737d5c6SDave Liu return -EINVAL; 10557737d5c6SDave Liu } 10567737d5c6SDave Liu 10577737d5c6SDave Liu /* Convert the Rx threads number */ 10587737d5c6SDave Liu if (uec_convert_threads_num(uec_info->num_threads_rx, 10597737d5c6SDave Liu &num_threads_rx)) { 10607737d5c6SDave Liu return -EINVAL; 10617737d5c6SDave Liu } 10627737d5c6SDave Liu 10637737d5c6SDave Liu uf_regs = uccf->uf_regs; 10647737d5c6SDave Liu 10657737d5c6SDave Liu /* UEC register is following UCC fast registers */ 10667737d5c6SDave Liu uec_regs = (uec_t *)(&uf_regs->ucc_eth); 10677737d5c6SDave Liu 10687737d5c6SDave Liu /* Save the UEC register pointer to UEC private struct */ 10697737d5c6SDave Liu uec->uec_regs = uec_regs; 10707737d5c6SDave Liu 10717737d5c6SDave Liu /* Init UPSMR, enable hardware statistics (UCC) */ 10727737d5c6SDave Liu out_be32(&uec->uccf->uf_regs->upsmr, UPSMR_INIT_VALUE); 10737737d5c6SDave Liu 10747737d5c6SDave Liu /* Init MACCFG1, flow control disable, disable Tx and Rx */ 10757737d5c6SDave Liu out_be32(&uec_regs->maccfg1, MACCFG1_INIT_VALUE); 10767737d5c6SDave Liu 10777737d5c6SDave Liu /* Init MACCFG2, length check, MAC PAD and CRC enable */ 10787737d5c6SDave Liu out_be32(&uec_regs->maccfg2, MACCFG2_INIT_VALUE); 10797737d5c6SDave Liu 10807737d5c6SDave Liu /* Setup MAC interface mode */ 10817737d5c6SDave Liu uec_set_mac_if_mode(uec, uec_info->enet_interface); 10827737d5c6SDave Liu 1083da9d4610SAndy Fleming /* Setup MII management base */ 1084da9d4610SAndy Fleming #ifndef CONFIG_eTSEC_MDIO_BUS 1085da9d4610SAndy Fleming uec->uec_mii_regs = (uec_mii_t *)(&uec_regs->miimcfg); 1086da9d4610SAndy Fleming #else 1087da9d4610SAndy Fleming uec->uec_mii_regs = (uec_mii_t *) CONFIG_MIIM_ADDRESS; 1088da9d4610SAndy Fleming #endif 1089da9d4610SAndy Fleming 10907737d5c6SDave Liu /* Setup MII master clock source */ 10917737d5c6SDave Liu qe_set_mii_clk_src(uec_info->uf_info.ucc_num); 10927737d5c6SDave Liu 10937737d5c6SDave Liu /* Setup UTBIPAR */ 10947737d5c6SDave Liu utbipar = in_be32(&uec_regs->utbipar); 10957737d5c6SDave Liu utbipar &= ~UTBIPAR_PHY_ADDRESS_MASK; 10967737d5c6SDave Liu enet_interface = uec->uec_info->enet_interface; 10977737d5c6SDave Liu if (enet_interface == ENET_1000_TBI || 10987737d5c6SDave Liu enet_interface == ENET_1000_RTBI) { 10997737d5c6SDave Liu utbipar |= (uec_info->phy_address + uec_info->uf_info.ucc_num) 11007737d5c6SDave Liu << UTBIPAR_PHY_ADDRESS_SHIFT; 11017737d5c6SDave Liu } else { 11027737d5c6SDave Liu utbipar |= (0x10 + uec_info->uf_info.ucc_num) 11037737d5c6SDave Liu << UTBIPAR_PHY_ADDRESS_SHIFT; 11047737d5c6SDave Liu } 11057737d5c6SDave Liu 11067737d5c6SDave Liu out_be32(&uec_regs->utbipar, utbipar); 11077737d5c6SDave Liu 11087737d5c6SDave Liu /* Allocate Tx BDs */ 11097737d5c6SDave Liu length = ((uec_info->tx_bd_ring_len * SIZEOFBD) / 11107737d5c6SDave Liu UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) * 11117737d5c6SDave Liu UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT; 11127737d5c6SDave Liu if ((uec_info->tx_bd_ring_len * SIZEOFBD) % 11137737d5c6SDave Liu UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) { 11147737d5c6SDave Liu length += UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT; 11157737d5c6SDave Liu } 11167737d5c6SDave Liu 11177737d5c6SDave Liu align = UEC_TX_BD_RING_ALIGNMENT; 11187737d5c6SDave Liu uec->tx_bd_ring_offset = (u32)malloc((u32)(length + align)); 11197737d5c6SDave Liu if (uec->tx_bd_ring_offset != 0) { 11207737d5c6SDave Liu uec->p_tx_bd_ring = (u8 *)((uec->tx_bd_ring_offset + align) 11217737d5c6SDave Liu & ~(align - 1)); 11227737d5c6SDave Liu } 11237737d5c6SDave Liu 11247737d5c6SDave Liu /* Zero all of Tx BDs */ 11257737d5c6SDave Liu memset((void *)(uec->tx_bd_ring_offset), 0, length + align); 11267737d5c6SDave Liu 11277737d5c6SDave Liu /* Allocate Rx BDs */ 11287737d5c6SDave Liu length = uec_info->rx_bd_ring_len * SIZEOFBD; 11297737d5c6SDave Liu align = UEC_RX_BD_RING_ALIGNMENT; 11307737d5c6SDave Liu uec->rx_bd_ring_offset = (u32)(malloc((u32)(length + align))); 11317737d5c6SDave Liu if (uec->rx_bd_ring_offset != 0) { 11327737d5c6SDave Liu uec->p_rx_bd_ring = (u8 *)((uec->rx_bd_ring_offset + align) 11337737d5c6SDave Liu & ~(align - 1)); 11347737d5c6SDave Liu } 11357737d5c6SDave Liu 11367737d5c6SDave Liu /* Zero all of Rx BDs */ 11377737d5c6SDave Liu memset((void *)(uec->rx_bd_ring_offset), 0, length + align); 11387737d5c6SDave Liu 11397737d5c6SDave Liu /* Allocate Rx buffer */ 11407737d5c6SDave Liu length = uec_info->rx_bd_ring_len * MAX_RXBUF_LEN; 11417737d5c6SDave Liu align = UEC_RX_DATA_BUF_ALIGNMENT; 11427737d5c6SDave Liu uec->rx_buf_offset = (u32)malloc(length + align); 11437737d5c6SDave Liu if (uec->rx_buf_offset != 0) { 11447737d5c6SDave Liu uec->p_rx_buf = (u8 *)((uec->rx_buf_offset + align) 11457737d5c6SDave Liu & ~(align - 1)); 11467737d5c6SDave Liu } 11477737d5c6SDave Liu 11487737d5c6SDave Liu /* Zero all of the Rx buffer */ 11497737d5c6SDave Liu memset((void *)(uec->rx_buf_offset), 0, length + align); 11507737d5c6SDave Liu 11517737d5c6SDave Liu /* Init TxBD ring */ 11527737d5c6SDave Liu bd = (qe_bd_t *)uec->p_tx_bd_ring; 11537737d5c6SDave Liu uec->txBd = bd; 11547737d5c6SDave Liu 11557737d5c6SDave Liu for (i = 0; i < uec_info->tx_bd_ring_len; i++) { 11567737d5c6SDave Liu BD_DATA_CLEAR(bd); 11577737d5c6SDave Liu BD_STATUS_SET(bd, 0); 11587737d5c6SDave Liu BD_LENGTH_SET(bd, 0); 11597737d5c6SDave Liu bd ++; 11607737d5c6SDave Liu } 11617737d5c6SDave Liu BD_STATUS_SET((--bd), TxBD_WRAP); 11627737d5c6SDave Liu 11637737d5c6SDave Liu /* Init RxBD ring */ 11647737d5c6SDave Liu bd = (qe_bd_t *)uec->p_rx_bd_ring; 11657737d5c6SDave Liu uec->rxBd = bd; 11667737d5c6SDave Liu buf = uec->p_rx_buf; 11677737d5c6SDave Liu for (i = 0; i < uec_info->rx_bd_ring_len; i++) { 11687737d5c6SDave Liu BD_DATA_SET(bd, buf); 11697737d5c6SDave Liu BD_LENGTH_SET(bd, 0); 11707737d5c6SDave Liu BD_STATUS_SET(bd, RxBD_EMPTY); 11717737d5c6SDave Liu buf += MAX_RXBUF_LEN; 11727737d5c6SDave Liu bd ++; 11737737d5c6SDave Liu } 11747737d5c6SDave Liu BD_STATUS_SET((--bd), RxBD_WRAP | RxBD_EMPTY); 11757737d5c6SDave Liu 11767737d5c6SDave Liu /* Init global Tx parameter RAM */ 11777737d5c6SDave Liu uec_init_tx_parameter(uec, num_threads_tx); 11787737d5c6SDave Liu 11797737d5c6SDave Liu /* Init global Rx parameter RAM */ 11807737d5c6SDave Liu uec_init_rx_parameter(uec, num_threads_rx); 11817737d5c6SDave Liu 11827737d5c6SDave Liu /* Init ethernet Tx and Rx parameter command */ 11837737d5c6SDave Liu if (uec_issue_init_enet_rxtx_cmd(uec, num_threads_tx, 11847737d5c6SDave Liu num_threads_rx)) { 11857737d5c6SDave Liu printf("%s issue init enet cmd failed\n", __FUNCTION__); 11867737d5c6SDave Liu return -ENOMEM; 11877737d5c6SDave Liu } 11887737d5c6SDave Liu 11897737d5c6SDave Liu return 0; 11907737d5c6SDave Liu } 11917737d5c6SDave Liu 11927737d5c6SDave Liu static int uec_init(struct eth_device* dev, bd_t *bd) 11937737d5c6SDave Liu { 11947737d5c6SDave Liu uec_private_t *uec; 1195ee62ed32SKim Phillips int err, i; 1196ee62ed32SKim Phillips struct phy_info *curphy; 11977737d5c6SDave Liu 11987737d5c6SDave Liu uec = (uec_private_t *)dev->priv; 11997737d5c6SDave Liu 12007737d5c6SDave Liu if (uec->the_first_run == 0) { 1201ee62ed32SKim Phillips err = init_phy(dev); 1202ee62ed32SKim Phillips if (err) { 1203ee62ed32SKim Phillips printf("%s: Cannot initialize PHY, aborting.\n", 1204ee62ed32SKim Phillips dev->name); 1205ee62ed32SKim Phillips return err; 1206ee62ed32SKim Phillips } 1207ee62ed32SKim Phillips 1208ee62ed32SKim Phillips curphy = uec->mii_info->phyinfo; 1209ee62ed32SKim Phillips 1210ee62ed32SKim Phillips if (curphy->config_aneg) { 1211ee62ed32SKim Phillips err = curphy->config_aneg(uec->mii_info); 1212ee62ed32SKim Phillips if (err) { 1213ee62ed32SKim Phillips printf("%s: Can't negotiate PHY\n", dev->name); 1214ee62ed32SKim Phillips return err; 1215ee62ed32SKim Phillips } 1216ee62ed32SKim Phillips } 1217ee62ed32SKim Phillips 1218ee62ed32SKim Phillips /* Give PHYs up to 5 sec to report a link */ 1219ee62ed32SKim Phillips i = 50; 1220ee62ed32SKim Phillips do { 1221ee62ed32SKim Phillips err = curphy->read_status(uec->mii_info); 1222ee62ed32SKim Phillips udelay(100000); 1223ee62ed32SKim Phillips } while (((i-- > 0) && !uec->mii_info->link) || err); 1224ee62ed32SKim Phillips 1225ee62ed32SKim Phillips if (err || i <= 0) 1226ee62ed32SKim Phillips printf("warning: %s: timeout on PHY link\n", dev->name); 1227ee62ed32SKim Phillips 1228ee62ed32SKim Phillips uec->the_first_run = 1; 1229ee62ed32SKim Phillips } 1230ee62ed32SKim Phillips 12317737d5c6SDave Liu /* Set up the MAC address */ 12327737d5c6SDave Liu if (dev->enetaddr[0] & 0x01) { 12337737d5c6SDave Liu printf("%s: MacAddress is multcast address\n", 12347737d5c6SDave Liu __FUNCTION__); 1235422b1a01SBen Warren return -1; 12367737d5c6SDave Liu } 12377737d5c6SDave Liu uec_set_mac_address(uec, dev->enetaddr); 1238ee62ed32SKim Phillips 12397737d5c6SDave Liu 12407737d5c6SDave Liu err = uec_open(uec, COMM_DIR_RX_AND_TX); 12417737d5c6SDave Liu if (err) { 12427737d5c6SDave Liu printf("%s: cannot enable UEC device\n", dev->name); 1243422b1a01SBen Warren return -1; 12447737d5c6SDave Liu } 12457737d5c6SDave Liu 1246ee62ed32SKim Phillips phy_change(dev); 1247ee62ed32SKim Phillips 1248422b1a01SBen Warren return (uec->mii_info->link ? 0 : -1); 12497737d5c6SDave Liu } 12507737d5c6SDave Liu 12517737d5c6SDave Liu static void uec_halt(struct eth_device* dev) 12527737d5c6SDave Liu { 12537737d5c6SDave Liu uec_private_t *uec = (uec_private_t *)dev->priv; 12547737d5c6SDave Liu uec_stop(uec, COMM_DIR_RX_AND_TX); 12557737d5c6SDave Liu } 12567737d5c6SDave Liu 12577737d5c6SDave Liu static int uec_send(struct eth_device* dev, volatile void *buf, int len) 12587737d5c6SDave Liu { 12597737d5c6SDave Liu uec_private_t *uec; 12607737d5c6SDave Liu ucc_fast_private_t *uccf; 12617737d5c6SDave Liu volatile qe_bd_t *bd; 1262ddd02492SDave Liu u16 status; 12637737d5c6SDave Liu int i; 12647737d5c6SDave Liu int result = 0; 12657737d5c6SDave Liu 12667737d5c6SDave Liu uec = (uec_private_t *)dev->priv; 12677737d5c6SDave Liu uccf = uec->uccf; 12687737d5c6SDave Liu bd = uec->txBd; 12697737d5c6SDave Liu 12707737d5c6SDave Liu /* Find an empty TxBD */ 1271ddd02492SDave Liu for (i = 0; bd->status & TxBD_READY; i++) { 12727737d5c6SDave Liu if (i > 0x100000) { 12737737d5c6SDave Liu printf("%s: tx buffer not ready\n", dev->name); 12747737d5c6SDave Liu return result; 12757737d5c6SDave Liu } 12767737d5c6SDave Liu } 12777737d5c6SDave Liu 12787737d5c6SDave Liu /* Init TxBD */ 12797737d5c6SDave Liu BD_DATA_SET(bd, buf); 12807737d5c6SDave Liu BD_LENGTH_SET(bd, len); 1281a28899c9SEmilian Medve status = bd->status; 12827737d5c6SDave Liu status &= BD_WRAP; 12837737d5c6SDave Liu status |= (TxBD_READY | TxBD_LAST); 12847737d5c6SDave Liu BD_STATUS_SET(bd, status); 12857737d5c6SDave Liu 12867737d5c6SDave Liu /* Tell UCC to transmit the buffer */ 12877737d5c6SDave Liu ucc_fast_transmit_on_demand(uccf); 12887737d5c6SDave Liu 12897737d5c6SDave Liu /* Wait for buffer to be transmitted */ 1290ddd02492SDave Liu for (i = 0; bd->status & TxBD_READY; i++) { 12917737d5c6SDave Liu if (i > 0x100000) { 12927737d5c6SDave Liu printf("%s: tx error\n", dev->name); 12937737d5c6SDave Liu return result; 12947737d5c6SDave Liu } 12957737d5c6SDave Liu } 12967737d5c6SDave Liu 12977737d5c6SDave Liu /* Ok, the buffer be transimitted */ 12987737d5c6SDave Liu BD_ADVANCE(bd, status, uec->p_tx_bd_ring); 12997737d5c6SDave Liu uec->txBd = bd; 13007737d5c6SDave Liu result = 1; 13017737d5c6SDave Liu 13027737d5c6SDave Liu return result; 13037737d5c6SDave Liu } 13047737d5c6SDave Liu 13057737d5c6SDave Liu static int uec_recv(struct eth_device* dev) 13067737d5c6SDave Liu { 13077737d5c6SDave Liu uec_private_t *uec = dev->priv; 13087737d5c6SDave Liu volatile qe_bd_t *bd; 1309ddd02492SDave Liu u16 status; 13107737d5c6SDave Liu u16 len; 13117737d5c6SDave Liu u8 *data; 13127737d5c6SDave Liu 13137737d5c6SDave Liu bd = uec->rxBd; 1314ddd02492SDave Liu status = bd->status; 13157737d5c6SDave Liu 13167737d5c6SDave Liu while (!(status & RxBD_EMPTY)) { 13177737d5c6SDave Liu if (!(status & RxBD_ERROR)) { 13187737d5c6SDave Liu data = BD_DATA(bd); 13197737d5c6SDave Liu len = BD_LENGTH(bd); 13207737d5c6SDave Liu NetReceive(data, len); 13217737d5c6SDave Liu } else { 13227737d5c6SDave Liu printf("%s: Rx error\n", dev->name); 13237737d5c6SDave Liu } 13247737d5c6SDave Liu status &= BD_CLEAN; 13257737d5c6SDave Liu BD_LENGTH_SET(bd, 0); 13267737d5c6SDave Liu BD_STATUS_SET(bd, status | RxBD_EMPTY); 13277737d5c6SDave Liu BD_ADVANCE(bd, status, uec->p_rx_bd_ring); 1328ddd02492SDave Liu status = bd->status; 13297737d5c6SDave Liu } 13307737d5c6SDave Liu uec->rxBd = bd; 13317737d5c6SDave Liu 13327737d5c6SDave Liu return 1; 13337737d5c6SDave Liu } 13347737d5c6SDave Liu 13357737d5c6SDave Liu int uec_initialize(int index) 13367737d5c6SDave Liu { 13377737d5c6SDave Liu struct eth_device *dev; 13387737d5c6SDave Liu int i; 13397737d5c6SDave Liu uec_private_t *uec; 13407737d5c6SDave Liu uec_info_t *uec_info; 13417737d5c6SDave Liu int err; 13427737d5c6SDave Liu 13437737d5c6SDave Liu dev = (struct eth_device *)malloc(sizeof(struct eth_device)); 13447737d5c6SDave Liu if (!dev) 13457737d5c6SDave Liu return 0; 13467737d5c6SDave Liu memset(dev, 0, sizeof(struct eth_device)); 13477737d5c6SDave Liu 13487737d5c6SDave Liu /* Allocate the UEC private struct */ 13497737d5c6SDave Liu uec = (uec_private_t *)malloc(sizeof(uec_private_t)); 13507737d5c6SDave Liu if (!uec) { 13517737d5c6SDave Liu return -ENOMEM; 13527737d5c6SDave Liu } 13537737d5c6SDave Liu memset(uec, 0, sizeof(uec_private_t)); 13547737d5c6SDave Liu 13557737d5c6SDave Liu /* Init UEC private struct, they come from board.h */ 135606c428bcSDave Liu uec_info = NULL; 13577737d5c6SDave Liu if (index == 0) { 13587737d5c6SDave Liu #ifdef CONFIG_UEC_ETH1 13597737d5c6SDave Liu uec_info = ð1_uec_info; 13607737d5c6SDave Liu #endif 13617737d5c6SDave Liu } else if (index == 1) { 13627737d5c6SDave Liu #ifdef CONFIG_UEC_ETH2 13637737d5c6SDave Liu uec_info = ð2_uec_info; 13647737d5c6SDave Liu #endif 1365ccf21c31SJoakim Tjernlund } else if (index == 2) { 1366ccf21c31SJoakim Tjernlund #ifdef CONFIG_UEC_ETH3 1367ccf21c31SJoakim Tjernlund uec_info = ð3_uec_info; 1368ccf21c31SJoakim Tjernlund #endif 13692465665bSDavid Saada } else if (index == 3) { 13702465665bSDavid Saada #ifdef CONFIG_UEC_ETH4 13712465665bSDavid Saada uec_info = ð4_uec_info; 13722465665bSDavid Saada #endif 13737737d5c6SDave Liu } else { 13747737d5c6SDave Liu printf("%s: index is illegal.\n", __FUNCTION__); 13757737d5c6SDave Liu return -EINVAL; 13767737d5c6SDave Liu } 13777737d5c6SDave Liu 1378d5d28fe4SDavid Saada devlist[index] = dev; 1379d5d28fe4SDavid Saada 13807737d5c6SDave Liu uec->uec_info = uec_info; 13817737d5c6SDave Liu 13827737d5c6SDave Liu sprintf(dev->name, "FSL UEC%d", index); 13837737d5c6SDave Liu dev->iobase = 0; 13847737d5c6SDave Liu dev->priv = (void *)uec; 13857737d5c6SDave Liu dev->init = uec_init; 13867737d5c6SDave Liu dev->halt = uec_halt; 13877737d5c6SDave Liu dev->send = uec_send; 13887737d5c6SDave Liu dev->recv = uec_recv; 13897737d5c6SDave Liu 13907737d5c6SDave Liu /* Clear the ethnet address */ 13917737d5c6SDave Liu for (i = 0; i < 6; i++) 13927737d5c6SDave Liu dev->enetaddr[i] = 0; 13937737d5c6SDave Liu 13947737d5c6SDave Liu eth_register(dev); 13957737d5c6SDave Liu 13967737d5c6SDave Liu err = uec_startup(uec); 13977737d5c6SDave Liu if (err) { 13987737d5c6SDave Liu printf("%s: Cannot configure net device, aborting.",dev->name); 13997737d5c6SDave Liu return err; 14007737d5c6SDave Liu } 14017737d5c6SDave Liu 1402d5d28fe4SDavid Saada #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \ 1403d5d28fe4SDavid Saada && !defined(BITBANGMII) 1404d5d28fe4SDavid Saada miiphy_register(dev->name, uec_miiphy_read, uec_miiphy_write); 1405d5d28fe4SDavid Saada #endif 1406d5d28fe4SDavid Saada 14077737d5c6SDave Liu return 1; 14087737d5c6SDave Liu } 1409d5d28fe4SDavid Saada 1410d5d28fe4SDavid Saada 14117737d5c6SDave Liu #endif /* CONFIG_QE */ 1412