xref: /rk3399_rockchip-uboot/drivers/qe/uec.c (revision be7bebeac24f33bd7eef2f5047579c1a680d8df1)
17737d5c6SDave Liu /*
2a52d2f81SHaiying Wang  * Copyright (C) 2006-2011 Freescale Semiconductor, Inc.
37737d5c6SDave Liu  *
47737d5c6SDave Liu  * Dave Liu <daveliu@freescale.com>
57737d5c6SDave Liu  *
67737d5c6SDave Liu  * This program is free software; you can redistribute it and/or
77737d5c6SDave Liu  * modify it under the terms of the GNU General Public License as
87737d5c6SDave Liu  * published by the Free Software Foundation; either version 2 of
97737d5c6SDave Liu  * the License, or (at your option) any later version.
107737d5c6SDave Liu  *
117737d5c6SDave Liu  * This program is distributed in the hope that it will be useful,
127737d5c6SDave Liu  * but WITHOUT ANY WARRANTY; without even the implied warranty of
137737d5c6SDave Liu  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
147737d5c6SDave Liu  * GNU General Public License for more details.
157737d5c6SDave Liu  *
167737d5c6SDave Liu  * You should have received a copy of the GNU General Public License
177737d5c6SDave Liu  * along with this program; if not, write to the Free Software
187737d5c6SDave Liu  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
197737d5c6SDave Liu  * MA 02111-1307 USA
207737d5c6SDave Liu  */
217737d5c6SDave Liu 
227737d5c6SDave Liu #include "common.h"
237737d5c6SDave Liu #include "net.h"
247737d5c6SDave Liu #include "malloc.h"
257737d5c6SDave Liu #include "asm/errno.h"
267737d5c6SDave Liu #include "asm/io.h"
277737d5c6SDave Liu #include "asm/immap_qe.h"
287737d5c6SDave Liu #include "qe.h"
297737d5c6SDave Liu #include "uccf.h"
307737d5c6SDave Liu #include "uec.h"
317737d5c6SDave Liu #include "uec_phy.h"
32d5d28fe4SDavid Saada #include "miiphy.h"
33865ff856SAndy Fleming #include <phy.h>
347737d5c6SDave Liu 
351a951937SRichard Retanubun /* Default UTBIPAR SMI address */
361a951937SRichard Retanubun #ifndef CONFIG_UTBIPAR_INIT_TBIPA
371a951937SRichard Retanubun #define CONFIG_UTBIPAR_INIT_TBIPA 0x1F
381a951937SRichard Retanubun #endif
391a951937SRichard Retanubun 
408e55258fSHaiying Wang static uec_info_t uec_info[] = {
417737d5c6SDave Liu #ifdef CONFIG_UEC_ETH1
428e55258fSHaiying Wang 	STD_UEC_INFO(1),	/* UEC1 */
437737d5c6SDave Liu #endif
447737d5c6SDave Liu #ifdef CONFIG_UEC_ETH2
458e55258fSHaiying Wang 	STD_UEC_INFO(2),	/* UEC2 */
467737d5c6SDave Liu #endif
47ccf21c31SJoakim Tjernlund #ifdef CONFIG_UEC_ETH3
488e55258fSHaiying Wang 	STD_UEC_INFO(3),	/* UEC3 */
49ccf21c31SJoakim Tjernlund #endif
502465665bSDavid Saada #ifdef CONFIG_UEC_ETH4
518e55258fSHaiying Wang 	STD_UEC_INFO(4),	/* UEC4 */
522465665bSDavid Saada #endif
53c68a05feSrichardretanubun #ifdef CONFIG_UEC_ETH5
548e55258fSHaiying Wang 	STD_UEC_INFO(5),	/* UEC5 */
55c68a05feSrichardretanubun #endif
56c68a05feSrichardretanubun #ifdef CONFIG_UEC_ETH6
578e55258fSHaiying Wang 	STD_UEC_INFO(6),	/* UEC6 */
58c68a05feSrichardretanubun #endif
598e55258fSHaiying Wang #ifdef CONFIG_UEC_ETH7
608e55258fSHaiying Wang 	STD_UEC_INFO(7),	/* UEC7 */
617211fbfaSHaiying Wang #endif
628e55258fSHaiying Wang #ifdef CONFIG_UEC_ETH8
638e55258fSHaiying Wang 	STD_UEC_INFO(8),	/* UEC8 */
648e55258fSHaiying Wang #endif
65c68a05feSrichardretanubun };
66ccf21c31SJoakim Tjernlund 
678e55258fSHaiying Wang #define MAXCONTROLLERS	(8)
68d5d28fe4SDavid Saada 
69d5d28fe4SDavid Saada static struct eth_device *devlist[MAXCONTROLLERS];
70d5d28fe4SDavid Saada 
717737d5c6SDave Liu static int uec_mac_enable(uec_private_t *uec, comm_dir_e mode)
727737d5c6SDave Liu {
737737d5c6SDave Liu 	uec_t		*uec_regs;
747737d5c6SDave Liu 	u32		maccfg1;
757737d5c6SDave Liu 
767737d5c6SDave Liu 	if (!uec) {
777737d5c6SDave Liu 		printf("%s: uec not initial\n", __FUNCTION__);
787737d5c6SDave Liu 		return -EINVAL;
797737d5c6SDave Liu 	}
807737d5c6SDave Liu 	uec_regs = uec->uec_regs;
817737d5c6SDave Liu 
827737d5c6SDave Liu 	maccfg1 = in_be32(&uec_regs->maccfg1);
837737d5c6SDave Liu 
847737d5c6SDave Liu 	if (mode & COMM_DIR_TX)	{
857737d5c6SDave Liu 		maccfg1 |= MACCFG1_ENABLE_TX;
867737d5c6SDave Liu 		out_be32(&uec_regs->maccfg1, maccfg1);
877737d5c6SDave Liu 		uec->mac_tx_enabled = 1;
887737d5c6SDave Liu 	}
897737d5c6SDave Liu 
907737d5c6SDave Liu 	if (mode & COMM_DIR_RX)	{
917737d5c6SDave Liu 		maccfg1 |= MACCFG1_ENABLE_RX;
927737d5c6SDave Liu 		out_be32(&uec_regs->maccfg1, maccfg1);
937737d5c6SDave Liu 		uec->mac_rx_enabled = 1;
947737d5c6SDave Liu 	}
957737d5c6SDave Liu 
967737d5c6SDave Liu 	return 0;
977737d5c6SDave Liu }
987737d5c6SDave Liu 
997737d5c6SDave Liu static int uec_mac_disable(uec_private_t *uec, comm_dir_e mode)
1007737d5c6SDave Liu {
1017737d5c6SDave Liu 	uec_t		*uec_regs;
1027737d5c6SDave Liu 	u32		maccfg1;
1037737d5c6SDave Liu 
1047737d5c6SDave Liu 	if (!uec) {
1057737d5c6SDave Liu 		printf("%s: uec not initial\n", __FUNCTION__);
1067737d5c6SDave Liu 		return -EINVAL;
1077737d5c6SDave Liu 	}
1087737d5c6SDave Liu 	uec_regs = uec->uec_regs;
1097737d5c6SDave Liu 
1107737d5c6SDave Liu 	maccfg1 = in_be32(&uec_regs->maccfg1);
1117737d5c6SDave Liu 
1127737d5c6SDave Liu 	if (mode & COMM_DIR_TX)	{
1137737d5c6SDave Liu 		maccfg1 &= ~MACCFG1_ENABLE_TX;
1147737d5c6SDave Liu 		out_be32(&uec_regs->maccfg1, maccfg1);
1157737d5c6SDave Liu 		uec->mac_tx_enabled = 0;
1167737d5c6SDave Liu 	}
1177737d5c6SDave Liu 
1187737d5c6SDave Liu 	if (mode & COMM_DIR_RX)	{
1197737d5c6SDave Liu 		maccfg1 &= ~MACCFG1_ENABLE_RX;
1207737d5c6SDave Liu 		out_be32(&uec_regs->maccfg1, maccfg1);
1217737d5c6SDave Liu 		uec->mac_rx_enabled = 0;
1227737d5c6SDave Liu 	}
1237737d5c6SDave Liu 
1247737d5c6SDave Liu 	return 0;
1257737d5c6SDave Liu }
1267737d5c6SDave Liu 
1277737d5c6SDave Liu static int uec_graceful_stop_tx(uec_private_t *uec)
1287737d5c6SDave Liu {
1297737d5c6SDave Liu 	ucc_fast_t		*uf_regs;
1307737d5c6SDave Liu 	u32			cecr_subblock;
1317737d5c6SDave Liu 	u32			ucce;
1327737d5c6SDave Liu 
1337737d5c6SDave Liu 	if (!uec || !uec->uccf) {
1347737d5c6SDave Liu 		printf("%s: No handle passed.\n", __FUNCTION__);
1357737d5c6SDave Liu 		return -EINVAL;
1367737d5c6SDave Liu 	}
1377737d5c6SDave Liu 
1387737d5c6SDave Liu 	uf_regs = uec->uccf->uf_regs;
1397737d5c6SDave Liu 
1407737d5c6SDave Liu 	/* Clear the grace stop event */
1417737d5c6SDave Liu 	out_be32(&uf_regs->ucce, UCCE_GRA);
1427737d5c6SDave Liu 
1437737d5c6SDave Liu 	/* Issue host command */
1447737d5c6SDave Liu 	cecr_subblock =
1457737d5c6SDave Liu 		 ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
1467737d5c6SDave Liu 	qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock,
1477737d5c6SDave Liu 			 (u8)QE_CR_PROTOCOL_ETHERNET, 0);
1487737d5c6SDave Liu 
1497737d5c6SDave Liu 	/* Wait for command to complete */
1507737d5c6SDave Liu 	do {
1517737d5c6SDave Liu 		ucce = in_be32(&uf_regs->ucce);
1527737d5c6SDave Liu 	} while (! (ucce & UCCE_GRA));
1537737d5c6SDave Liu 
1547737d5c6SDave Liu 	uec->grace_stopped_tx = 1;
1557737d5c6SDave Liu 
1567737d5c6SDave Liu 	return 0;
1577737d5c6SDave Liu }
1587737d5c6SDave Liu 
1597737d5c6SDave Liu static int uec_graceful_stop_rx(uec_private_t *uec)
1607737d5c6SDave Liu {
1617737d5c6SDave Liu 	u32		cecr_subblock;
1627737d5c6SDave Liu 	u8		ack;
1637737d5c6SDave Liu 
1647737d5c6SDave Liu 	if (!uec) {
1657737d5c6SDave Liu 		printf("%s: No handle passed.\n", __FUNCTION__);
1667737d5c6SDave Liu 		return -EINVAL;
1677737d5c6SDave Liu 	}
1687737d5c6SDave Liu 
1697737d5c6SDave Liu 	if (!uec->p_rx_glbl_pram) {
1707737d5c6SDave Liu 		printf("%s: No init rx global parameter\n", __FUNCTION__);
1717737d5c6SDave Liu 		return -EINVAL;
1727737d5c6SDave Liu 	}
1737737d5c6SDave Liu 
1747737d5c6SDave Liu 	/* Clear acknowledge bit */
1757737d5c6SDave Liu 	ack = uec->p_rx_glbl_pram->rxgstpack;
1767737d5c6SDave Liu 	ack &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX;
1777737d5c6SDave Liu 	uec->p_rx_glbl_pram->rxgstpack = ack;
1787737d5c6SDave Liu 
1797737d5c6SDave Liu 	/* Keep issuing cmd and checking ack bit until it is asserted */
1807737d5c6SDave Liu 	do {
1817737d5c6SDave Liu 		/* Issue host command */
1827737d5c6SDave Liu 		cecr_subblock =
1837737d5c6SDave Liu 		 ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
1847737d5c6SDave Liu 		qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock,
1857737d5c6SDave Liu 				 (u8)QE_CR_PROTOCOL_ETHERNET, 0);
1867737d5c6SDave Liu 		ack = uec->p_rx_glbl_pram->rxgstpack;
1877737d5c6SDave Liu 	} while (! (ack & GRACEFUL_STOP_ACKNOWLEDGE_RX ));
1887737d5c6SDave Liu 
1897737d5c6SDave Liu 	uec->grace_stopped_rx = 1;
1907737d5c6SDave Liu 
1917737d5c6SDave Liu 	return 0;
1927737d5c6SDave Liu }
1937737d5c6SDave Liu 
1947737d5c6SDave Liu static int uec_restart_tx(uec_private_t *uec)
1957737d5c6SDave Liu {
1967737d5c6SDave Liu 	u32		cecr_subblock;
1977737d5c6SDave Liu 
1987737d5c6SDave Liu 	if (!uec || !uec->uec_info) {
1997737d5c6SDave Liu 		printf("%s: No handle passed.\n", __FUNCTION__);
2007737d5c6SDave Liu 		return -EINVAL;
2017737d5c6SDave Liu 	}
2027737d5c6SDave Liu 
2037737d5c6SDave Liu 	cecr_subblock =
2047737d5c6SDave Liu 	 ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
2057737d5c6SDave Liu 	qe_issue_cmd(QE_RESTART_TX, cecr_subblock,
2067737d5c6SDave Liu 			 (u8)QE_CR_PROTOCOL_ETHERNET, 0);
2077737d5c6SDave Liu 
2087737d5c6SDave Liu 	uec->grace_stopped_tx = 0;
2097737d5c6SDave Liu 
2107737d5c6SDave Liu 	return 0;
2117737d5c6SDave Liu }
2127737d5c6SDave Liu 
2137737d5c6SDave Liu static int uec_restart_rx(uec_private_t *uec)
2147737d5c6SDave Liu {
2157737d5c6SDave Liu 	u32		cecr_subblock;
2167737d5c6SDave Liu 
2177737d5c6SDave Liu 	if (!uec || !uec->uec_info) {
2187737d5c6SDave Liu 		printf("%s: No handle passed.\n", __FUNCTION__);
2197737d5c6SDave Liu 		return -EINVAL;
2207737d5c6SDave Liu 	}
2217737d5c6SDave Liu 
2227737d5c6SDave Liu 	cecr_subblock =
2237737d5c6SDave Liu 	 ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
2247737d5c6SDave Liu 	qe_issue_cmd(QE_RESTART_RX, cecr_subblock,
2257737d5c6SDave Liu 			 (u8)QE_CR_PROTOCOL_ETHERNET, 0);
2267737d5c6SDave Liu 
2277737d5c6SDave Liu 	uec->grace_stopped_rx = 0;
2287737d5c6SDave Liu 
2297737d5c6SDave Liu 	return 0;
2307737d5c6SDave Liu }
2317737d5c6SDave Liu 
2327737d5c6SDave Liu static int uec_open(uec_private_t *uec, comm_dir_e mode)
2337737d5c6SDave Liu {
2347737d5c6SDave Liu 	ucc_fast_private_t	*uccf;
2357737d5c6SDave Liu 
2367737d5c6SDave Liu 	if (!uec || !uec->uccf) {
2377737d5c6SDave Liu 		printf("%s: No handle passed.\n", __FUNCTION__);
2387737d5c6SDave Liu 		return -EINVAL;
2397737d5c6SDave Liu 	}
2407737d5c6SDave Liu 	uccf = uec->uccf;
2417737d5c6SDave Liu 
2427737d5c6SDave Liu 	/* check if the UCC number is in range. */
2437737d5c6SDave Liu 	if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
2447737d5c6SDave Liu 		printf("%s: ucc_num out of range.\n", __FUNCTION__);
2457737d5c6SDave Liu 		return -EINVAL;
2467737d5c6SDave Liu 	}
2477737d5c6SDave Liu 
2487737d5c6SDave Liu 	/* Enable MAC */
2497737d5c6SDave Liu 	uec_mac_enable(uec, mode);
2507737d5c6SDave Liu 
2517737d5c6SDave Liu 	/* Enable UCC fast */
2527737d5c6SDave Liu 	ucc_fast_enable(uccf, mode);
2537737d5c6SDave Liu 
2547737d5c6SDave Liu 	/* RISC microcode start */
2557737d5c6SDave Liu 	if ((mode & COMM_DIR_TX) && uec->grace_stopped_tx) {
2567737d5c6SDave Liu 		uec_restart_tx(uec);
2577737d5c6SDave Liu 	}
2587737d5c6SDave Liu 	if ((mode & COMM_DIR_RX) && uec->grace_stopped_rx) {
2597737d5c6SDave Liu 		uec_restart_rx(uec);
2607737d5c6SDave Liu 	}
2617737d5c6SDave Liu 
2627737d5c6SDave Liu 	return 0;
2637737d5c6SDave Liu }
2647737d5c6SDave Liu 
2657737d5c6SDave Liu static int uec_stop(uec_private_t *uec, comm_dir_e mode)
2667737d5c6SDave Liu {
2677737d5c6SDave Liu 	if (!uec || !uec->uccf) {
2687737d5c6SDave Liu 		printf("%s: No handle passed.\n", __FUNCTION__);
2697737d5c6SDave Liu 		return -EINVAL;
2707737d5c6SDave Liu 	}
2717737d5c6SDave Liu 
2727737d5c6SDave Liu 	/* check if the UCC number is in range. */
2737737d5c6SDave Liu 	if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
2747737d5c6SDave Liu 		printf("%s: ucc_num out of range.\n", __FUNCTION__);
2757737d5c6SDave Liu 		return -EINVAL;
2767737d5c6SDave Liu 	}
2777737d5c6SDave Liu 	/* Stop any transmissions */
2787737d5c6SDave Liu 	if ((mode & COMM_DIR_TX) && !uec->grace_stopped_tx) {
2797737d5c6SDave Liu 		uec_graceful_stop_tx(uec);
2807737d5c6SDave Liu 	}
2817737d5c6SDave Liu 	/* Stop any receptions */
2827737d5c6SDave Liu 	if ((mode & COMM_DIR_RX) && !uec->grace_stopped_rx) {
2837737d5c6SDave Liu 		uec_graceful_stop_rx(uec);
2847737d5c6SDave Liu 	}
2857737d5c6SDave Liu 
2867737d5c6SDave Liu 	/* Disable the UCC fast */
2877737d5c6SDave Liu 	ucc_fast_disable(uec->uccf, mode);
2887737d5c6SDave Liu 
2897737d5c6SDave Liu 	/* Disable the MAC */
2907737d5c6SDave Liu 	uec_mac_disable(uec, mode);
2917737d5c6SDave Liu 
2927737d5c6SDave Liu 	return 0;
2937737d5c6SDave Liu }
2947737d5c6SDave Liu 
2957737d5c6SDave Liu static int uec_set_mac_duplex(uec_private_t *uec, int duplex)
2967737d5c6SDave Liu {
2977737d5c6SDave Liu 	uec_t		*uec_regs;
2987737d5c6SDave Liu 	u32		maccfg2;
2997737d5c6SDave Liu 
3007737d5c6SDave Liu 	if (!uec) {
3017737d5c6SDave Liu 		printf("%s: uec not initial\n", __FUNCTION__);
3027737d5c6SDave Liu 		return -EINVAL;
3037737d5c6SDave Liu 	}
3047737d5c6SDave Liu 	uec_regs = uec->uec_regs;
3057737d5c6SDave Liu 
3067737d5c6SDave Liu 	if (duplex == DUPLEX_HALF) {
3077737d5c6SDave Liu 		maccfg2 = in_be32(&uec_regs->maccfg2);
3087737d5c6SDave Liu 		maccfg2 &= ~MACCFG2_FDX;
3097737d5c6SDave Liu 		out_be32(&uec_regs->maccfg2, maccfg2);
3107737d5c6SDave Liu 	}
3117737d5c6SDave Liu 
3127737d5c6SDave Liu 	if (duplex == DUPLEX_FULL) {
3137737d5c6SDave Liu 		maccfg2 = in_be32(&uec_regs->maccfg2);
3147737d5c6SDave Liu 		maccfg2 |= MACCFG2_FDX;
3157737d5c6SDave Liu 		out_be32(&uec_regs->maccfg2, maccfg2);
3167737d5c6SDave Liu 	}
3177737d5c6SDave Liu 
3187737d5c6SDave Liu 	return 0;
3197737d5c6SDave Liu }
3207737d5c6SDave Liu 
321582c55a0SHeiko Schocher static int uec_set_mac_if_mode(uec_private_t *uec,
322865ff856SAndy Fleming 		phy_interface_t if_mode, int speed)
3237737d5c6SDave Liu {
324865ff856SAndy Fleming 	phy_interface_t		enet_if_mode;
3257737d5c6SDave Liu 	uec_t			*uec_regs;
3267737d5c6SDave Liu 	u32			upsmr;
3277737d5c6SDave Liu 	u32			maccfg2;
3287737d5c6SDave Liu 
3297737d5c6SDave Liu 	if (!uec) {
3307737d5c6SDave Liu 		printf("%s: uec not initial\n", __FUNCTION__);
3317737d5c6SDave Liu 		return -EINVAL;
3327737d5c6SDave Liu 	}
3337737d5c6SDave Liu 
3347737d5c6SDave Liu 	uec_regs = uec->uec_regs;
3357737d5c6SDave Liu 	enet_if_mode = if_mode;
3367737d5c6SDave Liu 
3377737d5c6SDave Liu 	maccfg2 = in_be32(&uec_regs->maccfg2);
3387737d5c6SDave Liu 	maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK;
3397737d5c6SDave Liu 
3407737d5c6SDave Liu 	upsmr = in_be32(&uec->uccf->uf_regs->upsmr);
3417737d5c6SDave Liu 	upsmr &= ~(UPSMR_RPM | UPSMR_TBIM | UPSMR_R10M | UPSMR_RMM);
3427737d5c6SDave Liu 
343582c55a0SHeiko Schocher 	switch (speed) {
344865ff856SAndy Fleming 		case SPEED_10:
345582c55a0SHeiko Schocher 			maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
3467737d5c6SDave Liu 			switch (enet_if_mode) {
347865ff856SAndy Fleming 				case PHY_INTERFACE_MODE_MII:
3487737d5c6SDave Liu 					break;
349865ff856SAndy Fleming 				case PHY_INTERFACE_MODE_RGMII:
3507737d5c6SDave Liu 					upsmr |= (UPSMR_RPM | UPSMR_R10M);
3517737d5c6SDave Liu 					break;
352865ff856SAndy Fleming 				case PHY_INTERFACE_MODE_RMII:
3537737d5c6SDave Liu 					upsmr |= (UPSMR_R10M | UPSMR_RMM);
3547737d5c6SDave Liu 					break;
355582c55a0SHeiko Schocher 				default:
356582c55a0SHeiko Schocher 					return -EINVAL;
357582c55a0SHeiko Schocher 					break;
358582c55a0SHeiko Schocher 			}
359582c55a0SHeiko Schocher 			break;
360865ff856SAndy Fleming 		case SPEED_100:
361582c55a0SHeiko Schocher 			maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
362582c55a0SHeiko Schocher 			switch (enet_if_mode) {
363865ff856SAndy Fleming 				case PHY_INTERFACE_MODE_MII:
364582c55a0SHeiko Schocher 					break;
365865ff856SAndy Fleming 				case PHY_INTERFACE_MODE_RGMII:
366582c55a0SHeiko Schocher 					upsmr |= UPSMR_RPM;
367582c55a0SHeiko Schocher 					break;
368865ff856SAndy Fleming 				case PHY_INTERFACE_MODE_RMII:
369582c55a0SHeiko Schocher 					upsmr |= UPSMR_RMM;
370582c55a0SHeiko Schocher 					break;
371582c55a0SHeiko Schocher 				default:
372582c55a0SHeiko Schocher 					return -EINVAL;
373582c55a0SHeiko Schocher 					break;
374582c55a0SHeiko Schocher 			}
375582c55a0SHeiko Schocher 			break;
376865ff856SAndy Fleming 		case SPEED_1000:
377e8efef7cSHaiying Wang 			maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
378582c55a0SHeiko Schocher 			switch (enet_if_mode) {
379865ff856SAndy Fleming 				case PHY_INTERFACE_MODE_GMII:
380582c55a0SHeiko Schocher 					break;
381865ff856SAndy Fleming 				case PHY_INTERFACE_MODE_TBI:
382582c55a0SHeiko Schocher 					upsmr |= UPSMR_TBIM;
383582c55a0SHeiko Schocher 					break;
384865ff856SAndy Fleming 				case PHY_INTERFACE_MODE_RTBI:
385582c55a0SHeiko Schocher 					upsmr |= (UPSMR_RPM | UPSMR_TBIM);
386582c55a0SHeiko Schocher 					break;
387865ff856SAndy Fleming 				case PHY_INTERFACE_MODE_RGMII_RXID:
388865ff856SAndy Fleming 				case PHY_INTERFACE_MODE_RGMII_TXID:
389865ff856SAndy Fleming 				case PHY_INTERFACE_MODE_RGMII_ID:
390865ff856SAndy Fleming 				case PHY_INTERFACE_MODE_RGMII:
391582c55a0SHeiko Schocher 					upsmr |= UPSMR_RPM;
392582c55a0SHeiko Schocher 					break;
393865ff856SAndy Fleming 				case PHY_INTERFACE_MODE_SGMII:
394e8efef7cSHaiying Wang 					upsmr |= UPSMR_SGMM;
395e8efef7cSHaiying Wang 					break;
3967737d5c6SDave Liu 				default:
3977737d5c6SDave Liu 					return -EINVAL;
3987737d5c6SDave Liu 					break;
3997737d5c6SDave Liu 			}
400582c55a0SHeiko Schocher 			break;
401582c55a0SHeiko Schocher 		default:
402582c55a0SHeiko Schocher 			return -EINVAL;
403582c55a0SHeiko Schocher 			break;
404582c55a0SHeiko Schocher 	}
405582c55a0SHeiko Schocher 
4067737d5c6SDave Liu 	out_be32(&uec_regs->maccfg2, maccfg2);
4077737d5c6SDave Liu 	out_be32(&uec->uccf->uf_regs->upsmr, upsmr);
4087737d5c6SDave Liu 
4097737d5c6SDave Liu 	return 0;
4107737d5c6SDave Liu }
4117737d5c6SDave Liu 
412da9d4610SAndy Fleming static int init_mii_management_configuration(uec_mii_t *uec_mii_regs)
4137737d5c6SDave Liu {
4147737d5c6SDave Liu 	uint		timeout = 0x1000;
4157737d5c6SDave Liu 	u32		miimcfg = 0;
4167737d5c6SDave Liu 
417da9d4610SAndy Fleming 	miimcfg = in_be32(&uec_mii_regs->miimcfg);
4187737d5c6SDave Liu 	miimcfg |= MIIMCFG_MNGMNT_CLC_DIV_INIT_VALUE;
419da9d4610SAndy Fleming 	out_be32(&uec_mii_regs->miimcfg, miimcfg);
4207737d5c6SDave Liu 
4217737d5c6SDave Liu 	/* Wait until the bus is free */
422da9d4610SAndy Fleming 	while ((in_be32(&uec_mii_regs->miimcfg) & MIIMIND_BUSY) && timeout--);
4237737d5c6SDave Liu 	if (timeout <= 0) {
4247737d5c6SDave Liu 		printf("%s: The MII Bus is stuck!", __FUNCTION__);
4257737d5c6SDave Liu 		return -ETIMEDOUT;
4267737d5c6SDave Liu 	}
4277737d5c6SDave Liu 
4287737d5c6SDave Liu 	return 0;
4297737d5c6SDave Liu }
4307737d5c6SDave Liu 
4317737d5c6SDave Liu static int init_phy(struct eth_device *dev)
4327737d5c6SDave Liu {
4337737d5c6SDave Liu 	uec_private_t		*uec;
434da9d4610SAndy Fleming 	uec_mii_t		*umii_regs;
4357737d5c6SDave Liu 	struct uec_mii_info	*mii_info;
4367737d5c6SDave Liu 	struct phy_info		*curphy;
4377737d5c6SDave Liu 	int			err;
4387737d5c6SDave Liu 
4397737d5c6SDave Liu 	uec = (uec_private_t *)dev->priv;
440da9d4610SAndy Fleming 	umii_regs = uec->uec_mii_regs;
4417737d5c6SDave Liu 
4427737d5c6SDave Liu 	uec->oldlink = 0;
4437737d5c6SDave Liu 	uec->oldspeed = 0;
4447737d5c6SDave Liu 	uec->oldduplex = -1;
4457737d5c6SDave Liu 
4467737d5c6SDave Liu 	mii_info = malloc(sizeof(*mii_info));
4477737d5c6SDave Liu 	if (!mii_info) {
4487737d5c6SDave Liu 		printf("%s: Could not allocate mii_info", dev->name);
4497737d5c6SDave Liu 		return -ENOMEM;
4507737d5c6SDave Liu 	}
4517737d5c6SDave Liu 	memset(mii_info, 0, sizeof(*mii_info));
4527737d5c6SDave Liu 
45324c3aca3SDave Liu 	if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
4547737d5c6SDave Liu 		mii_info->speed = SPEED_1000;
45524c3aca3SDave Liu 	} else {
45624c3aca3SDave Liu 		mii_info->speed = SPEED_100;
45724c3aca3SDave Liu 	}
45824c3aca3SDave Liu 
4597737d5c6SDave Liu 	mii_info->duplex = DUPLEX_FULL;
4607737d5c6SDave Liu 	mii_info->pause = 0;
4617737d5c6SDave Liu 	mii_info->link = 1;
4627737d5c6SDave Liu 
4637737d5c6SDave Liu 	mii_info->advertising = (ADVERTISED_10baseT_Half |
4647737d5c6SDave Liu 				ADVERTISED_10baseT_Full |
4657737d5c6SDave Liu 				ADVERTISED_100baseT_Half |
4667737d5c6SDave Liu 				ADVERTISED_100baseT_Full |
4677737d5c6SDave Liu 				ADVERTISED_1000baseT_Full);
4687737d5c6SDave Liu 	mii_info->autoneg = 1;
4697737d5c6SDave Liu 	mii_info->mii_id = uec->uec_info->phy_address;
4707737d5c6SDave Liu 	mii_info->dev = dev;
4717737d5c6SDave Liu 
472da9d4610SAndy Fleming 	mii_info->mdio_read = &uec_read_phy_reg;
473da9d4610SAndy Fleming 	mii_info->mdio_write = &uec_write_phy_reg;
4747737d5c6SDave Liu 
4757737d5c6SDave Liu 	uec->mii_info = mii_info;
4767737d5c6SDave Liu 
477ee62ed32SKim Phillips 	qe_set_mii_clk_src(uec->uec_info->uf_info.ucc_num);
478ee62ed32SKim Phillips 
479da9d4610SAndy Fleming 	if (init_mii_management_configuration(umii_regs)) {
4807737d5c6SDave Liu 		printf("%s: The MII Bus is stuck!", dev->name);
4817737d5c6SDave Liu 		err = -1;
4827737d5c6SDave Liu 		goto bus_fail;
4837737d5c6SDave Liu 	}
4847737d5c6SDave Liu 
4857737d5c6SDave Liu 	/* get info for this PHY */
486da9d4610SAndy Fleming 	curphy = uec_get_phy_info(uec->mii_info);
4877737d5c6SDave Liu 	if (!curphy) {
4887737d5c6SDave Liu 		printf("%s: No PHY found", dev->name);
4897737d5c6SDave Liu 		err = -1;
4907737d5c6SDave Liu 		goto no_phy;
4917737d5c6SDave Liu 	}
4927737d5c6SDave Liu 
4937737d5c6SDave Liu 	mii_info->phyinfo = curphy;
4947737d5c6SDave Liu 
4957737d5c6SDave Liu 	/* Run the commands which initialize the PHY */
4967737d5c6SDave Liu 	if (curphy->init) {
4977737d5c6SDave Liu 		err = curphy->init(uec->mii_info);
4987737d5c6SDave Liu 		if (err)
4997737d5c6SDave Liu 			goto phy_init_fail;
5007737d5c6SDave Liu 	}
5017737d5c6SDave Liu 
5027737d5c6SDave Liu 	return 0;
5037737d5c6SDave Liu 
5047737d5c6SDave Liu phy_init_fail:
5057737d5c6SDave Liu no_phy:
5067737d5c6SDave Liu bus_fail:
5077737d5c6SDave Liu 	free(mii_info);
5087737d5c6SDave Liu 	return err;
5097737d5c6SDave Liu }
5107737d5c6SDave Liu 
5117737d5c6SDave Liu static void adjust_link(struct eth_device *dev)
5127737d5c6SDave Liu {
5137737d5c6SDave Liu 	uec_private_t		*uec = (uec_private_t *)dev->priv;
5147737d5c6SDave Liu 	struct uec_mii_info	*mii_info = uec->mii_info;
5157737d5c6SDave Liu 
5167737d5c6SDave Liu 	extern void change_phy_interface_mode(struct eth_device *dev,
517865ff856SAndy Fleming 				 phy_interface_t mode, int speed);
5187737d5c6SDave Liu 
5197737d5c6SDave Liu 	if (mii_info->link) {
5207737d5c6SDave Liu 		/* Now we make sure that we can be in full duplex mode.
5217737d5c6SDave Liu 		* If not, we operate in half-duplex mode. */
5227737d5c6SDave Liu 		if (mii_info->duplex != uec->oldduplex) {
5237737d5c6SDave Liu 			if (!(mii_info->duplex)) {
5247737d5c6SDave Liu 				uec_set_mac_duplex(uec, DUPLEX_HALF);
5257737d5c6SDave Liu 				printf("%s: Half Duplex\n", dev->name);
5267737d5c6SDave Liu 			} else {
5277737d5c6SDave Liu 				uec_set_mac_duplex(uec, DUPLEX_FULL);
5287737d5c6SDave Liu 				printf("%s: Full Duplex\n", dev->name);
5297737d5c6SDave Liu 			}
5307737d5c6SDave Liu 			uec->oldduplex = mii_info->duplex;
5317737d5c6SDave Liu 		}
5327737d5c6SDave Liu 
5337737d5c6SDave Liu 		if (mii_info->speed != uec->oldspeed) {
534865ff856SAndy Fleming 			phy_interface_t mode =
535582c55a0SHeiko Schocher 				uec->uec_info->enet_interface_type;
53624c3aca3SDave Liu 			if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
5377737d5c6SDave Liu 				switch (mii_info->speed) {
538865ff856SAndy Fleming 				case SPEED_1000:
5397737d5c6SDave Liu 					break;
540865ff856SAndy Fleming 				case SPEED_100:
5417737d5c6SDave Liu 					printf ("switching to rgmii 100\n");
542865ff856SAndy Fleming 					mode = PHY_INTERFACE_MODE_RGMII;
5437737d5c6SDave Liu 					break;
544865ff856SAndy Fleming 				case SPEED_10:
5457737d5c6SDave Liu 					printf ("switching to rgmii 10\n");
546865ff856SAndy Fleming 					mode = PHY_INTERFACE_MODE_RGMII;
5477737d5c6SDave Liu 					break;
5487737d5c6SDave Liu 				default:
5497737d5c6SDave Liu 					printf("%s: Ack,Speed(%d)is illegal\n",
5507737d5c6SDave Liu 						dev->name, mii_info->speed);
5517737d5c6SDave Liu 					break;
5527737d5c6SDave Liu 				}
55324c3aca3SDave Liu 			}
5547737d5c6SDave Liu 
555582c55a0SHeiko Schocher 			/* change phy */
556582c55a0SHeiko Schocher 			change_phy_interface_mode(dev, mode, mii_info->speed);
557582c55a0SHeiko Schocher 			/* change the MAC interface mode */
558582c55a0SHeiko Schocher 			uec_set_mac_if_mode(uec, mode, mii_info->speed);
559582c55a0SHeiko Schocher 
5607737d5c6SDave Liu 			printf("%s: Speed %dBT\n", dev->name, mii_info->speed);
5617737d5c6SDave Liu 			uec->oldspeed = mii_info->speed;
5627737d5c6SDave Liu 		}
5637737d5c6SDave Liu 
5647737d5c6SDave Liu 		if (!uec->oldlink) {
5657737d5c6SDave Liu 			printf("%s: Link is up\n", dev->name);
5667737d5c6SDave Liu 			uec->oldlink = 1;
5677737d5c6SDave Liu 		}
5687737d5c6SDave Liu 
5697737d5c6SDave Liu 	} else { /* if (mii_info->link) */
5707737d5c6SDave Liu 		if (uec->oldlink) {
5717737d5c6SDave Liu 			printf("%s: Link is down\n", dev->name);
5727737d5c6SDave Liu 			uec->oldlink = 0;
5737737d5c6SDave Liu 			uec->oldspeed = 0;
5747737d5c6SDave Liu 			uec->oldduplex = -1;
5757737d5c6SDave Liu 		}
5767737d5c6SDave Liu 	}
5777737d5c6SDave Liu }
5787737d5c6SDave Liu 
5797737d5c6SDave Liu static void phy_change(struct eth_device *dev)
5807737d5c6SDave Liu {
5817737d5c6SDave Liu 	uec_private_t	*uec = (uec_private_t *)dev->priv;
5827737d5c6SDave Liu 
583*be7bebeaSYork Sun #if defined(CONFIG_P1012) || defined(CONFIG_P1021) || defined(CONFIG_P1025)
584a52d2f81SHaiying Wang 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
585a52d2f81SHaiying Wang 
586a52d2f81SHaiying Wang 	/* QE9 and QE12 need to be set for enabling QE MII managment signals */
587a52d2f81SHaiying Wang 	setbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_QE9);
588a52d2f81SHaiying Wang 	setbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_QE12);
589a52d2f81SHaiying Wang #endif
590a52d2f81SHaiying Wang 
5917737d5c6SDave Liu 	/* Update the link, speed, duplex */
592ee62ed32SKim Phillips 	uec->mii_info->phyinfo->read_status(uec->mii_info);
5937737d5c6SDave Liu 
594*be7bebeaSYork Sun #if defined(CONFIG_P1012) || defined(CONFIG_P1021) || defined(CONFIG_P1025)
595a52d2f81SHaiying Wang 	/*
596a52d2f81SHaiying Wang 	 * QE12 is muxed with LBCTL, it needs to be released for enabling
597a52d2f81SHaiying Wang 	 * LBCTL signal for LBC usage.
598a52d2f81SHaiying Wang 	 */
599a52d2f81SHaiying Wang 	clrbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_QE12);
600a52d2f81SHaiying Wang #endif
601a52d2f81SHaiying Wang 
6027737d5c6SDave Liu 	/* Adjust the interface according to speed */
6037737d5c6SDave Liu 	adjust_link(dev);
6047737d5c6SDave Liu }
6057737d5c6SDave Liu 
60623c34af4SRichard Retanubun #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
607d9d78ee4SBen Warren 
608d9d78ee4SBen Warren /*
6090115b195Srichardretanubun  * Find a device index from the devlist by name
6100115b195Srichardretanubun  *
6110115b195Srichardretanubun  * Returns:
6120115b195Srichardretanubun  *  The index where the device is located, -1 on error
6130115b195Srichardretanubun  */
6145700bb63SMike Frysinger static int uec_miiphy_find_dev_by_name(const char *devname)
6150115b195Srichardretanubun {
6160115b195Srichardretanubun 	int i;
6170115b195Srichardretanubun 
6180115b195Srichardretanubun 	for (i = 0; i < MAXCONTROLLERS; i++) {
6190115b195Srichardretanubun 		if (strncmp(devname, devlist[i]->name, strlen(devname)) == 0) {
6200115b195Srichardretanubun 			break;
6210115b195Srichardretanubun 		}
6220115b195Srichardretanubun 	}
6230115b195Srichardretanubun 
6240115b195Srichardretanubun 	/* If device cannot be found, returns -1 */
6250115b195Srichardretanubun 	if (i == MAXCONTROLLERS) {
6260115b195Srichardretanubun 		debug ("%s: device %s not found in devlist\n", __FUNCTION__, devname);
6270115b195Srichardretanubun 		i = -1;
6280115b195Srichardretanubun 	}
6290115b195Srichardretanubun 
6300115b195Srichardretanubun 	return i;
6310115b195Srichardretanubun }
6320115b195Srichardretanubun 
6330115b195Srichardretanubun /*
634d9d78ee4SBen Warren  * Read a MII PHY register.
635d9d78ee4SBen Warren  *
636d9d78ee4SBen Warren  * Returns:
637d9d78ee4SBen Warren  *  0 on success
638d9d78ee4SBen Warren  */
6395700bb63SMike Frysinger static int uec_miiphy_read(const char *devname, unsigned char addr,
640d9d78ee4SBen Warren 			    unsigned char reg, unsigned short *value)
641d9d78ee4SBen Warren {
6420115b195Srichardretanubun 	int devindex = 0;
643d9d78ee4SBen Warren 
6440115b195Srichardretanubun 	if (devname == NULL || value == NULL) {
6450115b195Srichardretanubun 		debug("%s: NULL pointer given\n", __FUNCTION__);
6460115b195Srichardretanubun 	} else {
6470115b195Srichardretanubun 		devindex = uec_miiphy_find_dev_by_name(devname);
6480115b195Srichardretanubun 		if (devindex >= 0) {
6490115b195Srichardretanubun 			*value = uec_read_phy_reg(devlist[devindex], addr, reg);
6500115b195Srichardretanubun 		}
6510115b195Srichardretanubun 	}
652d9d78ee4SBen Warren 	return 0;
653d9d78ee4SBen Warren }
654d9d78ee4SBen Warren 
655d9d78ee4SBen Warren /*
656d9d78ee4SBen Warren  * Write a MII PHY register.
657d9d78ee4SBen Warren  *
658d9d78ee4SBen Warren  * Returns:
659d9d78ee4SBen Warren  *  0 on success
660d9d78ee4SBen Warren  */
6615700bb63SMike Frysinger static int uec_miiphy_write(const char *devname, unsigned char addr,
662d9d78ee4SBen Warren 			     unsigned char reg, unsigned short value)
663d9d78ee4SBen Warren {
6640115b195Srichardretanubun 	int devindex = 0;
665d9d78ee4SBen Warren 
6660115b195Srichardretanubun 	if (devname == NULL) {
6670115b195Srichardretanubun 		debug("%s: NULL pointer given\n", __FUNCTION__);
6680115b195Srichardretanubun 	} else {
6690115b195Srichardretanubun 		devindex = uec_miiphy_find_dev_by_name(devname);
6700115b195Srichardretanubun 		if (devindex >= 0) {
6710115b195Srichardretanubun 			uec_write_phy_reg(devlist[devindex], addr, reg, value);
6720115b195Srichardretanubun 		}
6730115b195Srichardretanubun 	}
674d9d78ee4SBen Warren 	return 0;
675d9d78ee4SBen Warren }
676d9d78ee4SBen Warren #endif
677d9d78ee4SBen Warren 
6787737d5c6SDave Liu static int uec_set_mac_address(uec_private_t *uec, u8 *mac_addr)
6797737d5c6SDave Liu {
6807737d5c6SDave Liu 	uec_t		*uec_regs;
6817737d5c6SDave Liu 	u32		mac_addr1;
6827737d5c6SDave Liu 	u32		mac_addr2;
6837737d5c6SDave Liu 
6847737d5c6SDave Liu 	if (!uec) {
6857737d5c6SDave Liu 		printf("%s: uec not initial\n", __FUNCTION__);
6867737d5c6SDave Liu 		return -EINVAL;
6877737d5c6SDave Liu 	}
6887737d5c6SDave Liu 
6897737d5c6SDave Liu 	uec_regs = uec->uec_regs;
6907737d5c6SDave Liu 
6917737d5c6SDave Liu 	/* if a station address of 0x12345678ABCD, perform a write to
6927737d5c6SDave Liu 	MACSTNADDR1 of 0xCDAB7856,
6937737d5c6SDave Liu 	MACSTNADDR2 of 0x34120000 */
6947737d5c6SDave Liu 
6957737d5c6SDave Liu 	mac_addr1 = (mac_addr[5] << 24) | (mac_addr[4] << 16) | \
6967737d5c6SDave Liu 			(mac_addr[3] << 8)  | (mac_addr[2]);
6977737d5c6SDave Liu 	out_be32(&uec_regs->macstnaddr1, mac_addr1);
6987737d5c6SDave Liu 
6997737d5c6SDave Liu 	mac_addr2 = ((mac_addr[1] << 24) | (mac_addr[0] << 16)) & 0xffff0000;
7007737d5c6SDave Liu 	out_be32(&uec_regs->macstnaddr2, mac_addr2);
7017737d5c6SDave Liu 
7027737d5c6SDave Liu 	return 0;
7037737d5c6SDave Liu }
7047737d5c6SDave Liu 
7057737d5c6SDave Liu static int uec_convert_threads_num(uec_num_of_threads_e threads_num,
7067737d5c6SDave Liu 					 int *threads_num_ret)
7077737d5c6SDave Liu {
7087737d5c6SDave Liu 	int	num_threads_numerica;
7097737d5c6SDave Liu 
7107737d5c6SDave Liu 	switch (threads_num) {
7117737d5c6SDave Liu 		case UEC_NUM_OF_THREADS_1:
7127737d5c6SDave Liu 			num_threads_numerica = 1;
7137737d5c6SDave Liu 			break;
7147737d5c6SDave Liu 		case UEC_NUM_OF_THREADS_2:
7157737d5c6SDave Liu 			num_threads_numerica = 2;
7167737d5c6SDave Liu 			break;
7177737d5c6SDave Liu 		case UEC_NUM_OF_THREADS_4:
7187737d5c6SDave Liu 			num_threads_numerica = 4;
7197737d5c6SDave Liu 			break;
7207737d5c6SDave Liu 		case UEC_NUM_OF_THREADS_6:
7217737d5c6SDave Liu 			num_threads_numerica = 6;
7227737d5c6SDave Liu 			break;
7237737d5c6SDave Liu 		case UEC_NUM_OF_THREADS_8:
7247737d5c6SDave Liu 			num_threads_numerica = 8;
7257737d5c6SDave Liu 			break;
7267737d5c6SDave Liu 		default:
7277737d5c6SDave Liu 			printf("%s: Bad number of threads value.",
7287737d5c6SDave Liu 				 __FUNCTION__);
7297737d5c6SDave Liu 			return -EINVAL;
7307737d5c6SDave Liu 	}
7317737d5c6SDave Liu 
7327737d5c6SDave Liu 	*threads_num_ret = num_threads_numerica;
7337737d5c6SDave Liu 
7347737d5c6SDave Liu 	return 0;
7357737d5c6SDave Liu }
7367737d5c6SDave Liu 
7377737d5c6SDave Liu static void uec_init_tx_parameter(uec_private_t *uec, int num_threads_tx)
7387737d5c6SDave Liu {
7397737d5c6SDave Liu 	uec_info_t	*uec_info;
7407737d5c6SDave Liu 	u32		end_bd;
7417737d5c6SDave Liu 	u8		bmrx = 0;
7427737d5c6SDave Liu 	int		i;
7437737d5c6SDave Liu 
7447737d5c6SDave Liu 	uec_info = uec->uec_info;
7457737d5c6SDave Liu 
7467737d5c6SDave Liu 	/* Alloc global Tx parameter RAM page */
7477737d5c6SDave Liu 	uec->tx_glbl_pram_offset = qe_muram_alloc(
7487737d5c6SDave Liu 				sizeof(uec_tx_global_pram_t),
7497737d5c6SDave Liu 				 UEC_TX_GLOBAL_PRAM_ALIGNMENT);
7507737d5c6SDave Liu 	uec->p_tx_glbl_pram = (uec_tx_global_pram_t *)
7517737d5c6SDave Liu 				qe_muram_addr(uec->tx_glbl_pram_offset);
7527737d5c6SDave Liu 
7537737d5c6SDave Liu 	/* Zero the global Tx prameter RAM */
7547737d5c6SDave Liu 	memset(uec->p_tx_glbl_pram, 0, sizeof(uec_tx_global_pram_t));
7557737d5c6SDave Liu 
7567737d5c6SDave Liu 	/* Init global Tx parameter RAM */
7577737d5c6SDave Liu 
7587737d5c6SDave Liu 	/* TEMODER, RMON statistics disable, one Tx queue */
7597737d5c6SDave Liu 	out_be16(&uec->p_tx_glbl_pram->temoder, TEMODER_INIT_VALUE);
7607737d5c6SDave Liu 
7617737d5c6SDave Liu 	/* SQPTR */
7627737d5c6SDave Liu 	uec->send_q_mem_reg_offset = qe_muram_alloc(
7637737d5c6SDave Liu 				sizeof(uec_send_queue_qd_t),
7647737d5c6SDave Liu 				 UEC_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT);
7657737d5c6SDave Liu 	uec->p_send_q_mem_reg = (uec_send_queue_mem_region_t *)
7667737d5c6SDave Liu 				qe_muram_addr(uec->send_q_mem_reg_offset);
7677737d5c6SDave Liu 	out_be32(&uec->p_tx_glbl_pram->sqptr, uec->send_q_mem_reg_offset);
7687737d5c6SDave Liu 
7697737d5c6SDave Liu 	/* Setup the table with TxBDs ring */
7707737d5c6SDave Liu 	end_bd = (u32)uec->p_tx_bd_ring + (uec_info->tx_bd_ring_len - 1)
7717737d5c6SDave Liu 					 * SIZEOFBD;
7727737d5c6SDave Liu 	out_be32(&uec->p_send_q_mem_reg->sqqd[0].bd_ring_base,
7737737d5c6SDave Liu 				 (u32)(uec->p_tx_bd_ring));
7747737d5c6SDave Liu 	out_be32(&uec->p_send_q_mem_reg->sqqd[0].last_bd_completed_address,
7757737d5c6SDave Liu 						 end_bd);
7767737d5c6SDave Liu 
7777737d5c6SDave Liu 	/* Scheduler Base Pointer, we have only one Tx queue, no need it */
7787737d5c6SDave Liu 	out_be32(&uec->p_tx_glbl_pram->schedulerbasepointer, 0);
7797737d5c6SDave Liu 
7807737d5c6SDave Liu 	/* TxRMON Base Pointer, TxRMON disable, we don't need it */
7817737d5c6SDave Liu 	out_be32(&uec->p_tx_glbl_pram->txrmonbaseptr, 0);
7827737d5c6SDave Liu 
7837737d5c6SDave Liu 	/* TSTATE, global snooping, big endian, the CSB bus selected */
7847737d5c6SDave Liu 	bmrx = BMR_INIT_VALUE;
7857737d5c6SDave Liu 	out_be32(&uec->p_tx_glbl_pram->tstate, ((u32)(bmrx) << BMR_SHIFT));
7867737d5c6SDave Liu 
7877737d5c6SDave Liu 	/* IPH_Offset */
7887737d5c6SDave Liu 	for (i = 0; i < MAX_IPH_OFFSET_ENTRY; i++) {
7897737d5c6SDave Liu 		out_8(&uec->p_tx_glbl_pram->iphoffset[i], 0);
7907737d5c6SDave Liu 	}
7917737d5c6SDave Liu 
7927737d5c6SDave Liu 	/* VTAG table */
7937737d5c6SDave Liu 	for (i = 0; i < UEC_TX_VTAG_TABLE_ENTRY_MAX; i++) {
7947737d5c6SDave Liu 		out_be32(&uec->p_tx_glbl_pram->vtagtable[i], 0);
7957737d5c6SDave Liu 	}
7967737d5c6SDave Liu 
7977737d5c6SDave Liu 	/* TQPTR */
7987737d5c6SDave Liu 	uec->thread_dat_tx_offset = qe_muram_alloc(
7997737d5c6SDave Liu 		num_threads_tx * sizeof(uec_thread_data_tx_t) +
8007737d5c6SDave Liu 		 32 *(num_threads_tx == 1), UEC_THREAD_DATA_ALIGNMENT);
8017737d5c6SDave Liu 
8027737d5c6SDave Liu 	uec->p_thread_data_tx = (uec_thread_data_tx_t *)
8037737d5c6SDave Liu 				qe_muram_addr(uec->thread_dat_tx_offset);
8047737d5c6SDave Liu 	out_be32(&uec->p_tx_glbl_pram->tqptr, uec->thread_dat_tx_offset);
8057737d5c6SDave Liu }
8067737d5c6SDave Liu 
8077737d5c6SDave Liu static void uec_init_rx_parameter(uec_private_t *uec, int num_threads_rx)
8087737d5c6SDave Liu {
8097737d5c6SDave Liu 	u8	bmrx = 0;
8107737d5c6SDave Liu 	int	i;
8117737d5c6SDave Liu 	uec_82xx_address_filtering_pram_t	*p_af_pram;
8127737d5c6SDave Liu 
8137737d5c6SDave Liu 	/* Allocate global Rx parameter RAM page */
8147737d5c6SDave Liu 	uec->rx_glbl_pram_offset = qe_muram_alloc(
8157737d5c6SDave Liu 		sizeof(uec_rx_global_pram_t), UEC_RX_GLOBAL_PRAM_ALIGNMENT);
8167737d5c6SDave Liu 	uec->p_rx_glbl_pram = (uec_rx_global_pram_t *)
8177737d5c6SDave Liu 				qe_muram_addr(uec->rx_glbl_pram_offset);
8187737d5c6SDave Liu 
8197737d5c6SDave Liu 	/* Zero Global Rx parameter RAM */
8207737d5c6SDave Liu 	memset(uec->p_rx_glbl_pram, 0, sizeof(uec_rx_global_pram_t));
8217737d5c6SDave Liu 
8227737d5c6SDave Liu 	/* Init global Rx parameter RAM */
8237737d5c6SDave Liu 	/* REMODER, Extended feature mode disable, VLAN disable,
8247737d5c6SDave Liu 	 LossLess flow control disable, Receive firmware statisic disable,
8257737d5c6SDave Liu 	 Extended address parsing mode disable, One Rx queues,
8267737d5c6SDave Liu 	 Dynamic maximum/minimum frame length disable, IP checksum check
8277737d5c6SDave Liu 	 disable, IP address alignment disable
8287737d5c6SDave Liu 	*/
8297737d5c6SDave Liu 	out_be32(&uec->p_rx_glbl_pram->remoder, REMODER_INIT_VALUE);
8307737d5c6SDave Liu 
8317737d5c6SDave Liu 	/* RQPTR */
8327737d5c6SDave Liu 	uec->thread_dat_rx_offset = qe_muram_alloc(
8337737d5c6SDave Liu 			num_threads_rx * sizeof(uec_thread_data_rx_t),
8347737d5c6SDave Liu 			 UEC_THREAD_DATA_ALIGNMENT);
8357737d5c6SDave Liu 	uec->p_thread_data_rx = (uec_thread_data_rx_t *)
8367737d5c6SDave Liu 				qe_muram_addr(uec->thread_dat_rx_offset);
8377737d5c6SDave Liu 	out_be32(&uec->p_rx_glbl_pram->rqptr, uec->thread_dat_rx_offset);
8387737d5c6SDave Liu 
8397737d5c6SDave Liu 	/* Type_or_Len */
8407737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->typeorlen, 3072);
8417737d5c6SDave Liu 
8427737d5c6SDave Liu 	/* RxRMON base pointer, we don't need it */
8437737d5c6SDave Liu 	out_be32(&uec->p_rx_glbl_pram->rxrmonbaseptr, 0);
8447737d5c6SDave Liu 
8457737d5c6SDave Liu 	/* IntCoalescingPTR, we don't need it, no interrupt */
8467737d5c6SDave Liu 	out_be32(&uec->p_rx_glbl_pram->intcoalescingptr, 0);
8477737d5c6SDave Liu 
8487737d5c6SDave Liu 	/* RSTATE, global snooping, big endian, the CSB bus selected */
8497737d5c6SDave Liu 	bmrx = BMR_INIT_VALUE;
8507737d5c6SDave Liu 	out_8(&uec->p_rx_glbl_pram->rstate, bmrx);
8517737d5c6SDave Liu 
8527737d5c6SDave Liu 	/* MRBLR */
8537737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->mrblr, MAX_RXBUF_LEN);
8547737d5c6SDave Liu 
8557737d5c6SDave Liu 	/* RBDQPTR */
8567737d5c6SDave Liu 	uec->rx_bd_qs_tbl_offset = qe_muram_alloc(
8577737d5c6SDave Liu 				sizeof(uec_rx_bd_queues_entry_t) + \
8587737d5c6SDave Liu 				sizeof(uec_rx_prefetched_bds_t),
8597737d5c6SDave Liu 				 UEC_RX_BD_QUEUES_ALIGNMENT);
8607737d5c6SDave Liu 	uec->p_rx_bd_qs_tbl = (uec_rx_bd_queues_entry_t *)
8617737d5c6SDave Liu 				qe_muram_addr(uec->rx_bd_qs_tbl_offset);
8627737d5c6SDave Liu 
8637737d5c6SDave Liu 	/* Zero it */
8647737d5c6SDave Liu 	memset(uec->p_rx_bd_qs_tbl, 0, sizeof(uec_rx_bd_queues_entry_t) + \
8657737d5c6SDave Liu 					sizeof(uec_rx_prefetched_bds_t));
8667737d5c6SDave Liu 	out_be32(&uec->p_rx_glbl_pram->rbdqptr, uec->rx_bd_qs_tbl_offset);
8677737d5c6SDave Liu 	out_be32(&uec->p_rx_bd_qs_tbl->externalbdbaseptr,
8687737d5c6SDave Liu 		 (u32)uec->p_rx_bd_ring);
8697737d5c6SDave Liu 
8707737d5c6SDave Liu 	/* MFLR */
8717737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->mflr, MAX_FRAME_LEN);
8727737d5c6SDave Liu 	/* MINFLR */
8737737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->minflr, MIN_FRAME_LEN);
8747737d5c6SDave Liu 	/* MAXD1 */
8757737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->maxd1, MAX_DMA1_LEN);
8767737d5c6SDave Liu 	/* MAXD2 */
8777737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->maxd2, MAX_DMA2_LEN);
8787737d5c6SDave Liu 	/* ECAM_PTR */
8797737d5c6SDave Liu 	out_be32(&uec->p_rx_glbl_pram->ecamptr, 0);
8807737d5c6SDave Liu 	/* L2QT */
8817737d5c6SDave Liu 	out_be32(&uec->p_rx_glbl_pram->l2qt, 0);
8827737d5c6SDave Liu 	/* L3QT */
8837737d5c6SDave Liu 	for (i = 0; i < 8; i++)	{
8847737d5c6SDave Liu 		out_be32(&uec->p_rx_glbl_pram->l3qt[i], 0);
8857737d5c6SDave Liu 	}
8867737d5c6SDave Liu 
8877737d5c6SDave Liu 	/* VLAN_TYPE */
8887737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->vlantype, 0x8100);
8897737d5c6SDave Liu 	/* TCI */
8907737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->vlantci, 0);
8917737d5c6SDave Liu 
8927737d5c6SDave Liu 	/* Clear PQ2 style address filtering hash table */
8937737d5c6SDave Liu 	p_af_pram = (uec_82xx_address_filtering_pram_t *) \
8947737d5c6SDave Liu 			uec->p_rx_glbl_pram->addressfiltering;
8957737d5c6SDave Liu 
8967737d5c6SDave Liu 	p_af_pram->iaddr_h = 0;
8977737d5c6SDave Liu 	p_af_pram->iaddr_l = 0;
8987737d5c6SDave Liu 	p_af_pram->gaddr_h = 0;
8997737d5c6SDave Liu 	p_af_pram->gaddr_l = 0;
9007737d5c6SDave Liu }
9017737d5c6SDave Liu 
9027737d5c6SDave Liu static int uec_issue_init_enet_rxtx_cmd(uec_private_t *uec,
9037737d5c6SDave Liu 					 int thread_tx, int thread_rx)
9047737d5c6SDave Liu {
9057737d5c6SDave Liu 	uec_init_cmd_pram_t		*p_init_enet_param;
9067737d5c6SDave Liu 	u32				init_enet_param_offset;
9077737d5c6SDave Liu 	uec_info_t			*uec_info;
9087737d5c6SDave Liu 	int				i;
9097737d5c6SDave Liu 	int				snum;
9107737d5c6SDave Liu 	u32				init_enet_offset;
9117737d5c6SDave Liu 	u32				entry_val;
9127737d5c6SDave Liu 	u32				command;
9137737d5c6SDave Liu 	u32				cecr_subblock;
9147737d5c6SDave Liu 
9157737d5c6SDave Liu 	uec_info = uec->uec_info;
9167737d5c6SDave Liu 
9177737d5c6SDave Liu 	/* Allocate init enet command parameter */
9187737d5c6SDave Liu 	uec->init_enet_param_offset = qe_muram_alloc(
9197737d5c6SDave Liu 					sizeof(uec_init_cmd_pram_t), 4);
9207737d5c6SDave Liu 	init_enet_param_offset = uec->init_enet_param_offset;
9217737d5c6SDave Liu 	uec->p_init_enet_param = (uec_init_cmd_pram_t *)
9227737d5c6SDave Liu 				qe_muram_addr(uec->init_enet_param_offset);
9237737d5c6SDave Liu 
9247737d5c6SDave Liu 	/* Zero init enet command struct */
9257737d5c6SDave Liu 	memset((void *)uec->p_init_enet_param, 0, sizeof(uec_init_cmd_pram_t));
9267737d5c6SDave Liu 
9277737d5c6SDave Liu 	/* Init the command struct */
9287737d5c6SDave Liu 	p_init_enet_param = uec->p_init_enet_param;
9297737d5c6SDave Liu 	p_init_enet_param->resinit0 = ENET_INIT_PARAM_MAGIC_RES_INIT0;
9307737d5c6SDave Liu 	p_init_enet_param->resinit1 = ENET_INIT_PARAM_MAGIC_RES_INIT1;
9317737d5c6SDave Liu 	p_init_enet_param->resinit2 = ENET_INIT_PARAM_MAGIC_RES_INIT2;
9327737d5c6SDave Liu 	p_init_enet_param->resinit3 = ENET_INIT_PARAM_MAGIC_RES_INIT3;
9337737d5c6SDave Liu 	p_init_enet_param->resinit4 = ENET_INIT_PARAM_MAGIC_RES_INIT4;
9347737d5c6SDave Liu 	p_init_enet_param->largestexternallookupkeysize = 0;
9357737d5c6SDave Liu 
9367737d5c6SDave Liu 	p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_rx)
9377737d5c6SDave Liu 					 << ENET_INIT_PARAM_RGF_SHIFT;
9387737d5c6SDave Liu 	p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_tx)
9397737d5c6SDave Liu 					 << ENET_INIT_PARAM_TGF_SHIFT;
9407737d5c6SDave Liu 
9417737d5c6SDave Liu 	/* Init Rx global parameter pointer */
9427737d5c6SDave Liu 	p_init_enet_param->rgftgfrxglobal |= uec->rx_glbl_pram_offset |
94352d6ad5eSHaiying Wang 						 (u32)uec_info->risc_rx;
9447737d5c6SDave Liu 
9457737d5c6SDave Liu 	/* Init Rx threads */
9467737d5c6SDave Liu 	for (i = 0; i < (thread_rx + 1); i++) {
9477737d5c6SDave Liu 		if ((snum = qe_get_snum()) < 0) {
9487737d5c6SDave Liu 			printf("%s can not get snum\n", __FUNCTION__);
9497737d5c6SDave Liu 			return -ENOMEM;
9507737d5c6SDave Liu 		}
9517737d5c6SDave Liu 
9527737d5c6SDave Liu 		if (i==0) {
9537737d5c6SDave Liu 			init_enet_offset = 0;
9547737d5c6SDave Liu 		} else {
9557737d5c6SDave Liu 			init_enet_offset = qe_muram_alloc(
9567737d5c6SDave Liu 					sizeof(uec_thread_rx_pram_t),
9577737d5c6SDave Liu 					 UEC_THREAD_RX_PRAM_ALIGNMENT);
9587737d5c6SDave Liu 		}
9597737d5c6SDave Liu 
9607737d5c6SDave Liu 		entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
96152d6ad5eSHaiying Wang 				 init_enet_offset | (u32)uec_info->risc_rx;
9627737d5c6SDave Liu 		p_init_enet_param->rxthread[i] = entry_val;
9637737d5c6SDave Liu 	}
9647737d5c6SDave Liu 
9657737d5c6SDave Liu 	/* Init Tx global parameter pointer */
9667737d5c6SDave Liu 	p_init_enet_param->txglobal = uec->tx_glbl_pram_offset |
96752d6ad5eSHaiying Wang 					 (u32)uec_info->risc_tx;
9687737d5c6SDave Liu 
9697737d5c6SDave Liu 	/* Init Tx threads */
9707737d5c6SDave Liu 	for (i = 0; i < thread_tx; i++) {
9717737d5c6SDave Liu 		if ((snum = qe_get_snum()) < 0)	{
9727737d5c6SDave Liu 			printf("%s can not get snum\n", __FUNCTION__);
9737737d5c6SDave Liu 			return -ENOMEM;
9747737d5c6SDave Liu 		}
9757737d5c6SDave Liu 
9767737d5c6SDave Liu 		init_enet_offset = qe_muram_alloc(sizeof(uec_thread_tx_pram_t),
9777737d5c6SDave Liu 						 UEC_THREAD_TX_PRAM_ALIGNMENT);
9787737d5c6SDave Liu 
9797737d5c6SDave Liu 		entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
98052d6ad5eSHaiying Wang 				 init_enet_offset | (u32)uec_info->risc_tx;
9817737d5c6SDave Liu 		p_init_enet_param->txthread[i] = entry_val;
9827737d5c6SDave Liu 	}
9837737d5c6SDave Liu 
9847737d5c6SDave Liu 	__asm__ __volatile__("sync");
9857737d5c6SDave Liu 
9867737d5c6SDave Liu 	/* Issue QE command */
9877737d5c6SDave Liu 	command = QE_INIT_TX_RX;
9887737d5c6SDave Liu 	cecr_subblock =	ucc_fast_get_qe_cr_subblock(
9897737d5c6SDave Liu 				uec->uec_info->uf_info.ucc_num);
9907737d5c6SDave Liu 	qe_issue_cmd(command, cecr_subblock, (u8) QE_CR_PROTOCOL_ETHERNET,
9917737d5c6SDave Liu 						 init_enet_param_offset);
9927737d5c6SDave Liu 
9937737d5c6SDave Liu 	return 0;
9947737d5c6SDave Liu }
9957737d5c6SDave Liu 
9967737d5c6SDave Liu static int uec_startup(uec_private_t *uec)
9977737d5c6SDave Liu {
9987737d5c6SDave Liu 	uec_info_t			*uec_info;
9997737d5c6SDave Liu 	ucc_fast_info_t			*uf_info;
10007737d5c6SDave Liu 	ucc_fast_private_t		*uccf;
10017737d5c6SDave Liu 	ucc_fast_t			*uf_regs;
10027737d5c6SDave Liu 	uec_t				*uec_regs;
10037737d5c6SDave Liu 	int				num_threads_tx;
10047737d5c6SDave Liu 	int				num_threads_rx;
10057737d5c6SDave Liu 	u32				utbipar;
10067737d5c6SDave Liu 	u32				length;
10077737d5c6SDave Liu 	u32				align;
10087737d5c6SDave Liu 	qe_bd_t				*bd;
10097737d5c6SDave Liu 	u8				*buf;
10107737d5c6SDave Liu 	int				i;
10117737d5c6SDave Liu 
10127737d5c6SDave Liu 	if (!uec || !uec->uec_info) {
10137737d5c6SDave Liu 		printf("%s: uec or uec_info not initial\n", __FUNCTION__);
10147737d5c6SDave Liu 		return -EINVAL;
10157737d5c6SDave Liu 	}
10167737d5c6SDave Liu 
10177737d5c6SDave Liu 	uec_info = uec->uec_info;
10187737d5c6SDave Liu 	uf_info = &(uec_info->uf_info);
10197737d5c6SDave Liu 
10207737d5c6SDave Liu 	/* Check if Rx BD ring len is illegal */
10217737d5c6SDave Liu 	if ((uec_info->rx_bd_ring_len < UEC_RX_BD_RING_SIZE_MIN) || \
10227737d5c6SDave Liu 		(uec_info->rx_bd_ring_len % UEC_RX_BD_RING_SIZE_ALIGNMENT)) {
10237737d5c6SDave Liu 		printf("%s: Rx BD ring len must be multiple of 4, and > 8.\n",
10247737d5c6SDave Liu 			 __FUNCTION__);
10257737d5c6SDave Liu 		return -EINVAL;
10267737d5c6SDave Liu 	}
10277737d5c6SDave Liu 
10287737d5c6SDave Liu 	/* Check if Tx BD ring len is illegal */
10297737d5c6SDave Liu 	if (uec_info->tx_bd_ring_len < UEC_TX_BD_RING_SIZE_MIN) {
10307737d5c6SDave Liu 		printf("%s: Tx BD ring length must not be smaller than 2.\n",
10317737d5c6SDave Liu 			 __FUNCTION__);
10327737d5c6SDave Liu 		return -EINVAL;
10337737d5c6SDave Liu 	}
10347737d5c6SDave Liu 
10357737d5c6SDave Liu 	/* Check if MRBLR is illegal */
10367737d5c6SDave Liu 	if ((MAX_RXBUF_LEN == 0) || (MAX_RXBUF_LEN  % UEC_MRBLR_ALIGNMENT)) {
10377737d5c6SDave Liu 		printf("%s: max rx buffer length must be mutliple of 128.\n",
10387737d5c6SDave Liu 			 __FUNCTION__);
10397737d5c6SDave Liu 		return -EINVAL;
10407737d5c6SDave Liu 	}
10417737d5c6SDave Liu 
10427737d5c6SDave Liu 	/* Both Rx and Tx are stopped */
10437737d5c6SDave Liu 	uec->grace_stopped_rx = 1;
10447737d5c6SDave Liu 	uec->grace_stopped_tx = 1;
10457737d5c6SDave Liu 
10467737d5c6SDave Liu 	/* Init UCC fast */
10477737d5c6SDave Liu 	if (ucc_fast_init(uf_info, &uccf)) {
10487737d5c6SDave Liu 		printf("%s: failed to init ucc fast\n", __FUNCTION__);
10497737d5c6SDave Liu 		return -ENOMEM;
10507737d5c6SDave Liu 	}
10517737d5c6SDave Liu 
10527737d5c6SDave Liu 	/* Save uccf */
10537737d5c6SDave Liu 	uec->uccf = uccf;
10547737d5c6SDave Liu 
10557737d5c6SDave Liu 	/* Convert the Tx threads number */
10567737d5c6SDave Liu 	if (uec_convert_threads_num(uec_info->num_threads_tx,
10577737d5c6SDave Liu 					 &num_threads_tx)) {
10587737d5c6SDave Liu 		return -EINVAL;
10597737d5c6SDave Liu 	}
10607737d5c6SDave Liu 
10617737d5c6SDave Liu 	/* Convert the Rx threads number */
10627737d5c6SDave Liu 	if (uec_convert_threads_num(uec_info->num_threads_rx,
10637737d5c6SDave Liu 					 &num_threads_rx)) {
10647737d5c6SDave Liu 		return -EINVAL;
10657737d5c6SDave Liu 	}
10667737d5c6SDave Liu 
10677737d5c6SDave Liu 	uf_regs = uccf->uf_regs;
10687737d5c6SDave Liu 
10697737d5c6SDave Liu 	/* UEC register is following UCC fast registers */
10707737d5c6SDave Liu 	uec_regs = (uec_t *)(&uf_regs->ucc_eth);
10717737d5c6SDave Liu 
10727737d5c6SDave Liu 	/* Save the UEC register pointer to UEC private struct */
10737737d5c6SDave Liu 	uec->uec_regs = uec_regs;
10747737d5c6SDave Liu 
10757737d5c6SDave Liu 	/* Init UPSMR, enable hardware statistics (UCC) */
10767737d5c6SDave Liu 	out_be32(&uec->uccf->uf_regs->upsmr, UPSMR_INIT_VALUE);
10777737d5c6SDave Liu 
10787737d5c6SDave Liu 	/* Init MACCFG1, flow control disable, disable Tx and Rx */
10797737d5c6SDave Liu 	out_be32(&uec_regs->maccfg1, MACCFG1_INIT_VALUE);
10807737d5c6SDave Liu 
10817737d5c6SDave Liu 	/* Init MACCFG2, length check, MAC PAD and CRC enable */
10827737d5c6SDave Liu 	out_be32(&uec_regs->maccfg2, MACCFG2_INIT_VALUE);
10837737d5c6SDave Liu 
10847737d5c6SDave Liu 	/* Setup MAC interface mode */
1085582c55a0SHeiko Schocher 	uec_set_mac_if_mode(uec, uec_info->enet_interface_type, uec_info->speed);
10867737d5c6SDave Liu 
1087da9d4610SAndy Fleming 	/* Setup MII management base */
1088da9d4610SAndy Fleming #ifndef CONFIG_eTSEC_MDIO_BUS
1089da9d4610SAndy Fleming 	uec->uec_mii_regs = (uec_mii_t *)(&uec_regs->miimcfg);
1090da9d4610SAndy Fleming #else
1091da9d4610SAndy Fleming 	uec->uec_mii_regs = (uec_mii_t *) CONFIG_MIIM_ADDRESS;
1092da9d4610SAndy Fleming #endif
1093da9d4610SAndy Fleming 
10947737d5c6SDave Liu 	/* Setup MII master clock source */
10957737d5c6SDave Liu 	qe_set_mii_clk_src(uec_info->uf_info.ucc_num);
10967737d5c6SDave Liu 
10977737d5c6SDave Liu 	/* Setup UTBIPAR */
10987737d5c6SDave Liu 	utbipar = in_be32(&uec_regs->utbipar);
10997737d5c6SDave Liu 	utbipar &= ~UTBIPAR_PHY_ADDRESS_MASK;
11007737d5c6SDave Liu 
11011a951937SRichard Retanubun 	/* Initialize UTBIPAR address to CONFIG_UTBIPAR_INIT_TBIPA for ALL UEC.
11021a951937SRichard Retanubun 	 * This frees up the remaining SMI addresses for use.
11031a951937SRichard Retanubun 	 */
11041a951937SRichard Retanubun 	utbipar |= CONFIG_UTBIPAR_INIT_TBIPA << UTBIPAR_PHY_ADDRESS_SHIFT;
11057737d5c6SDave Liu 	out_be32(&uec_regs->utbipar, utbipar);
11067737d5c6SDave Liu 
1107e8efef7cSHaiying Wang 	/* Configure the TBI for SGMII operation */
1108865ff856SAndy Fleming 	if ((uec->uec_info->enet_interface_type == PHY_INTERFACE_MODE_SGMII) &&
1109865ff856SAndy Fleming 	   (uec->uec_info->speed == SPEED_1000)) {
1110e8efef7cSHaiying Wang 		uec_write_phy_reg(uec->dev, uec_regs->utbipar,
1111e8efef7cSHaiying Wang 			ENET_TBI_MII_ANA, TBIANA_SETTINGS);
1112e8efef7cSHaiying Wang 
1113e8efef7cSHaiying Wang 		uec_write_phy_reg(uec->dev, uec_regs->utbipar,
1114e8efef7cSHaiying Wang 			ENET_TBI_MII_TBICON, TBICON_CLK_SELECT);
1115e8efef7cSHaiying Wang 
1116e8efef7cSHaiying Wang 		uec_write_phy_reg(uec->dev, uec_regs->utbipar,
1117e8efef7cSHaiying Wang 			ENET_TBI_MII_CR, TBICR_SETTINGS);
1118e8efef7cSHaiying Wang 	}
1119e8efef7cSHaiying Wang 
11207737d5c6SDave Liu 	/* Allocate Tx BDs */
11217737d5c6SDave Liu 	length = ((uec_info->tx_bd_ring_len * SIZEOFBD) /
11227737d5c6SDave Liu 		 UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) *
11237737d5c6SDave Liu 		 UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
11247737d5c6SDave Liu 	if ((uec_info->tx_bd_ring_len * SIZEOFBD) %
11257737d5c6SDave Liu 		 UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) {
11267737d5c6SDave Liu 		length += UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
11277737d5c6SDave Liu 	}
11287737d5c6SDave Liu 
11297737d5c6SDave Liu 	align = UEC_TX_BD_RING_ALIGNMENT;
11307737d5c6SDave Liu 	uec->tx_bd_ring_offset = (u32)malloc((u32)(length + align));
11317737d5c6SDave Liu 	if (uec->tx_bd_ring_offset != 0) {
11327737d5c6SDave Liu 		uec->p_tx_bd_ring = (u8 *)((uec->tx_bd_ring_offset + align)
11337737d5c6SDave Liu 						 & ~(align - 1));
11347737d5c6SDave Liu 	}
11357737d5c6SDave Liu 
11367737d5c6SDave Liu 	/* Zero all of Tx BDs */
11377737d5c6SDave Liu 	memset((void *)(uec->tx_bd_ring_offset), 0, length + align);
11387737d5c6SDave Liu 
11397737d5c6SDave Liu 	/* Allocate Rx BDs */
11407737d5c6SDave Liu 	length = uec_info->rx_bd_ring_len * SIZEOFBD;
11417737d5c6SDave Liu 	align = UEC_RX_BD_RING_ALIGNMENT;
11427737d5c6SDave Liu 	uec->rx_bd_ring_offset = (u32)(malloc((u32)(length + align)));
11437737d5c6SDave Liu 	if (uec->rx_bd_ring_offset != 0) {
11447737d5c6SDave Liu 		uec->p_rx_bd_ring = (u8 *)((uec->rx_bd_ring_offset + align)
11457737d5c6SDave Liu 							 & ~(align - 1));
11467737d5c6SDave Liu 	}
11477737d5c6SDave Liu 
11487737d5c6SDave Liu 	/* Zero all of Rx BDs */
11497737d5c6SDave Liu 	memset((void *)(uec->rx_bd_ring_offset), 0, length + align);
11507737d5c6SDave Liu 
11517737d5c6SDave Liu 	/* Allocate Rx buffer */
11527737d5c6SDave Liu 	length = uec_info->rx_bd_ring_len * MAX_RXBUF_LEN;
11537737d5c6SDave Liu 	align = UEC_RX_DATA_BUF_ALIGNMENT;
11547737d5c6SDave Liu 	uec->rx_buf_offset = (u32)malloc(length + align);
11557737d5c6SDave Liu 	if (uec->rx_buf_offset != 0) {
11567737d5c6SDave Liu 		uec->p_rx_buf = (u8 *)((uec->rx_buf_offset + align)
11577737d5c6SDave Liu 						 & ~(align - 1));
11587737d5c6SDave Liu 	}
11597737d5c6SDave Liu 
11607737d5c6SDave Liu 	/* Zero all of the Rx buffer */
11617737d5c6SDave Liu 	memset((void *)(uec->rx_buf_offset), 0, length + align);
11627737d5c6SDave Liu 
11637737d5c6SDave Liu 	/* Init TxBD ring */
11647737d5c6SDave Liu 	bd = (qe_bd_t *)uec->p_tx_bd_ring;
11657737d5c6SDave Liu 	uec->txBd = bd;
11667737d5c6SDave Liu 
11677737d5c6SDave Liu 	for (i = 0; i < uec_info->tx_bd_ring_len; i++) {
11687737d5c6SDave Liu 		BD_DATA_CLEAR(bd);
11697737d5c6SDave Liu 		BD_STATUS_SET(bd, 0);
11707737d5c6SDave Liu 		BD_LENGTH_SET(bd, 0);
11717737d5c6SDave Liu 		bd ++;
11727737d5c6SDave Liu 	}
11737737d5c6SDave Liu 	BD_STATUS_SET((--bd), TxBD_WRAP);
11747737d5c6SDave Liu 
11757737d5c6SDave Liu 	/* Init RxBD ring */
11767737d5c6SDave Liu 	bd = (qe_bd_t *)uec->p_rx_bd_ring;
11777737d5c6SDave Liu 	uec->rxBd = bd;
11787737d5c6SDave Liu 	buf = uec->p_rx_buf;
11797737d5c6SDave Liu 	for (i = 0; i < uec_info->rx_bd_ring_len; i++) {
11807737d5c6SDave Liu 		BD_DATA_SET(bd, buf);
11817737d5c6SDave Liu 		BD_LENGTH_SET(bd, 0);
11827737d5c6SDave Liu 		BD_STATUS_SET(bd, RxBD_EMPTY);
11837737d5c6SDave Liu 		buf += MAX_RXBUF_LEN;
11847737d5c6SDave Liu 		bd ++;
11857737d5c6SDave Liu 	}
11867737d5c6SDave Liu 	BD_STATUS_SET((--bd), RxBD_WRAP | RxBD_EMPTY);
11877737d5c6SDave Liu 
11887737d5c6SDave Liu 	/* Init global Tx parameter RAM */
11897737d5c6SDave Liu 	uec_init_tx_parameter(uec, num_threads_tx);
11907737d5c6SDave Liu 
11917737d5c6SDave Liu 	/* Init global Rx parameter RAM */
11927737d5c6SDave Liu 	uec_init_rx_parameter(uec, num_threads_rx);
11937737d5c6SDave Liu 
11947737d5c6SDave Liu 	/* Init ethernet Tx and Rx parameter command */
11957737d5c6SDave Liu 	if (uec_issue_init_enet_rxtx_cmd(uec, num_threads_tx,
11967737d5c6SDave Liu 					 num_threads_rx)) {
11977737d5c6SDave Liu 		printf("%s issue init enet cmd failed\n", __FUNCTION__);
11987737d5c6SDave Liu 		return -ENOMEM;
11997737d5c6SDave Liu 	}
12007737d5c6SDave Liu 
12017737d5c6SDave Liu 	return 0;
12027737d5c6SDave Liu }
12037737d5c6SDave Liu 
12047737d5c6SDave Liu static int uec_init(struct eth_device* dev, bd_t *bd)
12057737d5c6SDave Liu {
12067737d5c6SDave Liu 	uec_private_t		*uec;
1207ee62ed32SKim Phillips 	int			err, i;
1208ee62ed32SKim Phillips 	struct phy_info         *curphy;
1209*be7bebeaSYork Sun #if defined(CONFIG_P1012) || defined(CONFIG_P1021) || defined(CONFIG_P1025)
1210a52d2f81SHaiying Wang 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
1211a52d2f81SHaiying Wang #endif
12127737d5c6SDave Liu 
12137737d5c6SDave Liu 	uec = (uec_private_t *)dev->priv;
12147737d5c6SDave Liu 
12157737d5c6SDave Liu 	if (uec->the_first_run == 0) {
1216*be7bebeaSYork Sun #if defined(CONFIG_P1012) || defined(CONFIG_P1021) || defined(CONFIG_P1025)
1217a52d2f81SHaiying Wang 	/* QE9 and QE12 need to be set for enabling QE MII managment signals */
1218a52d2f81SHaiying Wang 	setbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_QE9);
1219a52d2f81SHaiying Wang 	setbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_QE12);
1220a52d2f81SHaiying Wang #endif
1221a52d2f81SHaiying Wang 
1222ee62ed32SKim Phillips 		err = init_phy(dev);
1223ee62ed32SKim Phillips 		if (err) {
1224ee62ed32SKim Phillips 			printf("%s: Cannot initialize PHY, aborting.\n",
1225ee62ed32SKim Phillips 			       dev->name);
1226ee62ed32SKim Phillips 			return err;
1227ee62ed32SKim Phillips 		}
1228ee62ed32SKim Phillips 
1229ee62ed32SKim Phillips 		curphy = uec->mii_info->phyinfo;
1230ee62ed32SKim Phillips 
1231ee62ed32SKim Phillips 		if (curphy->config_aneg) {
1232ee62ed32SKim Phillips 			err = curphy->config_aneg(uec->mii_info);
1233ee62ed32SKim Phillips 			if (err) {
1234ee62ed32SKim Phillips 				printf("%s: Can't negotiate PHY\n", dev->name);
1235ee62ed32SKim Phillips 				return err;
1236ee62ed32SKim Phillips 			}
1237ee62ed32SKim Phillips 		}
1238ee62ed32SKim Phillips 
1239ee62ed32SKim Phillips 		/* Give PHYs up to 5 sec to report a link */
1240ee62ed32SKim Phillips 		i = 50;
1241ee62ed32SKim Phillips 		do {
1242ee62ed32SKim Phillips 			err = curphy->read_status(uec->mii_info);
1243bd6c25afSJoakim Tjernlund 			if (!(((i-- > 0) && !uec->mii_info->link) || err))
1244bd6c25afSJoakim Tjernlund 				break;
1245ee62ed32SKim Phillips 			udelay(100000);
1246bd6c25afSJoakim Tjernlund 		} while (1);
1247ee62ed32SKim Phillips 
1248*be7bebeaSYork Sun #if defined(CONFIG_P1012) || defined(CONFIG_P1021) || defined(CONFIG_P1025)
1249a52d2f81SHaiying Wang 		/* QE12 needs to be released for enabling LBCTL signal*/
1250a52d2f81SHaiying Wang 		clrbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_QE12);
1251a52d2f81SHaiying Wang #endif
1252a52d2f81SHaiying Wang 
1253ee62ed32SKim Phillips 		if (err || i <= 0)
1254ee62ed32SKim Phillips 			printf("warning: %s: timeout on PHY link\n", dev->name);
1255ee62ed32SKim Phillips 
1256582c55a0SHeiko Schocher 		adjust_link(dev);
1257ee62ed32SKim Phillips 		uec->the_first_run = 1;
1258ee62ed32SKim Phillips 	}
1259ee62ed32SKim Phillips 
12607737d5c6SDave Liu 	/* Set up the MAC address */
12617737d5c6SDave Liu 	if (dev->enetaddr[0] & 0x01) {
12627737d5c6SDave Liu 		printf("%s: MacAddress is multcast address\n",
12637737d5c6SDave Liu 			 __FUNCTION__);
1264422b1a01SBen Warren 		return -1;
12657737d5c6SDave Liu 	}
12667737d5c6SDave Liu 	uec_set_mac_address(uec, dev->enetaddr);
1267ee62ed32SKim Phillips 
12687737d5c6SDave Liu 
12697737d5c6SDave Liu 	err = uec_open(uec, COMM_DIR_RX_AND_TX);
12707737d5c6SDave Liu 	if (err) {
12717737d5c6SDave Liu 		printf("%s: cannot enable UEC device\n", dev->name);
1272422b1a01SBen Warren 		return -1;
12737737d5c6SDave Liu 	}
12747737d5c6SDave Liu 
1275ee62ed32SKim Phillips 	phy_change(dev);
1276ee62ed32SKim Phillips 
1277422b1a01SBen Warren 	return (uec->mii_info->link ? 0 : -1);
12787737d5c6SDave Liu }
12797737d5c6SDave Liu 
12807737d5c6SDave Liu static void uec_halt(struct eth_device* dev)
12817737d5c6SDave Liu {
12827737d5c6SDave Liu 	uec_private_t	*uec = (uec_private_t *)dev->priv;
12837737d5c6SDave Liu 	uec_stop(uec, COMM_DIR_RX_AND_TX);
12847737d5c6SDave Liu }
12857737d5c6SDave Liu 
12867ae84d56SJoe Hershberger static int uec_send(struct eth_device *dev, void *buf, int len)
12877737d5c6SDave Liu {
12887737d5c6SDave Liu 	uec_private_t		*uec;
12897737d5c6SDave Liu 	ucc_fast_private_t	*uccf;
12907737d5c6SDave Liu 	volatile qe_bd_t	*bd;
1291ddd02492SDave Liu 	u16			status;
12927737d5c6SDave Liu 	int			i;
12937737d5c6SDave Liu 	int			result = 0;
12947737d5c6SDave Liu 
12957737d5c6SDave Liu 	uec = (uec_private_t *)dev->priv;
12967737d5c6SDave Liu 	uccf = uec->uccf;
12977737d5c6SDave Liu 	bd = uec->txBd;
12987737d5c6SDave Liu 
12997737d5c6SDave Liu 	/* Find an empty TxBD */
1300ddd02492SDave Liu 	for (i = 0; bd->status & TxBD_READY; i++) {
13017737d5c6SDave Liu 		if (i > 0x100000) {
13027737d5c6SDave Liu 			printf("%s: tx buffer not ready\n", dev->name);
13037737d5c6SDave Liu 			return result;
13047737d5c6SDave Liu 		}
13057737d5c6SDave Liu 	}
13067737d5c6SDave Liu 
13077737d5c6SDave Liu 	/* Init TxBD */
13087737d5c6SDave Liu 	BD_DATA_SET(bd, buf);
13097737d5c6SDave Liu 	BD_LENGTH_SET(bd, len);
1310a28899c9SEmilian Medve 	status = bd->status;
13117737d5c6SDave Liu 	status &= BD_WRAP;
13127737d5c6SDave Liu 	status |= (TxBD_READY | TxBD_LAST);
13137737d5c6SDave Liu 	BD_STATUS_SET(bd, status);
13147737d5c6SDave Liu 
13157737d5c6SDave Liu 	/* Tell UCC to transmit the buffer */
13167737d5c6SDave Liu 	ucc_fast_transmit_on_demand(uccf);
13177737d5c6SDave Liu 
13187737d5c6SDave Liu 	/* Wait for buffer to be transmitted */
1319ddd02492SDave Liu 	for (i = 0; bd->status & TxBD_READY; i++) {
13207737d5c6SDave Liu 		if (i > 0x100000) {
13217737d5c6SDave Liu 			printf("%s: tx error\n", dev->name);
13227737d5c6SDave Liu 			return result;
13237737d5c6SDave Liu 		}
13247737d5c6SDave Liu 	}
13257737d5c6SDave Liu 
13267737d5c6SDave Liu 	/* Ok, the buffer be transimitted */
13277737d5c6SDave Liu 	BD_ADVANCE(bd, status, uec->p_tx_bd_ring);
13287737d5c6SDave Liu 	uec->txBd = bd;
13297737d5c6SDave Liu 	result = 1;
13307737d5c6SDave Liu 
13317737d5c6SDave Liu 	return result;
13327737d5c6SDave Liu }
13337737d5c6SDave Liu 
13347737d5c6SDave Liu static int uec_recv(struct eth_device* dev)
13357737d5c6SDave Liu {
13367737d5c6SDave Liu 	uec_private_t		*uec = dev->priv;
13377737d5c6SDave Liu 	volatile qe_bd_t	*bd;
1338ddd02492SDave Liu 	u16			status;
13397737d5c6SDave Liu 	u16			len;
13407737d5c6SDave Liu 	u8			*data;
13417737d5c6SDave Liu 
13427737d5c6SDave Liu 	bd = uec->rxBd;
1343ddd02492SDave Liu 	status = bd->status;
13447737d5c6SDave Liu 
13457737d5c6SDave Liu 	while (!(status & RxBD_EMPTY)) {
13467737d5c6SDave Liu 		if (!(status & RxBD_ERROR)) {
13477737d5c6SDave Liu 			data = BD_DATA(bd);
13487737d5c6SDave Liu 			len = BD_LENGTH(bd);
13497737d5c6SDave Liu 			NetReceive(data, len);
13507737d5c6SDave Liu 		} else {
13517737d5c6SDave Liu 			printf("%s: Rx error\n", dev->name);
13527737d5c6SDave Liu 		}
13537737d5c6SDave Liu 		status &= BD_CLEAN;
13547737d5c6SDave Liu 		BD_LENGTH_SET(bd, 0);
13557737d5c6SDave Liu 		BD_STATUS_SET(bd, status | RxBD_EMPTY);
13567737d5c6SDave Liu 		BD_ADVANCE(bd, status, uec->p_rx_bd_ring);
1357ddd02492SDave Liu 		status = bd->status;
13587737d5c6SDave Liu 	}
13597737d5c6SDave Liu 	uec->rxBd = bd;
13607737d5c6SDave Liu 
13617737d5c6SDave Liu 	return 1;
13627737d5c6SDave Liu }
13637737d5c6SDave Liu 
13648e55258fSHaiying Wang int uec_initialize(bd_t *bis, uec_info_t *uec_info)
13657737d5c6SDave Liu {
13667737d5c6SDave Liu 	struct eth_device	*dev;
13677737d5c6SDave Liu 	int			i;
13687737d5c6SDave Liu 	uec_private_t		*uec;
13697737d5c6SDave Liu 	int			err;
13707737d5c6SDave Liu 
13717737d5c6SDave Liu 	dev = (struct eth_device *)malloc(sizeof(struct eth_device));
13727737d5c6SDave Liu 	if (!dev)
13737737d5c6SDave Liu 		return 0;
13747737d5c6SDave Liu 	memset(dev, 0, sizeof(struct eth_device));
13757737d5c6SDave Liu 
13767737d5c6SDave Liu 	/* Allocate the UEC private struct */
13777737d5c6SDave Liu 	uec = (uec_private_t *)malloc(sizeof(uec_private_t));
13787737d5c6SDave Liu 	if (!uec) {
13797737d5c6SDave Liu 		return -ENOMEM;
13807737d5c6SDave Liu 	}
13817737d5c6SDave Liu 	memset(uec, 0, sizeof(uec_private_t));
13827737d5c6SDave Liu 
13838e55258fSHaiying Wang 	/* Adjust uec_info */
13848e55258fSHaiying Wang #if (MAX_QE_RISC == 4)
13858e55258fSHaiying Wang 	uec_info->risc_tx = QE_RISC_ALLOCATION_FOUR_RISCS;
13868e55258fSHaiying Wang 	uec_info->risc_rx = QE_RISC_ALLOCATION_FOUR_RISCS;
13877737d5c6SDave Liu #endif
13887737d5c6SDave Liu 
13898e55258fSHaiying Wang 	devlist[uec_info->uf_info.ucc_num] = dev;
1390d5d28fe4SDavid Saada 
13917737d5c6SDave Liu 	uec->uec_info = uec_info;
1392e8efef7cSHaiying Wang 	uec->dev = dev;
13937737d5c6SDave Liu 
139478b7a8efSKim Phillips 	sprintf(dev->name, "UEC%d", uec_info->uf_info.ucc_num);
13957737d5c6SDave Liu 	dev->iobase = 0;
13967737d5c6SDave Liu 	dev->priv = (void *)uec;
13977737d5c6SDave Liu 	dev->init = uec_init;
13987737d5c6SDave Liu 	dev->halt = uec_halt;
13997737d5c6SDave Liu 	dev->send = uec_send;
14007737d5c6SDave Liu 	dev->recv = uec_recv;
14017737d5c6SDave Liu 
14027737d5c6SDave Liu 	/* Clear the ethnet address */
14037737d5c6SDave Liu 	for (i = 0; i < 6; i++)
14047737d5c6SDave Liu 		dev->enetaddr[i] = 0;
14057737d5c6SDave Liu 
14067737d5c6SDave Liu 	eth_register(dev);
14077737d5c6SDave Liu 
14087737d5c6SDave Liu 	err = uec_startup(uec);
14097737d5c6SDave Liu 	if (err) {
14107737d5c6SDave Liu 		printf("%s: Cannot configure net device, aborting.",dev->name);
14117737d5c6SDave Liu 		return err;
14127737d5c6SDave Liu 	}
14137737d5c6SDave Liu 
141423c34af4SRichard Retanubun #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
1415d5d28fe4SDavid Saada 	miiphy_register(dev->name, uec_miiphy_read, uec_miiphy_write);
1416d5d28fe4SDavid Saada #endif
1417d5d28fe4SDavid Saada 
14187737d5c6SDave Liu 	return 1;
14197737d5c6SDave Liu }
14208e55258fSHaiying Wang 
14218e55258fSHaiying Wang int uec_eth_init(bd_t *bis, uec_info_t *uecs, int num)
14228e55258fSHaiying Wang {
14238e55258fSHaiying Wang 	int i;
14248e55258fSHaiying Wang 
14258e55258fSHaiying Wang 	for (i = 0; i < num; i++)
14268e55258fSHaiying Wang 		uec_initialize(bis, &uecs[i]);
14278e55258fSHaiying Wang 
14288e55258fSHaiying Wang 	return 0;
14298e55258fSHaiying Wang }
14308e55258fSHaiying Wang 
14318e55258fSHaiying Wang int uec_standard_init(bd_t *bis)
14328e55258fSHaiying Wang {
14338e55258fSHaiying Wang 	return uec_eth_init(bis, uec_info, ARRAY_SIZE(uec_info));
14348e55258fSHaiying Wang }
1435