17737d5c6SDave Liu /* 27211fbfaSHaiying Wang * Copyright (C) 2006-2009 Freescale Semiconductor, Inc. 37737d5c6SDave Liu * 47737d5c6SDave Liu * Dave Liu <daveliu@freescale.com> 57737d5c6SDave Liu * 67737d5c6SDave Liu * This program is free software; you can redistribute it and/or 77737d5c6SDave Liu * modify it under the terms of the GNU General Public License as 87737d5c6SDave Liu * published by the Free Software Foundation; either version 2 of 97737d5c6SDave Liu * the License, or (at your option) any later version. 107737d5c6SDave Liu * 117737d5c6SDave Liu * This program is distributed in the hope that it will be useful, 127737d5c6SDave Liu * but WITHOUT ANY WARRANTY; without even the implied warranty of 137737d5c6SDave Liu * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 147737d5c6SDave Liu * GNU General Public License for more details. 157737d5c6SDave Liu * 167737d5c6SDave Liu * You should have received a copy of the GNU General Public License 177737d5c6SDave Liu * along with this program; if not, write to the Free Software 187737d5c6SDave Liu * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 197737d5c6SDave Liu * MA 02111-1307 USA 207737d5c6SDave Liu */ 217737d5c6SDave Liu 227737d5c6SDave Liu #include "common.h" 237737d5c6SDave Liu #include "net.h" 247737d5c6SDave Liu #include "malloc.h" 257737d5c6SDave Liu #include "asm/errno.h" 267737d5c6SDave Liu #include "asm/io.h" 277737d5c6SDave Liu #include "asm/immap_qe.h" 287737d5c6SDave Liu #include "qe.h" 297737d5c6SDave Liu #include "uccf.h" 307737d5c6SDave Liu #include "uec.h" 317737d5c6SDave Liu #include "uec_phy.h" 32d5d28fe4SDavid Saada #include "miiphy.h" 337737d5c6SDave Liu 34*8e55258fSHaiying Wang static uec_info_t uec_info[] = { 357737d5c6SDave Liu #ifdef CONFIG_UEC_ETH1 36*8e55258fSHaiying Wang STD_UEC_INFO(1), /* UEC1 */ 377737d5c6SDave Liu #endif 387737d5c6SDave Liu #ifdef CONFIG_UEC_ETH2 39*8e55258fSHaiying Wang STD_UEC_INFO(2), /* UEC2 */ 407737d5c6SDave Liu #endif 41ccf21c31SJoakim Tjernlund #ifdef CONFIG_UEC_ETH3 42*8e55258fSHaiying Wang STD_UEC_INFO(3), /* UEC3 */ 43ccf21c31SJoakim Tjernlund #endif 442465665bSDavid Saada #ifdef CONFIG_UEC_ETH4 45*8e55258fSHaiying Wang STD_UEC_INFO(4), /* UEC4 */ 462465665bSDavid Saada #endif 47c68a05feSrichardretanubun #ifdef CONFIG_UEC_ETH5 48*8e55258fSHaiying Wang STD_UEC_INFO(5), /* UEC5 */ 49c68a05feSrichardretanubun #endif 50c68a05feSrichardretanubun #ifdef CONFIG_UEC_ETH6 51*8e55258fSHaiying Wang STD_UEC_INFO(6), /* UEC6 */ 52c68a05feSrichardretanubun #endif 53*8e55258fSHaiying Wang #ifdef CONFIG_UEC_ETH7 54*8e55258fSHaiying Wang STD_UEC_INFO(7), /* UEC7 */ 557211fbfaSHaiying Wang #endif 56*8e55258fSHaiying Wang #ifdef CONFIG_UEC_ETH8 57*8e55258fSHaiying Wang STD_UEC_INFO(8), /* UEC8 */ 58*8e55258fSHaiying Wang #endif 59c68a05feSrichardretanubun }; 60ccf21c31SJoakim Tjernlund 61*8e55258fSHaiying Wang #define MAXCONTROLLERS (8) 62d5d28fe4SDavid Saada 63d5d28fe4SDavid Saada static struct eth_device *devlist[MAXCONTROLLERS]; 64d5d28fe4SDavid Saada 65d5d28fe4SDavid Saada u16 phy_read (struct uec_mii_info *mii_info, u16 regnum); 66d5d28fe4SDavid Saada void phy_write (struct uec_mii_info *mii_info, u16 regnum, u16 val); 67d5d28fe4SDavid Saada 687737d5c6SDave Liu static int uec_mac_enable(uec_private_t *uec, comm_dir_e mode) 697737d5c6SDave Liu { 707737d5c6SDave Liu uec_t *uec_regs; 717737d5c6SDave Liu u32 maccfg1; 727737d5c6SDave Liu 737737d5c6SDave Liu if (!uec) { 747737d5c6SDave Liu printf("%s: uec not initial\n", __FUNCTION__); 757737d5c6SDave Liu return -EINVAL; 767737d5c6SDave Liu } 777737d5c6SDave Liu uec_regs = uec->uec_regs; 787737d5c6SDave Liu 797737d5c6SDave Liu maccfg1 = in_be32(&uec_regs->maccfg1); 807737d5c6SDave Liu 817737d5c6SDave Liu if (mode & COMM_DIR_TX) { 827737d5c6SDave Liu maccfg1 |= MACCFG1_ENABLE_TX; 837737d5c6SDave Liu out_be32(&uec_regs->maccfg1, maccfg1); 847737d5c6SDave Liu uec->mac_tx_enabled = 1; 857737d5c6SDave Liu } 867737d5c6SDave Liu 877737d5c6SDave Liu if (mode & COMM_DIR_RX) { 887737d5c6SDave Liu maccfg1 |= MACCFG1_ENABLE_RX; 897737d5c6SDave Liu out_be32(&uec_regs->maccfg1, maccfg1); 907737d5c6SDave Liu uec->mac_rx_enabled = 1; 917737d5c6SDave Liu } 927737d5c6SDave Liu 937737d5c6SDave Liu return 0; 947737d5c6SDave Liu } 957737d5c6SDave Liu 967737d5c6SDave Liu static int uec_mac_disable(uec_private_t *uec, comm_dir_e mode) 977737d5c6SDave Liu { 987737d5c6SDave Liu uec_t *uec_regs; 997737d5c6SDave Liu u32 maccfg1; 1007737d5c6SDave Liu 1017737d5c6SDave Liu if (!uec) { 1027737d5c6SDave Liu printf("%s: uec not initial\n", __FUNCTION__); 1037737d5c6SDave Liu return -EINVAL; 1047737d5c6SDave Liu } 1057737d5c6SDave Liu uec_regs = uec->uec_regs; 1067737d5c6SDave Liu 1077737d5c6SDave Liu maccfg1 = in_be32(&uec_regs->maccfg1); 1087737d5c6SDave Liu 1097737d5c6SDave Liu if (mode & COMM_DIR_TX) { 1107737d5c6SDave Liu maccfg1 &= ~MACCFG1_ENABLE_TX; 1117737d5c6SDave Liu out_be32(&uec_regs->maccfg1, maccfg1); 1127737d5c6SDave Liu uec->mac_tx_enabled = 0; 1137737d5c6SDave Liu } 1147737d5c6SDave Liu 1157737d5c6SDave Liu if (mode & COMM_DIR_RX) { 1167737d5c6SDave Liu maccfg1 &= ~MACCFG1_ENABLE_RX; 1177737d5c6SDave Liu out_be32(&uec_regs->maccfg1, maccfg1); 1187737d5c6SDave Liu uec->mac_rx_enabled = 0; 1197737d5c6SDave Liu } 1207737d5c6SDave Liu 1217737d5c6SDave Liu return 0; 1227737d5c6SDave Liu } 1237737d5c6SDave Liu 1247737d5c6SDave Liu static int uec_graceful_stop_tx(uec_private_t *uec) 1257737d5c6SDave Liu { 1267737d5c6SDave Liu ucc_fast_t *uf_regs; 1277737d5c6SDave Liu u32 cecr_subblock; 1287737d5c6SDave Liu u32 ucce; 1297737d5c6SDave Liu 1307737d5c6SDave Liu if (!uec || !uec->uccf) { 1317737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 1327737d5c6SDave Liu return -EINVAL; 1337737d5c6SDave Liu } 1347737d5c6SDave Liu 1357737d5c6SDave Liu uf_regs = uec->uccf->uf_regs; 1367737d5c6SDave Liu 1377737d5c6SDave Liu /* Clear the grace stop event */ 1387737d5c6SDave Liu out_be32(&uf_regs->ucce, UCCE_GRA); 1397737d5c6SDave Liu 1407737d5c6SDave Liu /* Issue host command */ 1417737d5c6SDave Liu cecr_subblock = 1427737d5c6SDave Liu ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num); 1437737d5c6SDave Liu qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock, 1447737d5c6SDave Liu (u8)QE_CR_PROTOCOL_ETHERNET, 0); 1457737d5c6SDave Liu 1467737d5c6SDave Liu /* Wait for command to complete */ 1477737d5c6SDave Liu do { 1487737d5c6SDave Liu ucce = in_be32(&uf_regs->ucce); 1497737d5c6SDave Liu } while (! (ucce & UCCE_GRA)); 1507737d5c6SDave Liu 1517737d5c6SDave Liu uec->grace_stopped_tx = 1; 1527737d5c6SDave Liu 1537737d5c6SDave Liu return 0; 1547737d5c6SDave Liu } 1557737d5c6SDave Liu 1567737d5c6SDave Liu static int uec_graceful_stop_rx(uec_private_t *uec) 1577737d5c6SDave Liu { 1587737d5c6SDave Liu u32 cecr_subblock; 1597737d5c6SDave Liu u8 ack; 1607737d5c6SDave Liu 1617737d5c6SDave Liu if (!uec) { 1627737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 1637737d5c6SDave Liu return -EINVAL; 1647737d5c6SDave Liu } 1657737d5c6SDave Liu 1667737d5c6SDave Liu if (!uec->p_rx_glbl_pram) { 1677737d5c6SDave Liu printf("%s: No init rx global parameter\n", __FUNCTION__); 1687737d5c6SDave Liu return -EINVAL; 1697737d5c6SDave Liu } 1707737d5c6SDave Liu 1717737d5c6SDave Liu /* Clear acknowledge bit */ 1727737d5c6SDave Liu ack = uec->p_rx_glbl_pram->rxgstpack; 1737737d5c6SDave Liu ack &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX; 1747737d5c6SDave Liu uec->p_rx_glbl_pram->rxgstpack = ack; 1757737d5c6SDave Liu 1767737d5c6SDave Liu /* Keep issuing cmd and checking ack bit until it is asserted */ 1777737d5c6SDave Liu do { 1787737d5c6SDave Liu /* Issue host command */ 1797737d5c6SDave Liu cecr_subblock = 1807737d5c6SDave Liu ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num); 1817737d5c6SDave Liu qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock, 1827737d5c6SDave Liu (u8)QE_CR_PROTOCOL_ETHERNET, 0); 1837737d5c6SDave Liu ack = uec->p_rx_glbl_pram->rxgstpack; 1847737d5c6SDave Liu } while (! (ack & GRACEFUL_STOP_ACKNOWLEDGE_RX )); 1857737d5c6SDave Liu 1867737d5c6SDave Liu uec->grace_stopped_rx = 1; 1877737d5c6SDave Liu 1887737d5c6SDave Liu return 0; 1897737d5c6SDave Liu } 1907737d5c6SDave Liu 1917737d5c6SDave Liu static int uec_restart_tx(uec_private_t *uec) 1927737d5c6SDave Liu { 1937737d5c6SDave Liu u32 cecr_subblock; 1947737d5c6SDave Liu 1957737d5c6SDave Liu if (!uec || !uec->uec_info) { 1967737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 1977737d5c6SDave Liu return -EINVAL; 1987737d5c6SDave Liu } 1997737d5c6SDave Liu 2007737d5c6SDave Liu cecr_subblock = 2017737d5c6SDave Liu ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num); 2027737d5c6SDave Liu qe_issue_cmd(QE_RESTART_TX, cecr_subblock, 2037737d5c6SDave Liu (u8)QE_CR_PROTOCOL_ETHERNET, 0); 2047737d5c6SDave Liu 2057737d5c6SDave Liu uec->grace_stopped_tx = 0; 2067737d5c6SDave Liu 2077737d5c6SDave Liu return 0; 2087737d5c6SDave Liu } 2097737d5c6SDave Liu 2107737d5c6SDave Liu static int uec_restart_rx(uec_private_t *uec) 2117737d5c6SDave Liu { 2127737d5c6SDave Liu u32 cecr_subblock; 2137737d5c6SDave Liu 2147737d5c6SDave Liu if (!uec || !uec->uec_info) { 2157737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 2167737d5c6SDave Liu return -EINVAL; 2177737d5c6SDave Liu } 2187737d5c6SDave Liu 2197737d5c6SDave Liu cecr_subblock = 2207737d5c6SDave Liu ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num); 2217737d5c6SDave Liu qe_issue_cmd(QE_RESTART_RX, cecr_subblock, 2227737d5c6SDave Liu (u8)QE_CR_PROTOCOL_ETHERNET, 0); 2237737d5c6SDave Liu 2247737d5c6SDave Liu uec->grace_stopped_rx = 0; 2257737d5c6SDave Liu 2267737d5c6SDave Liu return 0; 2277737d5c6SDave Liu } 2287737d5c6SDave Liu 2297737d5c6SDave Liu static int uec_open(uec_private_t *uec, comm_dir_e mode) 2307737d5c6SDave Liu { 2317737d5c6SDave Liu ucc_fast_private_t *uccf; 2327737d5c6SDave Liu 2337737d5c6SDave Liu if (!uec || !uec->uccf) { 2347737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 2357737d5c6SDave Liu return -EINVAL; 2367737d5c6SDave Liu } 2377737d5c6SDave Liu uccf = uec->uccf; 2387737d5c6SDave Liu 2397737d5c6SDave Liu /* check if the UCC number is in range. */ 2407737d5c6SDave Liu if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) { 2417737d5c6SDave Liu printf("%s: ucc_num out of range.\n", __FUNCTION__); 2427737d5c6SDave Liu return -EINVAL; 2437737d5c6SDave Liu } 2447737d5c6SDave Liu 2457737d5c6SDave Liu /* Enable MAC */ 2467737d5c6SDave Liu uec_mac_enable(uec, mode); 2477737d5c6SDave Liu 2487737d5c6SDave Liu /* Enable UCC fast */ 2497737d5c6SDave Liu ucc_fast_enable(uccf, mode); 2507737d5c6SDave Liu 2517737d5c6SDave Liu /* RISC microcode start */ 2527737d5c6SDave Liu if ((mode & COMM_DIR_TX) && uec->grace_stopped_tx) { 2537737d5c6SDave Liu uec_restart_tx(uec); 2547737d5c6SDave Liu } 2557737d5c6SDave Liu if ((mode & COMM_DIR_RX) && uec->grace_stopped_rx) { 2567737d5c6SDave Liu uec_restart_rx(uec); 2577737d5c6SDave Liu } 2587737d5c6SDave Liu 2597737d5c6SDave Liu return 0; 2607737d5c6SDave Liu } 2617737d5c6SDave Liu 2627737d5c6SDave Liu static int uec_stop(uec_private_t *uec, comm_dir_e mode) 2637737d5c6SDave Liu { 2647737d5c6SDave Liu ucc_fast_private_t *uccf; 2657737d5c6SDave Liu 2667737d5c6SDave Liu if (!uec || !uec->uccf) { 2677737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 2687737d5c6SDave Liu return -EINVAL; 2697737d5c6SDave Liu } 2707737d5c6SDave Liu uccf = uec->uccf; 2717737d5c6SDave Liu 2727737d5c6SDave Liu /* check if the UCC number is in range. */ 2737737d5c6SDave Liu if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) { 2747737d5c6SDave Liu printf("%s: ucc_num out of range.\n", __FUNCTION__); 2757737d5c6SDave Liu return -EINVAL; 2767737d5c6SDave Liu } 2777737d5c6SDave Liu /* Stop any transmissions */ 2787737d5c6SDave Liu if ((mode & COMM_DIR_TX) && !uec->grace_stopped_tx) { 2797737d5c6SDave Liu uec_graceful_stop_tx(uec); 2807737d5c6SDave Liu } 2817737d5c6SDave Liu /* Stop any receptions */ 2827737d5c6SDave Liu if ((mode & COMM_DIR_RX) && !uec->grace_stopped_rx) { 2837737d5c6SDave Liu uec_graceful_stop_rx(uec); 2847737d5c6SDave Liu } 2857737d5c6SDave Liu 2867737d5c6SDave Liu /* Disable the UCC fast */ 2877737d5c6SDave Liu ucc_fast_disable(uec->uccf, mode); 2887737d5c6SDave Liu 2897737d5c6SDave Liu /* Disable the MAC */ 2907737d5c6SDave Liu uec_mac_disable(uec, mode); 2917737d5c6SDave Liu 2927737d5c6SDave Liu return 0; 2937737d5c6SDave Liu } 2947737d5c6SDave Liu 2957737d5c6SDave Liu static int uec_set_mac_duplex(uec_private_t *uec, int duplex) 2967737d5c6SDave Liu { 2977737d5c6SDave Liu uec_t *uec_regs; 2987737d5c6SDave Liu u32 maccfg2; 2997737d5c6SDave Liu 3007737d5c6SDave Liu if (!uec) { 3017737d5c6SDave Liu printf("%s: uec not initial\n", __FUNCTION__); 3027737d5c6SDave Liu return -EINVAL; 3037737d5c6SDave Liu } 3047737d5c6SDave Liu uec_regs = uec->uec_regs; 3057737d5c6SDave Liu 3067737d5c6SDave Liu if (duplex == DUPLEX_HALF) { 3077737d5c6SDave Liu maccfg2 = in_be32(&uec_regs->maccfg2); 3087737d5c6SDave Liu maccfg2 &= ~MACCFG2_FDX; 3097737d5c6SDave Liu out_be32(&uec_regs->maccfg2, maccfg2); 3107737d5c6SDave Liu } 3117737d5c6SDave Liu 3127737d5c6SDave Liu if (duplex == DUPLEX_FULL) { 3137737d5c6SDave Liu maccfg2 = in_be32(&uec_regs->maccfg2); 3147737d5c6SDave Liu maccfg2 |= MACCFG2_FDX; 3157737d5c6SDave Liu out_be32(&uec_regs->maccfg2, maccfg2); 3167737d5c6SDave Liu } 3177737d5c6SDave Liu 3187737d5c6SDave Liu return 0; 3197737d5c6SDave Liu } 3207737d5c6SDave Liu 3217737d5c6SDave Liu static int uec_set_mac_if_mode(uec_private_t *uec, enet_interface_e if_mode) 3227737d5c6SDave Liu { 3237737d5c6SDave Liu enet_interface_e enet_if_mode; 3247737d5c6SDave Liu uec_info_t *uec_info; 3257737d5c6SDave Liu uec_t *uec_regs; 3267737d5c6SDave Liu u32 upsmr; 3277737d5c6SDave Liu u32 maccfg2; 3287737d5c6SDave Liu 3297737d5c6SDave Liu if (!uec) { 3307737d5c6SDave Liu printf("%s: uec not initial\n", __FUNCTION__); 3317737d5c6SDave Liu return -EINVAL; 3327737d5c6SDave Liu } 3337737d5c6SDave Liu 3347737d5c6SDave Liu uec_info = uec->uec_info; 3357737d5c6SDave Liu uec_regs = uec->uec_regs; 3367737d5c6SDave Liu enet_if_mode = if_mode; 3377737d5c6SDave Liu 3387737d5c6SDave Liu maccfg2 = in_be32(&uec_regs->maccfg2); 3397737d5c6SDave Liu maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK; 3407737d5c6SDave Liu 3417737d5c6SDave Liu upsmr = in_be32(&uec->uccf->uf_regs->upsmr); 3427737d5c6SDave Liu upsmr &= ~(UPSMR_RPM | UPSMR_TBIM | UPSMR_R10M | UPSMR_RMM); 3437737d5c6SDave Liu 3447737d5c6SDave Liu switch (enet_if_mode) { 3457737d5c6SDave Liu case ENET_100_MII: 3467737d5c6SDave Liu case ENET_10_MII: 3477737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE; 3487737d5c6SDave Liu break; 3497737d5c6SDave Liu case ENET_1000_GMII: 3507737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE; 3517737d5c6SDave Liu break; 3527737d5c6SDave Liu case ENET_1000_TBI: 3537737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE; 3547737d5c6SDave Liu upsmr |= UPSMR_TBIM; 3557737d5c6SDave Liu break; 3567737d5c6SDave Liu case ENET_1000_RTBI: 3577737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE; 3587737d5c6SDave Liu upsmr |= (UPSMR_RPM | UPSMR_TBIM); 3597737d5c6SDave Liu break; 3606a600c3aSAnton Vorontsov case ENET_1000_RGMII_RXID: 36141410eeeSHaiying Wang case ENET_1000_RGMII_ID: 3627737d5c6SDave Liu case ENET_1000_RGMII: 3637737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE; 3647737d5c6SDave Liu upsmr |= UPSMR_RPM; 3657737d5c6SDave Liu break; 3667737d5c6SDave Liu case ENET_100_RGMII: 3677737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE; 3687737d5c6SDave Liu upsmr |= UPSMR_RPM; 3697737d5c6SDave Liu break; 3707737d5c6SDave Liu case ENET_10_RGMII: 3717737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE; 3727737d5c6SDave Liu upsmr |= (UPSMR_RPM | UPSMR_R10M); 3737737d5c6SDave Liu break; 3747737d5c6SDave Liu case ENET_100_RMII: 3757737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE; 3767737d5c6SDave Liu upsmr |= UPSMR_RMM; 3777737d5c6SDave Liu break; 3787737d5c6SDave Liu case ENET_10_RMII: 3797737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE; 3807737d5c6SDave Liu upsmr |= (UPSMR_R10M | UPSMR_RMM); 3817737d5c6SDave Liu break; 3827737d5c6SDave Liu default: 3837737d5c6SDave Liu return -EINVAL; 3847737d5c6SDave Liu break; 3857737d5c6SDave Liu } 3867737d5c6SDave Liu out_be32(&uec_regs->maccfg2, maccfg2); 3877737d5c6SDave Liu out_be32(&uec->uccf->uf_regs->upsmr, upsmr); 3887737d5c6SDave Liu 3897737d5c6SDave Liu return 0; 3907737d5c6SDave Liu } 3917737d5c6SDave Liu 392da9d4610SAndy Fleming static int init_mii_management_configuration(uec_mii_t *uec_mii_regs) 3937737d5c6SDave Liu { 3947737d5c6SDave Liu uint timeout = 0x1000; 3957737d5c6SDave Liu u32 miimcfg = 0; 3967737d5c6SDave Liu 397da9d4610SAndy Fleming miimcfg = in_be32(&uec_mii_regs->miimcfg); 3987737d5c6SDave Liu miimcfg |= MIIMCFG_MNGMNT_CLC_DIV_INIT_VALUE; 399da9d4610SAndy Fleming out_be32(&uec_mii_regs->miimcfg, miimcfg); 4007737d5c6SDave Liu 4017737d5c6SDave Liu /* Wait until the bus is free */ 402da9d4610SAndy Fleming while ((in_be32(&uec_mii_regs->miimcfg) & MIIMIND_BUSY) && timeout--); 4037737d5c6SDave Liu if (timeout <= 0) { 4047737d5c6SDave Liu printf("%s: The MII Bus is stuck!", __FUNCTION__); 4057737d5c6SDave Liu return -ETIMEDOUT; 4067737d5c6SDave Liu } 4077737d5c6SDave Liu 4087737d5c6SDave Liu return 0; 4097737d5c6SDave Liu } 4107737d5c6SDave Liu 4117737d5c6SDave Liu static int init_phy(struct eth_device *dev) 4127737d5c6SDave Liu { 4137737d5c6SDave Liu uec_private_t *uec; 414da9d4610SAndy Fleming uec_mii_t *umii_regs; 4157737d5c6SDave Liu struct uec_mii_info *mii_info; 4167737d5c6SDave Liu struct phy_info *curphy; 4177737d5c6SDave Liu int err; 4187737d5c6SDave Liu 4197737d5c6SDave Liu uec = (uec_private_t *)dev->priv; 420da9d4610SAndy Fleming umii_regs = uec->uec_mii_regs; 4217737d5c6SDave Liu 4227737d5c6SDave Liu uec->oldlink = 0; 4237737d5c6SDave Liu uec->oldspeed = 0; 4247737d5c6SDave Liu uec->oldduplex = -1; 4257737d5c6SDave Liu 4267737d5c6SDave Liu mii_info = malloc(sizeof(*mii_info)); 4277737d5c6SDave Liu if (!mii_info) { 4287737d5c6SDave Liu printf("%s: Could not allocate mii_info", dev->name); 4297737d5c6SDave Liu return -ENOMEM; 4307737d5c6SDave Liu } 4317737d5c6SDave Liu memset(mii_info, 0, sizeof(*mii_info)); 4327737d5c6SDave Liu 43324c3aca3SDave Liu if (uec->uec_info->uf_info.eth_type == GIGA_ETH) { 4347737d5c6SDave Liu mii_info->speed = SPEED_1000; 43524c3aca3SDave Liu } else { 43624c3aca3SDave Liu mii_info->speed = SPEED_100; 43724c3aca3SDave Liu } 43824c3aca3SDave Liu 4397737d5c6SDave Liu mii_info->duplex = DUPLEX_FULL; 4407737d5c6SDave Liu mii_info->pause = 0; 4417737d5c6SDave Liu mii_info->link = 1; 4427737d5c6SDave Liu 4437737d5c6SDave Liu mii_info->advertising = (ADVERTISED_10baseT_Half | 4447737d5c6SDave Liu ADVERTISED_10baseT_Full | 4457737d5c6SDave Liu ADVERTISED_100baseT_Half | 4467737d5c6SDave Liu ADVERTISED_100baseT_Full | 4477737d5c6SDave Liu ADVERTISED_1000baseT_Full); 4487737d5c6SDave Liu mii_info->autoneg = 1; 4497737d5c6SDave Liu mii_info->mii_id = uec->uec_info->phy_address; 4507737d5c6SDave Liu mii_info->dev = dev; 4517737d5c6SDave Liu 452da9d4610SAndy Fleming mii_info->mdio_read = &uec_read_phy_reg; 453da9d4610SAndy Fleming mii_info->mdio_write = &uec_write_phy_reg; 4547737d5c6SDave Liu 4557737d5c6SDave Liu uec->mii_info = mii_info; 4567737d5c6SDave Liu 457ee62ed32SKim Phillips qe_set_mii_clk_src(uec->uec_info->uf_info.ucc_num); 458ee62ed32SKim Phillips 459da9d4610SAndy Fleming if (init_mii_management_configuration(umii_regs)) { 4607737d5c6SDave Liu printf("%s: The MII Bus is stuck!", dev->name); 4617737d5c6SDave Liu err = -1; 4627737d5c6SDave Liu goto bus_fail; 4637737d5c6SDave Liu } 4647737d5c6SDave Liu 4657737d5c6SDave Liu /* get info for this PHY */ 466da9d4610SAndy Fleming curphy = uec_get_phy_info(uec->mii_info); 4677737d5c6SDave Liu if (!curphy) { 4687737d5c6SDave Liu printf("%s: No PHY found", dev->name); 4697737d5c6SDave Liu err = -1; 4707737d5c6SDave Liu goto no_phy; 4717737d5c6SDave Liu } 4727737d5c6SDave Liu 4737737d5c6SDave Liu mii_info->phyinfo = curphy; 4747737d5c6SDave Liu 4757737d5c6SDave Liu /* Run the commands which initialize the PHY */ 4767737d5c6SDave Liu if (curphy->init) { 4777737d5c6SDave Liu err = curphy->init(uec->mii_info); 4787737d5c6SDave Liu if (err) 4797737d5c6SDave Liu goto phy_init_fail; 4807737d5c6SDave Liu } 4817737d5c6SDave Liu 4827737d5c6SDave Liu return 0; 4837737d5c6SDave Liu 4847737d5c6SDave Liu phy_init_fail: 4857737d5c6SDave Liu no_phy: 4867737d5c6SDave Liu bus_fail: 4877737d5c6SDave Liu free(mii_info); 4887737d5c6SDave Liu return err; 4897737d5c6SDave Liu } 4907737d5c6SDave Liu 4917737d5c6SDave Liu static void adjust_link(struct eth_device *dev) 4927737d5c6SDave Liu { 4937737d5c6SDave Liu uec_private_t *uec = (uec_private_t *)dev->priv; 4947737d5c6SDave Liu uec_t *uec_regs; 4957737d5c6SDave Liu struct uec_mii_info *mii_info = uec->mii_info; 4967737d5c6SDave Liu 4977737d5c6SDave Liu extern void change_phy_interface_mode(struct eth_device *dev, 4987737d5c6SDave Liu enet_interface_e mode); 4997737d5c6SDave Liu uec_regs = uec->uec_regs; 5007737d5c6SDave Liu 5017737d5c6SDave Liu if (mii_info->link) { 5027737d5c6SDave Liu /* Now we make sure that we can be in full duplex mode. 5037737d5c6SDave Liu * If not, we operate in half-duplex mode. */ 5047737d5c6SDave Liu if (mii_info->duplex != uec->oldduplex) { 5057737d5c6SDave Liu if (!(mii_info->duplex)) { 5067737d5c6SDave Liu uec_set_mac_duplex(uec, DUPLEX_HALF); 5077737d5c6SDave Liu printf("%s: Half Duplex\n", dev->name); 5087737d5c6SDave Liu } else { 5097737d5c6SDave Liu uec_set_mac_duplex(uec, DUPLEX_FULL); 5107737d5c6SDave Liu printf("%s: Full Duplex\n", dev->name); 5117737d5c6SDave Liu } 5127737d5c6SDave Liu uec->oldduplex = mii_info->duplex; 5137737d5c6SDave Liu } 5147737d5c6SDave Liu 5157737d5c6SDave Liu if (mii_info->speed != uec->oldspeed) { 51624c3aca3SDave Liu if (uec->uec_info->uf_info.eth_type == GIGA_ETH) { 5177737d5c6SDave Liu switch (mii_info->speed) { 5187737d5c6SDave Liu case 1000: 5197737d5c6SDave Liu break; 5207737d5c6SDave Liu case 100: 5217737d5c6SDave Liu printf ("switching to rgmii 100\n"); 5227737d5c6SDave Liu /* change phy to rgmii 100 */ 5237737d5c6SDave Liu change_phy_interface_mode(dev, 5247737d5c6SDave Liu ENET_100_RGMII); 5257737d5c6SDave Liu /* change the MAC interface mode */ 5267737d5c6SDave Liu uec_set_mac_if_mode(uec,ENET_100_RGMII); 5277737d5c6SDave Liu break; 5287737d5c6SDave Liu case 10: 5297737d5c6SDave Liu printf ("switching to rgmii 10\n"); 5307737d5c6SDave Liu /* change phy to rgmii 10 */ 5317737d5c6SDave Liu change_phy_interface_mode(dev, 5327737d5c6SDave Liu ENET_10_RGMII); 5337737d5c6SDave Liu /* change the MAC interface mode */ 5347737d5c6SDave Liu uec_set_mac_if_mode(uec,ENET_10_RGMII); 5357737d5c6SDave Liu break; 5367737d5c6SDave Liu default: 5377737d5c6SDave Liu printf("%s: Ack,Speed(%d)is illegal\n", 5387737d5c6SDave Liu dev->name, mii_info->speed); 5397737d5c6SDave Liu break; 5407737d5c6SDave Liu } 54124c3aca3SDave Liu } 5427737d5c6SDave Liu 5437737d5c6SDave Liu printf("%s: Speed %dBT\n", dev->name, mii_info->speed); 5447737d5c6SDave Liu uec->oldspeed = mii_info->speed; 5457737d5c6SDave Liu } 5467737d5c6SDave Liu 5477737d5c6SDave Liu if (!uec->oldlink) { 5487737d5c6SDave Liu printf("%s: Link is up\n", dev->name); 5497737d5c6SDave Liu uec->oldlink = 1; 5507737d5c6SDave Liu } 5517737d5c6SDave Liu 5527737d5c6SDave Liu } else { /* if (mii_info->link) */ 5537737d5c6SDave Liu if (uec->oldlink) { 5547737d5c6SDave Liu printf("%s: Link is down\n", dev->name); 5557737d5c6SDave Liu uec->oldlink = 0; 5567737d5c6SDave Liu uec->oldspeed = 0; 5577737d5c6SDave Liu uec->oldduplex = -1; 5587737d5c6SDave Liu } 5597737d5c6SDave Liu } 5607737d5c6SDave Liu } 5617737d5c6SDave Liu 5627737d5c6SDave Liu static void phy_change(struct eth_device *dev) 5637737d5c6SDave Liu { 5647737d5c6SDave Liu uec_private_t *uec = (uec_private_t *)dev->priv; 5657737d5c6SDave Liu 5667737d5c6SDave Liu /* Update the link, speed, duplex */ 567ee62ed32SKim Phillips uec->mii_info->phyinfo->read_status(uec->mii_info); 5687737d5c6SDave Liu 5697737d5c6SDave Liu /* Adjust the interface according to speed */ 5707737d5c6SDave Liu adjust_link(dev); 5717737d5c6SDave Liu } 5727737d5c6SDave Liu 573d9d78ee4SBen Warren #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \ 574d9d78ee4SBen Warren && !defined(BITBANGMII) 575d9d78ee4SBen Warren 576d9d78ee4SBen Warren /* 5770115b195Srichardretanubun * Find a device index from the devlist by name 5780115b195Srichardretanubun * 5790115b195Srichardretanubun * Returns: 5800115b195Srichardretanubun * The index where the device is located, -1 on error 5810115b195Srichardretanubun */ 5820115b195Srichardretanubun static int uec_miiphy_find_dev_by_name(char *devname) 5830115b195Srichardretanubun { 5840115b195Srichardretanubun int i; 5850115b195Srichardretanubun 5860115b195Srichardretanubun for (i = 0; i < MAXCONTROLLERS; i++) { 5870115b195Srichardretanubun if (strncmp(devname, devlist[i]->name, strlen(devname)) == 0) { 5880115b195Srichardretanubun break; 5890115b195Srichardretanubun } 5900115b195Srichardretanubun } 5910115b195Srichardretanubun 5920115b195Srichardretanubun /* If device cannot be found, returns -1 */ 5930115b195Srichardretanubun if (i == MAXCONTROLLERS) { 5940115b195Srichardretanubun debug ("%s: device %s not found in devlist\n", __FUNCTION__, devname); 5950115b195Srichardretanubun i = -1; 5960115b195Srichardretanubun } 5970115b195Srichardretanubun 5980115b195Srichardretanubun return i; 5990115b195Srichardretanubun } 6000115b195Srichardretanubun 6010115b195Srichardretanubun /* 602d9d78ee4SBen Warren * Read a MII PHY register. 603d9d78ee4SBen Warren * 604d9d78ee4SBen Warren * Returns: 605d9d78ee4SBen Warren * 0 on success 606d9d78ee4SBen Warren */ 607d9d78ee4SBen Warren static int uec_miiphy_read(char *devname, unsigned char addr, 608d9d78ee4SBen Warren unsigned char reg, unsigned short *value) 609d9d78ee4SBen Warren { 6100115b195Srichardretanubun int devindex = 0; 611d9d78ee4SBen Warren 6120115b195Srichardretanubun if (devname == NULL || value == NULL) { 6130115b195Srichardretanubun debug("%s: NULL pointer given\n", __FUNCTION__); 6140115b195Srichardretanubun } else { 6150115b195Srichardretanubun devindex = uec_miiphy_find_dev_by_name(devname); 6160115b195Srichardretanubun if (devindex >= 0) { 6170115b195Srichardretanubun *value = uec_read_phy_reg(devlist[devindex], addr, reg); 6180115b195Srichardretanubun } 6190115b195Srichardretanubun } 620d9d78ee4SBen Warren return 0; 621d9d78ee4SBen Warren } 622d9d78ee4SBen Warren 623d9d78ee4SBen Warren /* 624d9d78ee4SBen Warren * Write a MII PHY register. 625d9d78ee4SBen Warren * 626d9d78ee4SBen Warren * Returns: 627d9d78ee4SBen Warren * 0 on success 628d9d78ee4SBen Warren */ 629d9d78ee4SBen Warren static int uec_miiphy_write(char *devname, unsigned char addr, 630d9d78ee4SBen Warren unsigned char reg, unsigned short value) 631d9d78ee4SBen Warren { 6320115b195Srichardretanubun int devindex = 0; 633d9d78ee4SBen Warren 6340115b195Srichardretanubun if (devname == NULL) { 6350115b195Srichardretanubun debug("%s: NULL pointer given\n", __FUNCTION__); 6360115b195Srichardretanubun } else { 6370115b195Srichardretanubun devindex = uec_miiphy_find_dev_by_name(devname); 6380115b195Srichardretanubun if (devindex >= 0) { 6390115b195Srichardretanubun uec_write_phy_reg(devlist[devindex], addr, reg, value); 6400115b195Srichardretanubun } 6410115b195Srichardretanubun } 642d9d78ee4SBen Warren return 0; 643d9d78ee4SBen Warren } 644d9d78ee4SBen Warren #endif 645d9d78ee4SBen Warren 6467737d5c6SDave Liu static int uec_set_mac_address(uec_private_t *uec, u8 *mac_addr) 6477737d5c6SDave Liu { 6487737d5c6SDave Liu uec_t *uec_regs; 6497737d5c6SDave Liu u32 mac_addr1; 6507737d5c6SDave Liu u32 mac_addr2; 6517737d5c6SDave Liu 6527737d5c6SDave Liu if (!uec) { 6537737d5c6SDave Liu printf("%s: uec not initial\n", __FUNCTION__); 6547737d5c6SDave Liu return -EINVAL; 6557737d5c6SDave Liu } 6567737d5c6SDave Liu 6577737d5c6SDave Liu uec_regs = uec->uec_regs; 6587737d5c6SDave Liu 6597737d5c6SDave Liu /* if a station address of 0x12345678ABCD, perform a write to 6607737d5c6SDave Liu MACSTNADDR1 of 0xCDAB7856, 6617737d5c6SDave Liu MACSTNADDR2 of 0x34120000 */ 6627737d5c6SDave Liu 6637737d5c6SDave Liu mac_addr1 = (mac_addr[5] << 24) | (mac_addr[4] << 16) | \ 6647737d5c6SDave Liu (mac_addr[3] << 8) | (mac_addr[2]); 6657737d5c6SDave Liu out_be32(&uec_regs->macstnaddr1, mac_addr1); 6667737d5c6SDave Liu 6677737d5c6SDave Liu mac_addr2 = ((mac_addr[1] << 24) | (mac_addr[0] << 16)) & 0xffff0000; 6687737d5c6SDave Liu out_be32(&uec_regs->macstnaddr2, mac_addr2); 6697737d5c6SDave Liu 6707737d5c6SDave Liu return 0; 6717737d5c6SDave Liu } 6727737d5c6SDave Liu 6737737d5c6SDave Liu static int uec_convert_threads_num(uec_num_of_threads_e threads_num, 6747737d5c6SDave Liu int *threads_num_ret) 6757737d5c6SDave Liu { 6767737d5c6SDave Liu int num_threads_numerica; 6777737d5c6SDave Liu 6787737d5c6SDave Liu switch (threads_num) { 6797737d5c6SDave Liu case UEC_NUM_OF_THREADS_1: 6807737d5c6SDave Liu num_threads_numerica = 1; 6817737d5c6SDave Liu break; 6827737d5c6SDave Liu case UEC_NUM_OF_THREADS_2: 6837737d5c6SDave Liu num_threads_numerica = 2; 6847737d5c6SDave Liu break; 6857737d5c6SDave Liu case UEC_NUM_OF_THREADS_4: 6867737d5c6SDave Liu num_threads_numerica = 4; 6877737d5c6SDave Liu break; 6887737d5c6SDave Liu case UEC_NUM_OF_THREADS_6: 6897737d5c6SDave Liu num_threads_numerica = 6; 6907737d5c6SDave Liu break; 6917737d5c6SDave Liu case UEC_NUM_OF_THREADS_8: 6927737d5c6SDave Liu num_threads_numerica = 8; 6937737d5c6SDave Liu break; 6947737d5c6SDave Liu default: 6957737d5c6SDave Liu printf("%s: Bad number of threads value.", 6967737d5c6SDave Liu __FUNCTION__); 6977737d5c6SDave Liu return -EINVAL; 6987737d5c6SDave Liu } 6997737d5c6SDave Liu 7007737d5c6SDave Liu *threads_num_ret = num_threads_numerica; 7017737d5c6SDave Liu 7027737d5c6SDave Liu return 0; 7037737d5c6SDave Liu } 7047737d5c6SDave Liu 7057737d5c6SDave Liu static void uec_init_tx_parameter(uec_private_t *uec, int num_threads_tx) 7067737d5c6SDave Liu { 7077737d5c6SDave Liu uec_info_t *uec_info; 7087737d5c6SDave Liu u32 end_bd; 7097737d5c6SDave Liu u8 bmrx = 0; 7107737d5c6SDave Liu int i; 7117737d5c6SDave Liu 7127737d5c6SDave Liu uec_info = uec->uec_info; 7137737d5c6SDave Liu 7147737d5c6SDave Liu /* Alloc global Tx parameter RAM page */ 7157737d5c6SDave Liu uec->tx_glbl_pram_offset = qe_muram_alloc( 7167737d5c6SDave Liu sizeof(uec_tx_global_pram_t), 7177737d5c6SDave Liu UEC_TX_GLOBAL_PRAM_ALIGNMENT); 7187737d5c6SDave Liu uec->p_tx_glbl_pram = (uec_tx_global_pram_t *) 7197737d5c6SDave Liu qe_muram_addr(uec->tx_glbl_pram_offset); 7207737d5c6SDave Liu 7217737d5c6SDave Liu /* Zero the global Tx prameter RAM */ 7227737d5c6SDave Liu memset(uec->p_tx_glbl_pram, 0, sizeof(uec_tx_global_pram_t)); 7237737d5c6SDave Liu 7247737d5c6SDave Liu /* Init global Tx parameter RAM */ 7257737d5c6SDave Liu 7267737d5c6SDave Liu /* TEMODER, RMON statistics disable, one Tx queue */ 7277737d5c6SDave Liu out_be16(&uec->p_tx_glbl_pram->temoder, TEMODER_INIT_VALUE); 7287737d5c6SDave Liu 7297737d5c6SDave Liu /* SQPTR */ 7307737d5c6SDave Liu uec->send_q_mem_reg_offset = qe_muram_alloc( 7317737d5c6SDave Liu sizeof(uec_send_queue_qd_t), 7327737d5c6SDave Liu UEC_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT); 7337737d5c6SDave Liu uec->p_send_q_mem_reg = (uec_send_queue_mem_region_t *) 7347737d5c6SDave Liu qe_muram_addr(uec->send_q_mem_reg_offset); 7357737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->sqptr, uec->send_q_mem_reg_offset); 7367737d5c6SDave Liu 7377737d5c6SDave Liu /* Setup the table with TxBDs ring */ 7387737d5c6SDave Liu end_bd = (u32)uec->p_tx_bd_ring + (uec_info->tx_bd_ring_len - 1) 7397737d5c6SDave Liu * SIZEOFBD; 7407737d5c6SDave Liu out_be32(&uec->p_send_q_mem_reg->sqqd[0].bd_ring_base, 7417737d5c6SDave Liu (u32)(uec->p_tx_bd_ring)); 7427737d5c6SDave Liu out_be32(&uec->p_send_q_mem_reg->sqqd[0].last_bd_completed_address, 7437737d5c6SDave Liu end_bd); 7447737d5c6SDave Liu 7457737d5c6SDave Liu /* Scheduler Base Pointer, we have only one Tx queue, no need it */ 7467737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->schedulerbasepointer, 0); 7477737d5c6SDave Liu 7487737d5c6SDave Liu /* TxRMON Base Pointer, TxRMON disable, we don't need it */ 7497737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->txrmonbaseptr, 0); 7507737d5c6SDave Liu 7517737d5c6SDave Liu /* TSTATE, global snooping, big endian, the CSB bus selected */ 7527737d5c6SDave Liu bmrx = BMR_INIT_VALUE; 7537737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->tstate, ((u32)(bmrx) << BMR_SHIFT)); 7547737d5c6SDave Liu 7557737d5c6SDave Liu /* IPH_Offset */ 7567737d5c6SDave Liu for (i = 0; i < MAX_IPH_OFFSET_ENTRY; i++) { 7577737d5c6SDave Liu out_8(&uec->p_tx_glbl_pram->iphoffset[i], 0); 7587737d5c6SDave Liu } 7597737d5c6SDave Liu 7607737d5c6SDave Liu /* VTAG table */ 7617737d5c6SDave Liu for (i = 0; i < UEC_TX_VTAG_TABLE_ENTRY_MAX; i++) { 7627737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->vtagtable[i], 0); 7637737d5c6SDave Liu } 7647737d5c6SDave Liu 7657737d5c6SDave Liu /* TQPTR */ 7667737d5c6SDave Liu uec->thread_dat_tx_offset = qe_muram_alloc( 7677737d5c6SDave Liu num_threads_tx * sizeof(uec_thread_data_tx_t) + 7687737d5c6SDave Liu 32 *(num_threads_tx == 1), UEC_THREAD_DATA_ALIGNMENT); 7697737d5c6SDave Liu 7707737d5c6SDave Liu uec->p_thread_data_tx = (uec_thread_data_tx_t *) 7717737d5c6SDave Liu qe_muram_addr(uec->thread_dat_tx_offset); 7727737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->tqptr, uec->thread_dat_tx_offset); 7737737d5c6SDave Liu } 7747737d5c6SDave Liu 7757737d5c6SDave Liu static void uec_init_rx_parameter(uec_private_t *uec, int num_threads_rx) 7767737d5c6SDave Liu { 7777737d5c6SDave Liu u8 bmrx = 0; 7787737d5c6SDave Liu int i; 7797737d5c6SDave Liu uec_82xx_address_filtering_pram_t *p_af_pram; 7807737d5c6SDave Liu 7817737d5c6SDave Liu /* Allocate global Rx parameter RAM page */ 7827737d5c6SDave Liu uec->rx_glbl_pram_offset = qe_muram_alloc( 7837737d5c6SDave Liu sizeof(uec_rx_global_pram_t), UEC_RX_GLOBAL_PRAM_ALIGNMENT); 7847737d5c6SDave Liu uec->p_rx_glbl_pram = (uec_rx_global_pram_t *) 7857737d5c6SDave Liu qe_muram_addr(uec->rx_glbl_pram_offset); 7867737d5c6SDave Liu 7877737d5c6SDave Liu /* Zero Global Rx parameter RAM */ 7887737d5c6SDave Liu memset(uec->p_rx_glbl_pram, 0, sizeof(uec_rx_global_pram_t)); 7897737d5c6SDave Liu 7907737d5c6SDave Liu /* Init global Rx parameter RAM */ 7917737d5c6SDave Liu /* REMODER, Extended feature mode disable, VLAN disable, 7927737d5c6SDave Liu LossLess flow control disable, Receive firmware statisic disable, 7937737d5c6SDave Liu Extended address parsing mode disable, One Rx queues, 7947737d5c6SDave Liu Dynamic maximum/minimum frame length disable, IP checksum check 7957737d5c6SDave Liu disable, IP address alignment disable 7967737d5c6SDave Liu */ 7977737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->remoder, REMODER_INIT_VALUE); 7987737d5c6SDave Liu 7997737d5c6SDave Liu /* RQPTR */ 8007737d5c6SDave Liu uec->thread_dat_rx_offset = qe_muram_alloc( 8017737d5c6SDave Liu num_threads_rx * sizeof(uec_thread_data_rx_t), 8027737d5c6SDave Liu UEC_THREAD_DATA_ALIGNMENT); 8037737d5c6SDave Liu uec->p_thread_data_rx = (uec_thread_data_rx_t *) 8047737d5c6SDave Liu qe_muram_addr(uec->thread_dat_rx_offset); 8057737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->rqptr, uec->thread_dat_rx_offset); 8067737d5c6SDave Liu 8077737d5c6SDave Liu /* Type_or_Len */ 8087737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->typeorlen, 3072); 8097737d5c6SDave Liu 8107737d5c6SDave Liu /* RxRMON base pointer, we don't need it */ 8117737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->rxrmonbaseptr, 0); 8127737d5c6SDave Liu 8137737d5c6SDave Liu /* IntCoalescingPTR, we don't need it, no interrupt */ 8147737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->intcoalescingptr, 0); 8157737d5c6SDave Liu 8167737d5c6SDave Liu /* RSTATE, global snooping, big endian, the CSB bus selected */ 8177737d5c6SDave Liu bmrx = BMR_INIT_VALUE; 8187737d5c6SDave Liu out_8(&uec->p_rx_glbl_pram->rstate, bmrx); 8197737d5c6SDave Liu 8207737d5c6SDave Liu /* MRBLR */ 8217737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->mrblr, MAX_RXBUF_LEN); 8227737d5c6SDave Liu 8237737d5c6SDave Liu /* RBDQPTR */ 8247737d5c6SDave Liu uec->rx_bd_qs_tbl_offset = qe_muram_alloc( 8257737d5c6SDave Liu sizeof(uec_rx_bd_queues_entry_t) + \ 8267737d5c6SDave Liu sizeof(uec_rx_prefetched_bds_t), 8277737d5c6SDave Liu UEC_RX_BD_QUEUES_ALIGNMENT); 8287737d5c6SDave Liu uec->p_rx_bd_qs_tbl = (uec_rx_bd_queues_entry_t *) 8297737d5c6SDave Liu qe_muram_addr(uec->rx_bd_qs_tbl_offset); 8307737d5c6SDave Liu 8317737d5c6SDave Liu /* Zero it */ 8327737d5c6SDave Liu memset(uec->p_rx_bd_qs_tbl, 0, sizeof(uec_rx_bd_queues_entry_t) + \ 8337737d5c6SDave Liu sizeof(uec_rx_prefetched_bds_t)); 8347737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->rbdqptr, uec->rx_bd_qs_tbl_offset); 8357737d5c6SDave Liu out_be32(&uec->p_rx_bd_qs_tbl->externalbdbaseptr, 8367737d5c6SDave Liu (u32)uec->p_rx_bd_ring); 8377737d5c6SDave Liu 8387737d5c6SDave Liu /* MFLR */ 8397737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->mflr, MAX_FRAME_LEN); 8407737d5c6SDave Liu /* MINFLR */ 8417737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->minflr, MIN_FRAME_LEN); 8427737d5c6SDave Liu /* MAXD1 */ 8437737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->maxd1, MAX_DMA1_LEN); 8447737d5c6SDave Liu /* MAXD2 */ 8457737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->maxd2, MAX_DMA2_LEN); 8467737d5c6SDave Liu /* ECAM_PTR */ 8477737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->ecamptr, 0); 8487737d5c6SDave Liu /* L2QT */ 8497737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->l2qt, 0); 8507737d5c6SDave Liu /* L3QT */ 8517737d5c6SDave Liu for (i = 0; i < 8; i++) { 8527737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->l3qt[i], 0); 8537737d5c6SDave Liu } 8547737d5c6SDave Liu 8557737d5c6SDave Liu /* VLAN_TYPE */ 8567737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->vlantype, 0x8100); 8577737d5c6SDave Liu /* TCI */ 8587737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->vlantci, 0); 8597737d5c6SDave Liu 8607737d5c6SDave Liu /* Clear PQ2 style address filtering hash table */ 8617737d5c6SDave Liu p_af_pram = (uec_82xx_address_filtering_pram_t *) \ 8627737d5c6SDave Liu uec->p_rx_glbl_pram->addressfiltering; 8637737d5c6SDave Liu 8647737d5c6SDave Liu p_af_pram->iaddr_h = 0; 8657737d5c6SDave Liu p_af_pram->iaddr_l = 0; 8667737d5c6SDave Liu p_af_pram->gaddr_h = 0; 8677737d5c6SDave Liu p_af_pram->gaddr_l = 0; 8687737d5c6SDave Liu } 8697737d5c6SDave Liu 8707737d5c6SDave Liu static int uec_issue_init_enet_rxtx_cmd(uec_private_t *uec, 8717737d5c6SDave Liu int thread_tx, int thread_rx) 8727737d5c6SDave Liu { 8737737d5c6SDave Liu uec_init_cmd_pram_t *p_init_enet_param; 8747737d5c6SDave Liu u32 init_enet_param_offset; 8757737d5c6SDave Liu uec_info_t *uec_info; 8767737d5c6SDave Liu int i; 8777737d5c6SDave Liu int snum; 8787737d5c6SDave Liu u32 init_enet_offset; 8797737d5c6SDave Liu u32 entry_val; 8807737d5c6SDave Liu u32 command; 8817737d5c6SDave Liu u32 cecr_subblock; 8827737d5c6SDave Liu 8837737d5c6SDave Liu uec_info = uec->uec_info; 8847737d5c6SDave Liu 8857737d5c6SDave Liu /* Allocate init enet command parameter */ 8867737d5c6SDave Liu uec->init_enet_param_offset = qe_muram_alloc( 8877737d5c6SDave Liu sizeof(uec_init_cmd_pram_t), 4); 8887737d5c6SDave Liu init_enet_param_offset = uec->init_enet_param_offset; 8897737d5c6SDave Liu uec->p_init_enet_param = (uec_init_cmd_pram_t *) 8907737d5c6SDave Liu qe_muram_addr(uec->init_enet_param_offset); 8917737d5c6SDave Liu 8927737d5c6SDave Liu /* Zero init enet command struct */ 8937737d5c6SDave Liu memset((void *)uec->p_init_enet_param, 0, sizeof(uec_init_cmd_pram_t)); 8947737d5c6SDave Liu 8957737d5c6SDave Liu /* Init the command struct */ 8967737d5c6SDave Liu p_init_enet_param = uec->p_init_enet_param; 8977737d5c6SDave Liu p_init_enet_param->resinit0 = ENET_INIT_PARAM_MAGIC_RES_INIT0; 8987737d5c6SDave Liu p_init_enet_param->resinit1 = ENET_INIT_PARAM_MAGIC_RES_INIT1; 8997737d5c6SDave Liu p_init_enet_param->resinit2 = ENET_INIT_PARAM_MAGIC_RES_INIT2; 9007737d5c6SDave Liu p_init_enet_param->resinit3 = ENET_INIT_PARAM_MAGIC_RES_INIT3; 9017737d5c6SDave Liu p_init_enet_param->resinit4 = ENET_INIT_PARAM_MAGIC_RES_INIT4; 9027737d5c6SDave Liu p_init_enet_param->largestexternallookupkeysize = 0; 9037737d5c6SDave Liu 9047737d5c6SDave Liu p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_rx) 9057737d5c6SDave Liu << ENET_INIT_PARAM_RGF_SHIFT; 9067737d5c6SDave Liu p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_tx) 9077737d5c6SDave Liu << ENET_INIT_PARAM_TGF_SHIFT; 9087737d5c6SDave Liu 9097737d5c6SDave Liu /* Init Rx global parameter pointer */ 9107737d5c6SDave Liu p_init_enet_param->rgftgfrxglobal |= uec->rx_glbl_pram_offset | 91152d6ad5eSHaiying Wang (u32)uec_info->risc_rx; 9127737d5c6SDave Liu 9137737d5c6SDave Liu /* Init Rx threads */ 9147737d5c6SDave Liu for (i = 0; i < (thread_rx + 1); i++) { 9157737d5c6SDave Liu if ((snum = qe_get_snum()) < 0) { 9167737d5c6SDave Liu printf("%s can not get snum\n", __FUNCTION__); 9177737d5c6SDave Liu return -ENOMEM; 9187737d5c6SDave Liu } 9197737d5c6SDave Liu 9207737d5c6SDave Liu if (i==0) { 9217737d5c6SDave Liu init_enet_offset = 0; 9227737d5c6SDave Liu } else { 9237737d5c6SDave Liu init_enet_offset = qe_muram_alloc( 9247737d5c6SDave Liu sizeof(uec_thread_rx_pram_t), 9257737d5c6SDave Liu UEC_THREAD_RX_PRAM_ALIGNMENT); 9267737d5c6SDave Liu } 9277737d5c6SDave Liu 9287737d5c6SDave Liu entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) | 92952d6ad5eSHaiying Wang init_enet_offset | (u32)uec_info->risc_rx; 9307737d5c6SDave Liu p_init_enet_param->rxthread[i] = entry_val; 9317737d5c6SDave Liu } 9327737d5c6SDave Liu 9337737d5c6SDave Liu /* Init Tx global parameter pointer */ 9347737d5c6SDave Liu p_init_enet_param->txglobal = uec->tx_glbl_pram_offset | 93552d6ad5eSHaiying Wang (u32)uec_info->risc_tx; 9367737d5c6SDave Liu 9377737d5c6SDave Liu /* Init Tx threads */ 9387737d5c6SDave Liu for (i = 0; i < thread_tx; i++) { 9397737d5c6SDave Liu if ((snum = qe_get_snum()) < 0) { 9407737d5c6SDave Liu printf("%s can not get snum\n", __FUNCTION__); 9417737d5c6SDave Liu return -ENOMEM; 9427737d5c6SDave Liu } 9437737d5c6SDave Liu 9447737d5c6SDave Liu init_enet_offset = qe_muram_alloc(sizeof(uec_thread_tx_pram_t), 9457737d5c6SDave Liu UEC_THREAD_TX_PRAM_ALIGNMENT); 9467737d5c6SDave Liu 9477737d5c6SDave Liu entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) | 94852d6ad5eSHaiying Wang init_enet_offset | (u32)uec_info->risc_tx; 9497737d5c6SDave Liu p_init_enet_param->txthread[i] = entry_val; 9507737d5c6SDave Liu } 9517737d5c6SDave Liu 9527737d5c6SDave Liu __asm__ __volatile__("sync"); 9537737d5c6SDave Liu 9547737d5c6SDave Liu /* Issue QE command */ 9557737d5c6SDave Liu command = QE_INIT_TX_RX; 9567737d5c6SDave Liu cecr_subblock = ucc_fast_get_qe_cr_subblock( 9577737d5c6SDave Liu uec->uec_info->uf_info.ucc_num); 9587737d5c6SDave Liu qe_issue_cmd(command, cecr_subblock, (u8) QE_CR_PROTOCOL_ETHERNET, 9597737d5c6SDave Liu init_enet_param_offset); 9607737d5c6SDave Liu 9617737d5c6SDave Liu return 0; 9627737d5c6SDave Liu } 9637737d5c6SDave Liu 9647737d5c6SDave Liu static int uec_startup(uec_private_t *uec) 9657737d5c6SDave Liu { 9667737d5c6SDave Liu uec_info_t *uec_info; 9677737d5c6SDave Liu ucc_fast_info_t *uf_info; 9687737d5c6SDave Liu ucc_fast_private_t *uccf; 9697737d5c6SDave Liu ucc_fast_t *uf_regs; 9707737d5c6SDave Liu uec_t *uec_regs; 9717737d5c6SDave Liu int num_threads_tx; 9727737d5c6SDave Liu int num_threads_rx; 9737737d5c6SDave Liu u32 utbipar; 9747737d5c6SDave Liu enet_interface_e enet_interface; 9757737d5c6SDave Liu u32 length; 9767737d5c6SDave Liu u32 align; 9777737d5c6SDave Liu qe_bd_t *bd; 9787737d5c6SDave Liu u8 *buf; 9797737d5c6SDave Liu int i; 9807737d5c6SDave Liu 9817737d5c6SDave Liu if (!uec || !uec->uec_info) { 9827737d5c6SDave Liu printf("%s: uec or uec_info not initial\n", __FUNCTION__); 9837737d5c6SDave Liu return -EINVAL; 9847737d5c6SDave Liu } 9857737d5c6SDave Liu 9867737d5c6SDave Liu uec_info = uec->uec_info; 9877737d5c6SDave Liu uf_info = &(uec_info->uf_info); 9887737d5c6SDave Liu 9897737d5c6SDave Liu /* Check if Rx BD ring len is illegal */ 9907737d5c6SDave Liu if ((uec_info->rx_bd_ring_len < UEC_RX_BD_RING_SIZE_MIN) || \ 9917737d5c6SDave Liu (uec_info->rx_bd_ring_len % UEC_RX_BD_RING_SIZE_ALIGNMENT)) { 9927737d5c6SDave Liu printf("%s: Rx BD ring len must be multiple of 4, and > 8.\n", 9937737d5c6SDave Liu __FUNCTION__); 9947737d5c6SDave Liu return -EINVAL; 9957737d5c6SDave Liu } 9967737d5c6SDave Liu 9977737d5c6SDave Liu /* Check if Tx BD ring len is illegal */ 9987737d5c6SDave Liu if (uec_info->tx_bd_ring_len < UEC_TX_BD_RING_SIZE_MIN) { 9997737d5c6SDave Liu printf("%s: Tx BD ring length must not be smaller than 2.\n", 10007737d5c6SDave Liu __FUNCTION__); 10017737d5c6SDave Liu return -EINVAL; 10027737d5c6SDave Liu } 10037737d5c6SDave Liu 10047737d5c6SDave Liu /* Check if MRBLR is illegal */ 10057737d5c6SDave Liu if ((MAX_RXBUF_LEN == 0) || (MAX_RXBUF_LEN % UEC_MRBLR_ALIGNMENT)) { 10067737d5c6SDave Liu printf("%s: max rx buffer length must be mutliple of 128.\n", 10077737d5c6SDave Liu __FUNCTION__); 10087737d5c6SDave Liu return -EINVAL; 10097737d5c6SDave Liu } 10107737d5c6SDave Liu 10117737d5c6SDave Liu /* Both Rx and Tx are stopped */ 10127737d5c6SDave Liu uec->grace_stopped_rx = 1; 10137737d5c6SDave Liu uec->grace_stopped_tx = 1; 10147737d5c6SDave Liu 10157737d5c6SDave Liu /* Init UCC fast */ 10167737d5c6SDave Liu if (ucc_fast_init(uf_info, &uccf)) { 10177737d5c6SDave Liu printf("%s: failed to init ucc fast\n", __FUNCTION__); 10187737d5c6SDave Liu return -ENOMEM; 10197737d5c6SDave Liu } 10207737d5c6SDave Liu 10217737d5c6SDave Liu /* Save uccf */ 10227737d5c6SDave Liu uec->uccf = uccf; 10237737d5c6SDave Liu 10247737d5c6SDave Liu /* Convert the Tx threads number */ 10257737d5c6SDave Liu if (uec_convert_threads_num(uec_info->num_threads_tx, 10267737d5c6SDave Liu &num_threads_tx)) { 10277737d5c6SDave Liu return -EINVAL; 10287737d5c6SDave Liu } 10297737d5c6SDave Liu 10307737d5c6SDave Liu /* Convert the Rx threads number */ 10317737d5c6SDave Liu if (uec_convert_threads_num(uec_info->num_threads_rx, 10327737d5c6SDave Liu &num_threads_rx)) { 10337737d5c6SDave Liu return -EINVAL; 10347737d5c6SDave Liu } 10357737d5c6SDave Liu 10367737d5c6SDave Liu uf_regs = uccf->uf_regs; 10377737d5c6SDave Liu 10387737d5c6SDave Liu /* UEC register is following UCC fast registers */ 10397737d5c6SDave Liu uec_regs = (uec_t *)(&uf_regs->ucc_eth); 10407737d5c6SDave Liu 10417737d5c6SDave Liu /* Save the UEC register pointer to UEC private struct */ 10427737d5c6SDave Liu uec->uec_regs = uec_regs; 10437737d5c6SDave Liu 10447737d5c6SDave Liu /* Init UPSMR, enable hardware statistics (UCC) */ 10457737d5c6SDave Liu out_be32(&uec->uccf->uf_regs->upsmr, UPSMR_INIT_VALUE); 10467737d5c6SDave Liu 10477737d5c6SDave Liu /* Init MACCFG1, flow control disable, disable Tx and Rx */ 10487737d5c6SDave Liu out_be32(&uec_regs->maccfg1, MACCFG1_INIT_VALUE); 10497737d5c6SDave Liu 10507737d5c6SDave Liu /* Init MACCFG2, length check, MAC PAD and CRC enable */ 10517737d5c6SDave Liu out_be32(&uec_regs->maccfg2, MACCFG2_INIT_VALUE); 10527737d5c6SDave Liu 10537737d5c6SDave Liu /* Setup MAC interface mode */ 10547737d5c6SDave Liu uec_set_mac_if_mode(uec, uec_info->enet_interface); 10557737d5c6SDave Liu 1056da9d4610SAndy Fleming /* Setup MII management base */ 1057da9d4610SAndy Fleming #ifndef CONFIG_eTSEC_MDIO_BUS 1058da9d4610SAndy Fleming uec->uec_mii_regs = (uec_mii_t *)(&uec_regs->miimcfg); 1059da9d4610SAndy Fleming #else 1060da9d4610SAndy Fleming uec->uec_mii_regs = (uec_mii_t *) CONFIG_MIIM_ADDRESS; 1061da9d4610SAndy Fleming #endif 1062da9d4610SAndy Fleming 10637737d5c6SDave Liu /* Setup MII master clock source */ 10647737d5c6SDave Liu qe_set_mii_clk_src(uec_info->uf_info.ucc_num); 10657737d5c6SDave Liu 10667737d5c6SDave Liu /* Setup UTBIPAR */ 10677737d5c6SDave Liu utbipar = in_be32(&uec_regs->utbipar); 10687737d5c6SDave Liu utbipar &= ~UTBIPAR_PHY_ADDRESS_MASK; 10697737d5c6SDave Liu enet_interface = uec->uec_info->enet_interface; 10707737d5c6SDave Liu if (enet_interface == ENET_1000_TBI || 10717737d5c6SDave Liu enet_interface == ENET_1000_RTBI) { 10727737d5c6SDave Liu utbipar |= (uec_info->phy_address + uec_info->uf_info.ucc_num) 10737737d5c6SDave Liu << UTBIPAR_PHY_ADDRESS_SHIFT; 10747737d5c6SDave Liu } else { 10757737d5c6SDave Liu utbipar |= (0x10 + uec_info->uf_info.ucc_num) 10767737d5c6SDave Liu << UTBIPAR_PHY_ADDRESS_SHIFT; 10777737d5c6SDave Liu } 10787737d5c6SDave Liu 10797737d5c6SDave Liu out_be32(&uec_regs->utbipar, utbipar); 10807737d5c6SDave Liu 10817737d5c6SDave Liu /* Allocate Tx BDs */ 10827737d5c6SDave Liu length = ((uec_info->tx_bd_ring_len * SIZEOFBD) / 10837737d5c6SDave Liu UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) * 10847737d5c6SDave Liu UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT; 10857737d5c6SDave Liu if ((uec_info->tx_bd_ring_len * SIZEOFBD) % 10867737d5c6SDave Liu UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) { 10877737d5c6SDave Liu length += UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT; 10887737d5c6SDave Liu } 10897737d5c6SDave Liu 10907737d5c6SDave Liu align = UEC_TX_BD_RING_ALIGNMENT; 10917737d5c6SDave Liu uec->tx_bd_ring_offset = (u32)malloc((u32)(length + align)); 10927737d5c6SDave Liu if (uec->tx_bd_ring_offset != 0) { 10937737d5c6SDave Liu uec->p_tx_bd_ring = (u8 *)((uec->tx_bd_ring_offset + align) 10947737d5c6SDave Liu & ~(align - 1)); 10957737d5c6SDave Liu } 10967737d5c6SDave Liu 10977737d5c6SDave Liu /* Zero all of Tx BDs */ 10987737d5c6SDave Liu memset((void *)(uec->tx_bd_ring_offset), 0, length + align); 10997737d5c6SDave Liu 11007737d5c6SDave Liu /* Allocate Rx BDs */ 11017737d5c6SDave Liu length = uec_info->rx_bd_ring_len * SIZEOFBD; 11027737d5c6SDave Liu align = UEC_RX_BD_RING_ALIGNMENT; 11037737d5c6SDave Liu uec->rx_bd_ring_offset = (u32)(malloc((u32)(length + align))); 11047737d5c6SDave Liu if (uec->rx_bd_ring_offset != 0) { 11057737d5c6SDave Liu uec->p_rx_bd_ring = (u8 *)((uec->rx_bd_ring_offset + align) 11067737d5c6SDave Liu & ~(align - 1)); 11077737d5c6SDave Liu } 11087737d5c6SDave Liu 11097737d5c6SDave Liu /* Zero all of Rx BDs */ 11107737d5c6SDave Liu memset((void *)(uec->rx_bd_ring_offset), 0, length + align); 11117737d5c6SDave Liu 11127737d5c6SDave Liu /* Allocate Rx buffer */ 11137737d5c6SDave Liu length = uec_info->rx_bd_ring_len * MAX_RXBUF_LEN; 11147737d5c6SDave Liu align = UEC_RX_DATA_BUF_ALIGNMENT; 11157737d5c6SDave Liu uec->rx_buf_offset = (u32)malloc(length + align); 11167737d5c6SDave Liu if (uec->rx_buf_offset != 0) { 11177737d5c6SDave Liu uec->p_rx_buf = (u8 *)((uec->rx_buf_offset + align) 11187737d5c6SDave Liu & ~(align - 1)); 11197737d5c6SDave Liu } 11207737d5c6SDave Liu 11217737d5c6SDave Liu /* Zero all of the Rx buffer */ 11227737d5c6SDave Liu memset((void *)(uec->rx_buf_offset), 0, length + align); 11237737d5c6SDave Liu 11247737d5c6SDave Liu /* Init TxBD ring */ 11257737d5c6SDave Liu bd = (qe_bd_t *)uec->p_tx_bd_ring; 11267737d5c6SDave Liu uec->txBd = bd; 11277737d5c6SDave Liu 11287737d5c6SDave Liu for (i = 0; i < uec_info->tx_bd_ring_len; i++) { 11297737d5c6SDave Liu BD_DATA_CLEAR(bd); 11307737d5c6SDave Liu BD_STATUS_SET(bd, 0); 11317737d5c6SDave Liu BD_LENGTH_SET(bd, 0); 11327737d5c6SDave Liu bd ++; 11337737d5c6SDave Liu } 11347737d5c6SDave Liu BD_STATUS_SET((--bd), TxBD_WRAP); 11357737d5c6SDave Liu 11367737d5c6SDave Liu /* Init RxBD ring */ 11377737d5c6SDave Liu bd = (qe_bd_t *)uec->p_rx_bd_ring; 11387737d5c6SDave Liu uec->rxBd = bd; 11397737d5c6SDave Liu buf = uec->p_rx_buf; 11407737d5c6SDave Liu for (i = 0; i < uec_info->rx_bd_ring_len; i++) { 11417737d5c6SDave Liu BD_DATA_SET(bd, buf); 11427737d5c6SDave Liu BD_LENGTH_SET(bd, 0); 11437737d5c6SDave Liu BD_STATUS_SET(bd, RxBD_EMPTY); 11447737d5c6SDave Liu buf += MAX_RXBUF_LEN; 11457737d5c6SDave Liu bd ++; 11467737d5c6SDave Liu } 11477737d5c6SDave Liu BD_STATUS_SET((--bd), RxBD_WRAP | RxBD_EMPTY); 11487737d5c6SDave Liu 11497737d5c6SDave Liu /* Init global Tx parameter RAM */ 11507737d5c6SDave Liu uec_init_tx_parameter(uec, num_threads_tx); 11517737d5c6SDave Liu 11527737d5c6SDave Liu /* Init global Rx parameter RAM */ 11537737d5c6SDave Liu uec_init_rx_parameter(uec, num_threads_rx); 11547737d5c6SDave Liu 11557737d5c6SDave Liu /* Init ethernet Tx and Rx parameter command */ 11567737d5c6SDave Liu if (uec_issue_init_enet_rxtx_cmd(uec, num_threads_tx, 11577737d5c6SDave Liu num_threads_rx)) { 11587737d5c6SDave Liu printf("%s issue init enet cmd failed\n", __FUNCTION__); 11597737d5c6SDave Liu return -ENOMEM; 11607737d5c6SDave Liu } 11617737d5c6SDave Liu 11627737d5c6SDave Liu return 0; 11637737d5c6SDave Liu } 11647737d5c6SDave Liu 11657737d5c6SDave Liu static int uec_init(struct eth_device* dev, bd_t *bd) 11667737d5c6SDave Liu { 11677737d5c6SDave Liu uec_private_t *uec; 1168ee62ed32SKim Phillips int err, i; 1169ee62ed32SKim Phillips struct phy_info *curphy; 11707737d5c6SDave Liu 11717737d5c6SDave Liu uec = (uec_private_t *)dev->priv; 11727737d5c6SDave Liu 11737737d5c6SDave Liu if (uec->the_first_run == 0) { 1174ee62ed32SKim Phillips err = init_phy(dev); 1175ee62ed32SKim Phillips if (err) { 1176ee62ed32SKim Phillips printf("%s: Cannot initialize PHY, aborting.\n", 1177ee62ed32SKim Phillips dev->name); 1178ee62ed32SKim Phillips return err; 1179ee62ed32SKim Phillips } 1180ee62ed32SKim Phillips 1181ee62ed32SKim Phillips curphy = uec->mii_info->phyinfo; 1182ee62ed32SKim Phillips 1183ee62ed32SKim Phillips if (curphy->config_aneg) { 1184ee62ed32SKim Phillips err = curphy->config_aneg(uec->mii_info); 1185ee62ed32SKim Phillips if (err) { 1186ee62ed32SKim Phillips printf("%s: Can't negotiate PHY\n", dev->name); 1187ee62ed32SKim Phillips return err; 1188ee62ed32SKim Phillips } 1189ee62ed32SKim Phillips } 1190ee62ed32SKim Phillips 1191ee62ed32SKim Phillips /* Give PHYs up to 5 sec to report a link */ 1192ee62ed32SKim Phillips i = 50; 1193ee62ed32SKim Phillips do { 1194ee62ed32SKim Phillips err = curphy->read_status(uec->mii_info); 1195ee62ed32SKim Phillips udelay(100000); 1196ee62ed32SKim Phillips } while (((i-- > 0) && !uec->mii_info->link) || err); 1197ee62ed32SKim Phillips 1198ee62ed32SKim Phillips if (err || i <= 0) 1199ee62ed32SKim Phillips printf("warning: %s: timeout on PHY link\n", dev->name); 1200ee62ed32SKim Phillips 1201ee62ed32SKim Phillips uec->the_first_run = 1; 1202ee62ed32SKim Phillips } 1203ee62ed32SKim Phillips 12047737d5c6SDave Liu /* Set up the MAC address */ 12057737d5c6SDave Liu if (dev->enetaddr[0] & 0x01) { 12067737d5c6SDave Liu printf("%s: MacAddress is multcast address\n", 12077737d5c6SDave Liu __FUNCTION__); 1208422b1a01SBen Warren return -1; 12097737d5c6SDave Liu } 12107737d5c6SDave Liu uec_set_mac_address(uec, dev->enetaddr); 1211ee62ed32SKim Phillips 12127737d5c6SDave Liu 12137737d5c6SDave Liu err = uec_open(uec, COMM_DIR_RX_AND_TX); 12147737d5c6SDave Liu if (err) { 12157737d5c6SDave Liu printf("%s: cannot enable UEC device\n", dev->name); 1216422b1a01SBen Warren return -1; 12177737d5c6SDave Liu } 12187737d5c6SDave Liu 1219ee62ed32SKim Phillips phy_change(dev); 1220ee62ed32SKim Phillips 1221422b1a01SBen Warren return (uec->mii_info->link ? 0 : -1); 12227737d5c6SDave Liu } 12237737d5c6SDave Liu 12247737d5c6SDave Liu static void uec_halt(struct eth_device* dev) 12257737d5c6SDave Liu { 12267737d5c6SDave Liu uec_private_t *uec = (uec_private_t *)dev->priv; 12277737d5c6SDave Liu uec_stop(uec, COMM_DIR_RX_AND_TX); 12287737d5c6SDave Liu } 12297737d5c6SDave Liu 12307737d5c6SDave Liu static int uec_send(struct eth_device* dev, volatile void *buf, int len) 12317737d5c6SDave Liu { 12327737d5c6SDave Liu uec_private_t *uec; 12337737d5c6SDave Liu ucc_fast_private_t *uccf; 12347737d5c6SDave Liu volatile qe_bd_t *bd; 1235ddd02492SDave Liu u16 status; 12367737d5c6SDave Liu int i; 12377737d5c6SDave Liu int result = 0; 12387737d5c6SDave Liu 12397737d5c6SDave Liu uec = (uec_private_t *)dev->priv; 12407737d5c6SDave Liu uccf = uec->uccf; 12417737d5c6SDave Liu bd = uec->txBd; 12427737d5c6SDave Liu 12437737d5c6SDave Liu /* Find an empty TxBD */ 1244ddd02492SDave Liu for (i = 0; bd->status & TxBD_READY; i++) { 12457737d5c6SDave Liu if (i > 0x100000) { 12467737d5c6SDave Liu printf("%s: tx buffer not ready\n", dev->name); 12477737d5c6SDave Liu return result; 12487737d5c6SDave Liu } 12497737d5c6SDave Liu } 12507737d5c6SDave Liu 12517737d5c6SDave Liu /* Init TxBD */ 12527737d5c6SDave Liu BD_DATA_SET(bd, buf); 12537737d5c6SDave Liu BD_LENGTH_SET(bd, len); 1254a28899c9SEmilian Medve status = bd->status; 12557737d5c6SDave Liu status &= BD_WRAP; 12567737d5c6SDave Liu status |= (TxBD_READY | TxBD_LAST); 12577737d5c6SDave Liu BD_STATUS_SET(bd, status); 12587737d5c6SDave Liu 12597737d5c6SDave Liu /* Tell UCC to transmit the buffer */ 12607737d5c6SDave Liu ucc_fast_transmit_on_demand(uccf); 12617737d5c6SDave Liu 12627737d5c6SDave Liu /* Wait for buffer to be transmitted */ 1263ddd02492SDave Liu for (i = 0; bd->status & TxBD_READY; i++) { 12647737d5c6SDave Liu if (i > 0x100000) { 12657737d5c6SDave Liu printf("%s: tx error\n", dev->name); 12667737d5c6SDave Liu return result; 12677737d5c6SDave Liu } 12687737d5c6SDave Liu } 12697737d5c6SDave Liu 12707737d5c6SDave Liu /* Ok, the buffer be transimitted */ 12717737d5c6SDave Liu BD_ADVANCE(bd, status, uec->p_tx_bd_ring); 12727737d5c6SDave Liu uec->txBd = bd; 12737737d5c6SDave Liu result = 1; 12747737d5c6SDave Liu 12757737d5c6SDave Liu return result; 12767737d5c6SDave Liu } 12777737d5c6SDave Liu 12787737d5c6SDave Liu static int uec_recv(struct eth_device* dev) 12797737d5c6SDave Liu { 12807737d5c6SDave Liu uec_private_t *uec = dev->priv; 12817737d5c6SDave Liu volatile qe_bd_t *bd; 1282ddd02492SDave Liu u16 status; 12837737d5c6SDave Liu u16 len; 12847737d5c6SDave Liu u8 *data; 12857737d5c6SDave Liu 12867737d5c6SDave Liu bd = uec->rxBd; 1287ddd02492SDave Liu status = bd->status; 12887737d5c6SDave Liu 12897737d5c6SDave Liu while (!(status & RxBD_EMPTY)) { 12907737d5c6SDave Liu if (!(status & RxBD_ERROR)) { 12917737d5c6SDave Liu data = BD_DATA(bd); 12927737d5c6SDave Liu len = BD_LENGTH(bd); 12937737d5c6SDave Liu NetReceive(data, len); 12947737d5c6SDave Liu } else { 12957737d5c6SDave Liu printf("%s: Rx error\n", dev->name); 12967737d5c6SDave Liu } 12977737d5c6SDave Liu status &= BD_CLEAN; 12987737d5c6SDave Liu BD_LENGTH_SET(bd, 0); 12997737d5c6SDave Liu BD_STATUS_SET(bd, status | RxBD_EMPTY); 13007737d5c6SDave Liu BD_ADVANCE(bd, status, uec->p_rx_bd_ring); 1301ddd02492SDave Liu status = bd->status; 13027737d5c6SDave Liu } 13037737d5c6SDave Liu uec->rxBd = bd; 13047737d5c6SDave Liu 13057737d5c6SDave Liu return 1; 13067737d5c6SDave Liu } 13077737d5c6SDave Liu 1308*8e55258fSHaiying Wang int uec_initialize(bd_t *bis, uec_info_t *uec_info) 13097737d5c6SDave Liu { 13107737d5c6SDave Liu struct eth_device *dev; 13117737d5c6SDave Liu int i; 13127737d5c6SDave Liu uec_private_t *uec; 13137737d5c6SDave Liu int err; 13147737d5c6SDave Liu 13157737d5c6SDave Liu dev = (struct eth_device *)malloc(sizeof(struct eth_device)); 13167737d5c6SDave Liu if (!dev) 13177737d5c6SDave Liu return 0; 13187737d5c6SDave Liu memset(dev, 0, sizeof(struct eth_device)); 13197737d5c6SDave Liu 13207737d5c6SDave Liu /* Allocate the UEC private struct */ 13217737d5c6SDave Liu uec = (uec_private_t *)malloc(sizeof(uec_private_t)); 13227737d5c6SDave Liu if (!uec) { 13237737d5c6SDave Liu return -ENOMEM; 13247737d5c6SDave Liu } 13257737d5c6SDave Liu memset(uec, 0, sizeof(uec_private_t)); 13267737d5c6SDave Liu 1327*8e55258fSHaiying Wang /* Adjust uec_info */ 1328*8e55258fSHaiying Wang #if (MAX_QE_RISC == 4) 1329*8e55258fSHaiying Wang uec_info->risc_tx = QE_RISC_ALLOCATION_FOUR_RISCS; 1330*8e55258fSHaiying Wang uec_info->risc_rx = QE_RISC_ALLOCATION_FOUR_RISCS; 13317737d5c6SDave Liu #endif 13327737d5c6SDave Liu 1333*8e55258fSHaiying Wang devlist[uec_info->uf_info.ucc_num] = dev; 1334d5d28fe4SDavid Saada 13357737d5c6SDave Liu uec->uec_info = uec_info; 13367737d5c6SDave Liu 1337*8e55258fSHaiying Wang sprintf(dev->name, "FSL UEC%d", uec_info->uf_info.ucc_num); 13387737d5c6SDave Liu dev->iobase = 0; 13397737d5c6SDave Liu dev->priv = (void *)uec; 13407737d5c6SDave Liu dev->init = uec_init; 13417737d5c6SDave Liu dev->halt = uec_halt; 13427737d5c6SDave Liu dev->send = uec_send; 13437737d5c6SDave Liu dev->recv = uec_recv; 13447737d5c6SDave Liu 13457737d5c6SDave Liu /* Clear the ethnet address */ 13467737d5c6SDave Liu for (i = 0; i < 6; i++) 13477737d5c6SDave Liu dev->enetaddr[i] = 0; 13487737d5c6SDave Liu 13497737d5c6SDave Liu eth_register(dev); 13507737d5c6SDave Liu 13517737d5c6SDave Liu err = uec_startup(uec); 13527737d5c6SDave Liu if (err) { 13537737d5c6SDave Liu printf("%s: Cannot configure net device, aborting.",dev->name); 13547737d5c6SDave Liu return err; 13557737d5c6SDave Liu } 13567737d5c6SDave Liu 1357d5d28fe4SDavid Saada #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \ 1358d5d28fe4SDavid Saada && !defined(BITBANGMII) 1359d5d28fe4SDavid Saada miiphy_register(dev->name, uec_miiphy_read, uec_miiphy_write); 1360d5d28fe4SDavid Saada #endif 1361d5d28fe4SDavid Saada 13627737d5c6SDave Liu return 1; 13637737d5c6SDave Liu } 1364*8e55258fSHaiying Wang 1365*8e55258fSHaiying Wang int uec_eth_init(bd_t *bis, uec_info_t *uecs, int num) 1366*8e55258fSHaiying Wang { 1367*8e55258fSHaiying Wang int i; 1368*8e55258fSHaiying Wang 1369*8e55258fSHaiying Wang for (i = 0; i < num; i++) 1370*8e55258fSHaiying Wang uec_initialize(bis, &uecs[i]); 1371*8e55258fSHaiying Wang 1372*8e55258fSHaiying Wang return 0; 1373*8e55258fSHaiying Wang } 1374*8e55258fSHaiying Wang 1375*8e55258fSHaiying Wang int uec_standard_init(bd_t *bis) 1376*8e55258fSHaiying Wang { 1377*8e55258fSHaiying Wang return uec_eth_init(bis, uec_info, ARRAY_SIZE(uec_info)); 1378*8e55258fSHaiying Wang } 1379*8e55258fSHaiying Wang 1380*8e55258fSHaiying Wang 1381