17737d5c6SDave Liu /* 27737d5c6SDave Liu * Copyright (C) 2006 Freescale Semiconductor, Inc. 37737d5c6SDave Liu * 47737d5c6SDave Liu * Dave Liu <daveliu@freescale.com> 57737d5c6SDave Liu * 67737d5c6SDave Liu * This program is free software; you can redistribute it and/or 77737d5c6SDave Liu * modify it under the terms of the GNU General Public License as 87737d5c6SDave Liu * published by the Free Software Foundation; either version 2 of 97737d5c6SDave Liu * the License, or (at your option) any later version. 107737d5c6SDave Liu * 117737d5c6SDave Liu * This program is distributed in the hope that it will be useful, 127737d5c6SDave Liu * but WITHOUT ANY WARRANTY; without even the implied warranty of 137737d5c6SDave Liu * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 147737d5c6SDave Liu * GNU General Public License for more details. 157737d5c6SDave Liu * 167737d5c6SDave Liu * You should have received a copy of the GNU General Public License 177737d5c6SDave Liu * along with this program; if not, write to the Free Software 187737d5c6SDave Liu * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 197737d5c6SDave Liu * MA 02111-1307 USA 207737d5c6SDave Liu */ 217737d5c6SDave Liu 227737d5c6SDave Liu #include "common.h" 237737d5c6SDave Liu #include "net.h" 247737d5c6SDave Liu #include "malloc.h" 257737d5c6SDave Liu #include "asm/errno.h" 267737d5c6SDave Liu #include "asm/io.h" 277737d5c6SDave Liu #include "asm/immap_qe.h" 287737d5c6SDave Liu #include "qe.h" 297737d5c6SDave Liu #include "uccf.h" 307737d5c6SDave Liu #include "uec.h" 317737d5c6SDave Liu #include "uec_phy.h" 32d5d28fe4SDavid Saada #include "miiphy.h" 337737d5c6SDave Liu 347737d5c6SDave Liu #ifdef CONFIG_UEC_ETH1 357737d5c6SDave Liu static uec_info_t eth1_uec_info = { 367737d5c6SDave Liu .uf_info = { 376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .ucc_num = CONFIG_SYS_UEC1_UCC_NUM, 386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .rx_clock = CONFIG_SYS_UEC1_RX_CLK, 396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .tx_clock = CONFIG_SYS_UEC1_TX_CLK, 406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .eth_type = CONFIG_SYS_UEC1_ETH_TYPE, 417737d5c6SDave Liu }, 426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_UEC1_ETH_TYPE == FAST_ETH) 432465665bSDavid Saada .num_threads_tx = UEC_NUM_OF_THREADS_1, 442465665bSDavid Saada .num_threads_rx = UEC_NUM_OF_THREADS_1, 452465665bSDavid Saada #else 467737d5c6SDave Liu .num_threads_tx = UEC_NUM_OF_THREADS_4, 477737d5c6SDave Liu .num_threads_rx = UEC_NUM_OF_THREADS_4, 482465665bSDavid Saada #endif 497737d5c6SDave Liu .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, 507737d5c6SDave Liu .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, 517737d5c6SDave Liu .tx_bd_ring_len = 16, 527737d5c6SDave Liu .rx_bd_ring_len = 16, 536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .phy_address = CONFIG_SYS_UEC1_PHY_ADDR, 546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .enet_interface = CONFIG_SYS_UEC1_INTERFACE_MODE, 557737d5c6SDave Liu }; 567737d5c6SDave Liu #endif 577737d5c6SDave Liu #ifdef CONFIG_UEC_ETH2 587737d5c6SDave Liu static uec_info_t eth2_uec_info = { 597737d5c6SDave Liu .uf_info = { 606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .ucc_num = CONFIG_SYS_UEC2_UCC_NUM, 616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .rx_clock = CONFIG_SYS_UEC2_RX_CLK, 626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .tx_clock = CONFIG_SYS_UEC2_TX_CLK, 636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .eth_type = CONFIG_SYS_UEC2_ETH_TYPE, 647737d5c6SDave Liu }, 656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_UEC2_ETH_TYPE == FAST_ETH) 662465665bSDavid Saada .num_threads_tx = UEC_NUM_OF_THREADS_1, 672465665bSDavid Saada .num_threads_rx = UEC_NUM_OF_THREADS_1, 682465665bSDavid Saada #else 697737d5c6SDave Liu .num_threads_tx = UEC_NUM_OF_THREADS_4, 707737d5c6SDave Liu .num_threads_rx = UEC_NUM_OF_THREADS_4, 712465665bSDavid Saada #endif 727737d5c6SDave Liu .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, 737737d5c6SDave Liu .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, 747737d5c6SDave Liu .tx_bd_ring_len = 16, 757737d5c6SDave Liu .rx_bd_ring_len = 16, 766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .phy_address = CONFIG_SYS_UEC2_PHY_ADDR, 776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .enet_interface = CONFIG_SYS_UEC2_INTERFACE_MODE, 787737d5c6SDave Liu }; 797737d5c6SDave Liu #endif 80ccf21c31SJoakim Tjernlund #ifdef CONFIG_UEC_ETH3 81ccf21c31SJoakim Tjernlund static uec_info_t eth3_uec_info = { 82ccf21c31SJoakim Tjernlund .uf_info = { 836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .ucc_num = CONFIG_SYS_UEC3_UCC_NUM, 846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .rx_clock = CONFIG_SYS_UEC3_RX_CLK, 856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .tx_clock = CONFIG_SYS_UEC3_TX_CLK, 866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .eth_type = CONFIG_SYS_UEC3_ETH_TYPE, 87ccf21c31SJoakim Tjernlund }, 886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_UEC3_ETH_TYPE == FAST_ETH) 892465665bSDavid Saada .num_threads_tx = UEC_NUM_OF_THREADS_1, 902465665bSDavid Saada .num_threads_rx = UEC_NUM_OF_THREADS_1, 912465665bSDavid Saada #else 92ccf21c31SJoakim Tjernlund .num_threads_tx = UEC_NUM_OF_THREADS_4, 93ccf21c31SJoakim Tjernlund .num_threads_rx = UEC_NUM_OF_THREADS_4, 942465665bSDavid Saada #endif 95ccf21c31SJoakim Tjernlund .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, 96ccf21c31SJoakim Tjernlund .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, 97ccf21c31SJoakim Tjernlund .tx_bd_ring_len = 16, 98ccf21c31SJoakim Tjernlund .rx_bd_ring_len = 16, 996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .phy_address = CONFIG_SYS_UEC3_PHY_ADDR, 1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .enet_interface = CONFIG_SYS_UEC3_INTERFACE_MODE, 101ccf21c31SJoakim Tjernlund }; 102ccf21c31SJoakim Tjernlund #endif 1032465665bSDavid Saada #ifdef CONFIG_UEC_ETH4 1042465665bSDavid Saada static uec_info_t eth4_uec_info = { 1052465665bSDavid Saada .uf_info = { 1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .ucc_num = CONFIG_SYS_UEC4_UCC_NUM, 1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .rx_clock = CONFIG_SYS_UEC4_RX_CLK, 1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .tx_clock = CONFIG_SYS_UEC4_TX_CLK, 1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .eth_type = CONFIG_SYS_UEC4_ETH_TYPE, 1102465665bSDavid Saada }, 1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_UEC4_ETH_TYPE == FAST_ETH) 1122465665bSDavid Saada .num_threads_tx = UEC_NUM_OF_THREADS_1, 1132465665bSDavid Saada .num_threads_rx = UEC_NUM_OF_THREADS_1, 1142465665bSDavid Saada #else 1152465665bSDavid Saada .num_threads_tx = UEC_NUM_OF_THREADS_4, 1162465665bSDavid Saada .num_threads_rx = UEC_NUM_OF_THREADS_4, 1172465665bSDavid Saada #endif 1182465665bSDavid Saada .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, 1192465665bSDavid Saada .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, 1202465665bSDavid Saada .tx_bd_ring_len = 16, 1212465665bSDavid Saada .rx_bd_ring_len = 16, 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .phy_address = CONFIG_SYS_UEC4_PHY_ADDR, 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .enet_interface = CONFIG_SYS_UEC4_INTERFACE_MODE, 1242465665bSDavid Saada }; 1252465665bSDavid Saada #endif 126c68a05feSrichardretanubun #ifdef CONFIG_UEC_ETH5 127c68a05feSrichardretanubun static uec_info_t eth5_uec_info = { 128c68a05feSrichardretanubun .uf_info = { 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .ucc_num = CONFIG_SYS_UEC5_UCC_NUM, 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .rx_clock = CONFIG_SYS_UEC5_RX_CLK, 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .tx_clock = CONFIG_SYS_UEC5_TX_CLK, 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .eth_type = CONFIG_SYS_UEC5_ETH_TYPE, 133c68a05feSrichardretanubun }, 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_UEC5_ETH_TYPE == FAST_ETH) 135c68a05feSrichardretanubun .num_threads_tx = UEC_NUM_OF_THREADS_1, 136c68a05feSrichardretanubun .num_threads_rx = UEC_NUM_OF_THREADS_1, 137c68a05feSrichardretanubun #else 138c68a05feSrichardretanubun .num_threads_tx = UEC_NUM_OF_THREADS_4, 139c68a05feSrichardretanubun .num_threads_rx = UEC_NUM_OF_THREADS_4, 140c68a05feSrichardretanubun #endif 141c68a05feSrichardretanubun .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, 142c68a05feSrichardretanubun .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, 143c68a05feSrichardretanubun .tx_bd_ring_len = 16, 144c68a05feSrichardretanubun .rx_bd_ring_len = 16, 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .phy_address = CONFIG_SYS_UEC5_PHY_ADDR, 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .enet_interface = CONFIG_SYS_UEC5_INTERFACE_MODE, 147c68a05feSrichardretanubun }; 148c68a05feSrichardretanubun #endif 149c68a05feSrichardretanubun #ifdef CONFIG_UEC_ETH6 150c68a05feSrichardretanubun static uec_info_t eth6_uec_info = { 151c68a05feSrichardretanubun .uf_info = { 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .ucc_num = CONFIG_SYS_UEC6_UCC_NUM, 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .rx_clock = CONFIG_SYS_UEC6_RX_CLK, 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .tx_clock = CONFIG_SYS_UEC6_TX_CLK, 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .eth_type = CONFIG_SYS_UEC6_ETH_TYPE, 156c68a05feSrichardretanubun }, 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_UEC6_ETH_TYPE == FAST_ETH) 158c68a05feSrichardretanubun .num_threads_tx = UEC_NUM_OF_THREADS_1, 159c68a05feSrichardretanubun .num_threads_rx = UEC_NUM_OF_THREADS_1, 160c68a05feSrichardretanubun #else 161c68a05feSrichardretanubun .num_threads_tx = UEC_NUM_OF_THREADS_4, 162c68a05feSrichardretanubun .num_threads_rx = UEC_NUM_OF_THREADS_4, 163c68a05feSrichardretanubun #endif 164c68a05feSrichardretanubun .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, 165c68a05feSrichardretanubun .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, 166c68a05feSrichardretanubun .tx_bd_ring_len = 16, 167c68a05feSrichardretanubun .rx_bd_ring_len = 16, 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .phy_address = CONFIG_SYS_UEC6_PHY_ADDR, 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD .enet_interface = CONFIG_SYS_UEC6_INTERFACE_MODE, 170c68a05feSrichardretanubun }; 171c68a05feSrichardretanubun #endif 172ccf21c31SJoakim Tjernlund 173c68a05feSrichardretanubun #define MAXCONTROLLERS (6) 174d5d28fe4SDavid Saada 175d5d28fe4SDavid Saada static struct eth_device *devlist[MAXCONTROLLERS]; 176d5d28fe4SDavid Saada 177d5d28fe4SDavid Saada u16 phy_read (struct uec_mii_info *mii_info, u16 regnum); 178d5d28fe4SDavid Saada void phy_write (struct uec_mii_info *mii_info, u16 regnum, u16 val); 179d5d28fe4SDavid Saada 1807737d5c6SDave Liu static int uec_mac_enable(uec_private_t *uec, comm_dir_e mode) 1817737d5c6SDave Liu { 1827737d5c6SDave Liu uec_t *uec_regs; 1837737d5c6SDave Liu u32 maccfg1; 1847737d5c6SDave Liu 1857737d5c6SDave Liu if (!uec) { 1867737d5c6SDave Liu printf("%s: uec not initial\n", __FUNCTION__); 1877737d5c6SDave Liu return -EINVAL; 1887737d5c6SDave Liu } 1897737d5c6SDave Liu uec_regs = uec->uec_regs; 1907737d5c6SDave Liu 1917737d5c6SDave Liu maccfg1 = in_be32(&uec_regs->maccfg1); 1927737d5c6SDave Liu 1937737d5c6SDave Liu if (mode & COMM_DIR_TX) { 1947737d5c6SDave Liu maccfg1 |= MACCFG1_ENABLE_TX; 1957737d5c6SDave Liu out_be32(&uec_regs->maccfg1, maccfg1); 1967737d5c6SDave Liu uec->mac_tx_enabled = 1; 1977737d5c6SDave Liu } 1987737d5c6SDave Liu 1997737d5c6SDave Liu if (mode & COMM_DIR_RX) { 2007737d5c6SDave Liu maccfg1 |= MACCFG1_ENABLE_RX; 2017737d5c6SDave Liu out_be32(&uec_regs->maccfg1, maccfg1); 2027737d5c6SDave Liu uec->mac_rx_enabled = 1; 2037737d5c6SDave Liu } 2047737d5c6SDave Liu 2057737d5c6SDave Liu return 0; 2067737d5c6SDave Liu } 2077737d5c6SDave Liu 2087737d5c6SDave Liu static int uec_mac_disable(uec_private_t *uec, comm_dir_e mode) 2097737d5c6SDave Liu { 2107737d5c6SDave Liu uec_t *uec_regs; 2117737d5c6SDave Liu u32 maccfg1; 2127737d5c6SDave Liu 2137737d5c6SDave Liu if (!uec) { 2147737d5c6SDave Liu printf("%s: uec not initial\n", __FUNCTION__); 2157737d5c6SDave Liu return -EINVAL; 2167737d5c6SDave Liu } 2177737d5c6SDave Liu uec_regs = uec->uec_regs; 2187737d5c6SDave Liu 2197737d5c6SDave Liu maccfg1 = in_be32(&uec_regs->maccfg1); 2207737d5c6SDave Liu 2217737d5c6SDave Liu if (mode & COMM_DIR_TX) { 2227737d5c6SDave Liu maccfg1 &= ~MACCFG1_ENABLE_TX; 2237737d5c6SDave Liu out_be32(&uec_regs->maccfg1, maccfg1); 2247737d5c6SDave Liu uec->mac_tx_enabled = 0; 2257737d5c6SDave Liu } 2267737d5c6SDave Liu 2277737d5c6SDave Liu if (mode & COMM_DIR_RX) { 2287737d5c6SDave Liu maccfg1 &= ~MACCFG1_ENABLE_RX; 2297737d5c6SDave Liu out_be32(&uec_regs->maccfg1, maccfg1); 2307737d5c6SDave Liu uec->mac_rx_enabled = 0; 2317737d5c6SDave Liu } 2327737d5c6SDave Liu 2337737d5c6SDave Liu return 0; 2347737d5c6SDave Liu } 2357737d5c6SDave Liu 2367737d5c6SDave Liu static int uec_graceful_stop_tx(uec_private_t *uec) 2377737d5c6SDave Liu { 2387737d5c6SDave Liu ucc_fast_t *uf_regs; 2397737d5c6SDave Liu u32 cecr_subblock; 2407737d5c6SDave Liu u32 ucce; 2417737d5c6SDave Liu 2427737d5c6SDave Liu if (!uec || !uec->uccf) { 2437737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 2447737d5c6SDave Liu return -EINVAL; 2457737d5c6SDave Liu } 2467737d5c6SDave Liu 2477737d5c6SDave Liu uf_regs = uec->uccf->uf_regs; 2487737d5c6SDave Liu 2497737d5c6SDave Liu /* Clear the grace stop event */ 2507737d5c6SDave Liu out_be32(&uf_regs->ucce, UCCE_GRA); 2517737d5c6SDave Liu 2527737d5c6SDave Liu /* Issue host command */ 2537737d5c6SDave Liu cecr_subblock = 2547737d5c6SDave Liu ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num); 2557737d5c6SDave Liu qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock, 2567737d5c6SDave Liu (u8)QE_CR_PROTOCOL_ETHERNET, 0); 2577737d5c6SDave Liu 2587737d5c6SDave Liu /* Wait for command to complete */ 2597737d5c6SDave Liu do { 2607737d5c6SDave Liu ucce = in_be32(&uf_regs->ucce); 2617737d5c6SDave Liu } while (! (ucce & UCCE_GRA)); 2627737d5c6SDave Liu 2637737d5c6SDave Liu uec->grace_stopped_tx = 1; 2647737d5c6SDave Liu 2657737d5c6SDave Liu return 0; 2667737d5c6SDave Liu } 2677737d5c6SDave Liu 2687737d5c6SDave Liu static int uec_graceful_stop_rx(uec_private_t *uec) 2697737d5c6SDave Liu { 2707737d5c6SDave Liu u32 cecr_subblock; 2717737d5c6SDave Liu u8 ack; 2727737d5c6SDave Liu 2737737d5c6SDave Liu if (!uec) { 2747737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 2757737d5c6SDave Liu return -EINVAL; 2767737d5c6SDave Liu } 2777737d5c6SDave Liu 2787737d5c6SDave Liu if (!uec->p_rx_glbl_pram) { 2797737d5c6SDave Liu printf("%s: No init rx global parameter\n", __FUNCTION__); 2807737d5c6SDave Liu return -EINVAL; 2817737d5c6SDave Liu } 2827737d5c6SDave Liu 2837737d5c6SDave Liu /* Clear acknowledge bit */ 2847737d5c6SDave Liu ack = uec->p_rx_glbl_pram->rxgstpack; 2857737d5c6SDave Liu ack &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX; 2867737d5c6SDave Liu uec->p_rx_glbl_pram->rxgstpack = ack; 2877737d5c6SDave Liu 2887737d5c6SDave Liu /* Keep issuing cmd and checking ack bit until it is asserted */ 2897737d5c6SDave Liu do { 2907737d5c6SDave Liu /* Issue host command */ 2917737d5c6SDave Liu cecr_subblock = 2927737d5c6SDave Liu ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num); 2937737d5c6SDave Liu qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock, 2947737d5c6SDave Liu (u8)QE_CR_PROTOCOL_ETHERNET, 0); 2957737d5c6SDave Liu ack = uec->p_rx_glbl_pram->rxgstpack; 2967737d5c6SDave Liu } while (! (ack & GRACEFUL_STOP_ACKNOWLEDGE_RX )); 2977737d5c6SDave Liu 2987737d5c6SDave Liu uec->grace_stopped_rx = 1; 2997737d5c6SDave Liu 3007737d5c6SDave Liu return 0; 3017737d5c6SDave Liu } 3027737d5c6SDave Liu 3037737d5c6SDave Liu static int uec_restart_tx(uec_private_t *uec) 3047737d5c6SDave Liu { 3057737d5c6SDave Liu u32 cecr_subblock; 3067737d5c6SDave Liu 3077737d5c6SDave Liu if (!uec || !uec->uec_info) { 3087737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 3097737d5c6SDave Liu return -EINVAL; 3107737d5c6SDave Liu } 3117737d5c6SDave Liu 3127737d5c6SDave Liu cecr_subblock = 3137737d5c6SDave Liu ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num); 3147737d5c6SDave Liu qe_issue_cmd(QE_RESTART_TX, cecr_subblock, 3157737d5c6SDave Liu (u8)QE_CR_PROTOCOL_ETHERNET, 0); 3167737d5c6SDave Liu 3177737d5c6SDave Liu uec->grace_stopped_tx = 0; 3187737d5c6SDave Liu 3197737d5c6SDave Liu return 0; 3207737d5c6SDave Liu } 3217737d5c6SDave Liu 3227737d5c6SDave Liu static int uec_restart_rx(uec_private_t *uec) 3237737d5c6SDave Liu { 3247737d5c6SDave Liu u32 cecr_subblock; 3257737d5c6SDave Liu 3267737d5c6SDave Liu if (!uec || !uec->uec_info) { 3277737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 3287737d5c6SDave Liu return -EINVAL; 3297737d5c6SDave Liu } 3307737d5c6SDave Liu 3317737d5c6SDave Liu cecr_subblock = 3327737d5c6SDave Liu ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num); 3337737d5c6SDave Liu qe_issue_cmd(QE_RESTART_RX, cecr_subblock, 3347737d5c6SDave Liu (u8)QE_CR_PROTOCOL_ETHERNET, 0); 3357737d5c6SDave Liu 3367737d5c6SDave Liu uec->grace_stopped_rx = 0; 3377737d5c6SDave Liu 3387737d5c6SDave Liu return 0; 3397737d5c6SDave Liu } 3407737d5c6SDave Liu 3417737d5c6SDave Liu static int uec_open(uec_private_t *uec, comm_dir_e mode) 3427737d5c6SDave Liu { 3437737d5c6SDave Liu ucc_fast_private_t *uccf; 3447737d5c6SDave Liu 3457737d5c6SDave Liu if (!uec || !uec->uccf) { 3467737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 3477737d5c6SDave Liu return -EINVAL; 3487737d5c6SDave Liu } 3497737d5c6SDave Liu uccf = uec->uccf; 3507737d5c6SDave Liu 3517737d5c6SDave Liu /* check if the UCC number is in range. */ 3527737d5c6SDave Liu if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) { 3537737d5c6SDave Liu printf("%s: ucc_num out of range.\n", __FUNCTION__); 3547737d5c6SDave Liu return -EINVAL; 3557737d5c6SDave Liu } 3567737d5c6SDave Liu 3577737d5c6SDave Liu /* Enable MAC */ 3587737d5c6SDave Liu uec_mac_enable(uec, mode); 3597737d5c6SDave Liu 3607737d5c6SDave Liu /* Enable UCC fast */ 3617737d5c6SDave Liu ucc_fast_enable(uccf, mode); 3627737d5c6SDave Liu 3637737d5c6SDave Liu /* RISC microcode start */ 3647737d5c6SDave Liu if ((mode & COMM_DIR_TX) && uec->grace_stopped_tx) { 3657737d5c6SDave Liu uec_restart_tx(uec); 3667737d5c6SDave Liu } 3677737d5c6SDave Liu if ((mode & COMM_DIR_RX) && uec->grace_stopped_rx) { 3687737d5c6SDave Liu uec_restart_rx(uec); 3697737d5c6SDave Liu } 3707737d5c6SDave Liu 3717737d5c6SDave Liu return 0; 3727737d5c6SDave Liu } 3737737d5c6SDave Liu 3747737d5c6SDave Liu static int uec_stop(uec_private_t *uec, comm_dir_e mode) 3757737d5c6SDave Liu { 3767737d5c6SDave Liu ucc_fast_private_t *uccf; 3777737d5c6SDave Liu 3787737d5c6SDave Liu if (!uec || !uec->uccf) { 3797737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 3807737d5c6SDave Liu return -EINVAL; 3817737d5c6SDave Liu } 3827737d5c6SDave Liu uccf = uec->uccf; 3837737d5c6SDave Liu 3847737d5c6SDave Liu /* check if the UCC number is in range. */ 3857737d5c6SDave Liu if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) { 3867737d5c6SDave Liu printf("%s: ucc_num out of range.\n", __FUNCTION__); 3877737d5c6SDave Liu return -EINVAL; 3887737d5c6SDave Liu } 3897737d5c6SDave Liu /* Stop any transmissions */ 3907737d5c6SDave Liu if ((mode & COMM_DIR_TX) && !uec->grace_stopped_tx) { 3917737d5c6SDave Liu uec_graceful_stop_tx(uec); 3927737d5c6SDave Liu } 3937737d5c6SDave Liu /* Stop any receptions */ 3947737d5c6SDave Liu if ((mode & COMM_DIR_RX) && !uec->grace_stopped_rx) { 3957737d5c6SDave Liu uec_graceful_stop_rx(uec); 3967737d5c6SDave Liu } 3977737d5c6SDave Liu 3987737d5c6SDave Liu /* Disable the UCC fast */ 3997737d5c6SDave Liu ucc_fast_disable(uec->uccf, mode); 4007737d5c6SDave Liu 4017737d5c6SDave Liu /* Disable the MAC */ 4027737d5c6SDave Liu uec_mac_disable(uec, mode); 4037737d5c6SDave Liu 4047737d5c6SDave Liu return 0; 4057737d5c6SDave Liu } 4067737d5c6SDave Liu 4077737d5c6SDave Liu static int uec_set_mac_duplex(uec_private_t *uec, int duplex) 4087737d5c6SDave Liu { 4097737d5c6SDave Liu uec_t *uec_regs; 4107737d5c6SDave Liu u32 maccfg2; 4117737d5c6SDave Liu 4127737d5c6SDave Liu if (!uec) { 4137737d5c6SDave Liu printf("%s: uec not initial\n", __FUNCTION__); 4147737d5c6SDave Liu return -EINVAL; 4157737d5c6SDave Liu } 4167737d5c6SDave Liu uec_regs = uec->uec_regs; 4177737d5c6SDave Liu 4187737d5c6SDave Liu if (duplex == DUPLEX_HALF) { 4197737d5c6SDave Liu maccfg2 = in_be32(&uec_regs->maccfg2); 4207737d5c6SDave Liu maccfg2 &= ~MACCFG2_FDX; 4217737d5c6SDave Liu out_be32(&uec_regs->maccfg2, maccfg2); 4227737d5c6SDave Liu } 4237737d5c6SDave Liu 4247737d5c6SDave Liu if (duplex == DUPLEX_FULL) { 4257737d5c6SDave Liu maccfg2 = in_be32(&uec_regs->maccfg2); 4267737d5c6SDave Liu maccfg2 |= MACCFG2_FDX; 4277737d5c6SDave Liu out_be32(&uec_regs->maccfg2, maccfg2); 4287737d5c6SDave Liu } 4297737d5c6SDave Liu 4307737d5c6SDave Liu return 0; 4317737d5c6SDave Liu } 4327737d5c6SDave Liu 4337737d5c6SDave Liu static int uec_set_mac_if_mode(uec_private_t *uec, enet_interface_e if_mode) 4347737d5c6SDave Liu { 4357737d5c6SDave Liu enet_interface_e enet_if_mode; 4367737d5c6SDave Liu uec_info_t *uec_info; 4377737d5c6SDave Liu uec_t *uec_regs; 4387737d5c6SDave Liu u32 upsmr; 4397737d5c6SDave Liu u32 maccfg2; 4407737d5c6SDave Liu 4417737d5c6SDave Liu if (!uec) { 4427737d5c6SDave Liu printf("%s: uec not initial\n", __FUNCTION__); 4437737d5c6SDave Liu return -EINVAL; 4447737d5c6SDave Liu } 4457737d5c6SDave Liu 4467737d5c6SDave Liu uec_info = uec->uec_info; 4477737d5c6SDave Liu uec_regs = uec->uec_regs; 4487737d5c6SDave Liu enet_if_mode = if_mode; 4497737d5c6SDave Liu 4507737d5c6SDave Liu maccfg2 = in_be32(&uec_regs->maccfg2); 4517737d5c6SDave Liu maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK; 4527737d5c6SDave Liu 4537737d5c6SDave Liu upsmr = in_be32(&uec->uccf->uf_regs->upsmr); 4547737d5c6SDave Liu upsmr &= ~(UPSMR_RPM | UPSMR_TBIM | UPSMR_R10M | UPSMR_RMM); 4557737d5c6SDave Liu 4567737d5c6SDave Liu switch (enet_if_mode) { 4577737d5c6SDave Liu case ENET_100_MII: 4587737d5c6SDave Liu case ENET_10_MII: 4597737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE; 4607737d5c6SDave Liu break; 4617737d5c6SDave Liu case ENET_1000_GMII: 4627737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE; 4637737d5c6SDave Liu break; 4647737d5c6SDave Liu case ENET_1000_TBI: 4657737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE; 4667737d5c6SDave Liu upsmr |= UPSMR_TBIM; 4677737d5c6SDave Liu break; 4687737d5c6SDave Liu case ENET_1000_RTBI: 4697737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE; 4707737d5c6SDave Liu upsmr |= (UPSMR_RPM | UPSMR_TBIM); 4717737d5c6SDave Liu break; 4726a600c3aSAnton Vorontsov case ENET_1000_RGMII_RXID: 47341410eeeSHaiying Wang case ENET_1000_RGMII_ID: 4747737d5c6SDave Liu case ENET_1000_RGMII: 4757737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE; 4767737d5c6SDave Liu upsmr |= UPSMR_RPM; 4777737d5c6SDave Liu break; 4787737d5c6SDave Liu case ENET_100_RGMII: 4797737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE; 4807737d5c6SDave Liu upsmr |= UPSMR_RPM; 4817737d5c6SDave Liu break; 4827737d5c6SDave Liu case ENET_10_RGMII: 4837737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE; 4847737d5c6SDave Liu upsmr |= (UPSMR_RPM | UPSMR_R10M); 4857737d5c6SDave Liu break; 4867737d5c6SDave Liu case ENET_100_RMII: 4877737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE; 4887737d5c6SDave Liu upsmr |= UPSMR_RMM; 4897737d5c6SDave Liu break; 4907737d5c6SDave Liu case ENET_10_RMII: 4917737d5c6SDave Liu maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE; 4927737d5c6SDave Liu upsmr |= (UPSMR_R10M | UPSMR_RMM); 4937737d5c6SDave Liu break; 4947737d5c6SDave Liu default: 4957737d5c6SDave Liu return -EINVAL; 4967737d5c6SDave Liu break; 4977737d5c6SDave Liu } 4987737d5c6SDave Liu out_be32(&uec_regs->maccfg2, maccfg2); 4997737d5c6SDave Liu out_be32(&uec->uccf->uf_regs->upsmr, upsmr); 5007737d5c6SDave Liu 5017737d5c6SDave Liu return 0; 5027737d5c6SDave Liu } 5037737d5c6SDave Liu 504da9d4610SAndy Fleming static int init_mii_management_configuration(uec_mii_t *uec_mii_regs) 5057737d5c6SDave Liu { 5067737d5c6SDave Liu uint timeout = 0x1000; 5077737d5c6SDave Liu u32 miimcfg = 0; 5087737d5c6SDave Liu 509da9d4610SAndy Fleming miimcfg = in_be32(&uec_mii_regs->miimcfg); 5107737d5c6SDave Liu miimcfg |= MIIMCFG_MNGMNT_CLC_DIV_INIT_VALUE; 511da9d4610SAndy Fleming out_be32(&uec_mii_regs->miimcfg, miimcfg); 5127737d5c6SDave Liu 5137737d5c6SDave Liu /* Wait until the bus is free */ 514da9d4610SAndy Fleming while ((in_be32(&uec_mii_regs->miimcfg) & MIIMIND_BUSY) && timeout--); 5157737d5c6SDave Liu if (timeout <= 0) { 5167737d5c6SDave Liu printf("%s: The MII Bus is stuck!", __FUNCTION__); 5177737d5c6SDave Liu return -ETIMEDOUT; 5187737d5c6SDave Liu } 5197737d5c6SDave Liu 5207737d5c6SDave Liu return 0; 5217737d5c6SDave Liu } 5227737d5c6SDave Liu 5237737d5c6SDave Liu static int init_phy(struct eth_device *dev) 5247737d5c6SDave Liu { 5257737d5c6SDave Liu uec_private_t *uec; 526da9d4610SAndy Fleming uec_mii_t *umii_regs; 5277737d5c6SDave Liu struct uec_mii_info *mii_info; 5287737d5c6SDave Liu struct phy_info *curphy; 5297737d5c6SDave Liu int err; 5307737d5c6SDave Liu 5317737d5c6SDave Liu uec = (uec_private_t *)dev->priv; 532da9d4610SAndy Fleming umii_regs = uec->uec_mii_regs; 5337737d5c6SDave Liu 5347737d5c6SDave Liu uec->oldlink = 0; 5357737d5c6SDave Liu uec->oldspeed = 0; 5367737d5c6SDave Liu uec->oldduplex = -1; 5377737d5c6SDave Liu 5387737d5c6SDave Liu mii_info = malloc(sizeof(*mii_info)); 5397737d5c6SDave Liu if (!mii_info) { 5407737d5c6SDave Liu printf("%s: Could not allocate mii_info", dev->name); 5417737d5c6SDave Liu return -ENOMEM; 5427737d5c6SDave Liu } 5437737d5c6SDave Liu memset(mii_info, 0, sizeof(*mii_info)); 5447737d5c6SDave Liu 54524c3aca3SDave Liu if (uec->uec_info->uf_info.eth_type == GIGA_ETH) { 5467737d5c6SDave Liu mii_info->speed = SPEED_1000; 54724c3aca3SDave Liu } else { 54824c3aca3SDave Liu mii_info->speed = SPEED_100; 54924c3aca3SDave Liu } 55024c3aca3SDave Liu 5517737d5c6SDave Liu mii_info->duplex = DUPLEX_FULL; 5527737d5c6SDave Liu mii_info->pause = 0; 5537737d5c6SDave Liu mii_info->link = 1; 5547737d5c6SDave Liu 5557737d5c6SDave Liu mii_info->advertising = (ADVERTISED_10baseT_Half | 5567737d5c6SDave Liu ADVERTISED_10baseT_Full | 5577737d5c6SDave Liu ADVERTISED_100baseT_Half | 5587737d5c6SDave Liu ADVERTISED_100baseT_Full | 5597737d5c6SDave Liu ADVERTISED_1000baseT_Full); 5607737d5c6SDave Liu mii_info->autoneg = 1; 5617737d5c6SDave Liu mii_info->mii_id = uec->uec_info->phy_address; 5627737d5c6SDave Liu mii_info->dev = dev; 5637737d5c6SDave Liu 564da9d4610SAndy Fleming mii_info->mdio_read = &uec_read_phy_reg; 565da9d4610SAndy Fleming mii_info->mdio_write = &uec_write_phy_reg; 5667737d5c6SDave Liu 5677737d5c6SDave Liu uec->mii_info = mii_info; 5687737d5c6SDave Liu 569ee62ed32SKim Phillips qe_set_mii_clk_src(uec->uec_info->uf_info.ucc_num); 570ee62ed32SKim Phillips 571da9d4610SAndy Fleming if (init_mii_management_configuration(umii_regs)) { 5727737d5c6SDave Liu printf("%s: The MII Bus is stuck!", dev->name); 5737737d5c6SDave Liu err = -1; 5747737d5c6SDave Liu goto bus_fail; 5757737d5c6SDave Liu } 5767737d5c6SDave Liu 5777737d5c6SDave Liu /* get info for this PHY */ 578da9d4610SAndy Fleming curphy = uec_get_phy_info(uec->mii_info); 5797737d5c6SDave Liu if (!curphy) { 5807737d5c6SDave Liu printf("%s: No PHY found", dev->name); 5817737d5c6SDave Liu err = -1; 5827737d5c6SDave Liu goto no_phy; 5837737d5c6SDave Liu } 5847737d5c6SDave Liu 5857737d5c6SDave Liu mii_info->phyinfo = curphy; 5867737d5c6SDave Liu 5877737d5c6SDave Liu /* Run the commands which initialize the PHY */ 5887737d5c6SDave Liu if (curphy->init) { 5897737d5c6SDave Liu err = curphy->init(uec->mii_info); 5907737d5c6SDave Liu if (err) 5917737d5c6SDave Liu goto phy_init_fail; 5927737d5c6SDave Liu } 5937737d5c6SDave Liu 5947737d5c6SDave Liu return 0; 5957737d5c6SDave Liu 5967737d5c6SDave Liu phy_init_fail: 5977737d5c6SDave Liu no_phy: 5987737d5c6SDave Liu bus_fail: 5997737d5c6SDave Liu free(mii_info); 6007737d5c6SDave Liu return err; 6017737d5c6SDave Liu } 6027737d5c6SDave Liu 6037737d5c6SDave Liu static void adjust_link(struct eth_device *dev) 6047737d5c6SDave Liu { 6057737d5c6SDave Liu uec_private_t *uec = (uec_private_t *)dev->priv; 6067737d5c6SDave Liu uec_t *uec_regs; 6077737d5c6SDave Liu struct uec_mii_info *mii_info = uec->mii_info; 6087737d5c6SDave Liu 6097737d5c6SDave Liu extern void change_phy_interface_mode(struct eth_device *dev, 6107737d5c6SDave Liu enet_interface_e mode); 6117737d5c6SDave Liu uec_regs = uec->uec_regs; 6127737d5c6SDave Liu 6137737d5c6SDave Liu if (mii_info->link) { 6147737d5c6SDave Liu /* Now we make sure that we can be in full duplex mode. 6157737d5c6SDave Liu * If not, we operate in half-duplex mode. */ 6167737d5c6SDave Liu if (mii_info->duplex != uec->oldduplex) { 6177737d5c6SDave Liu if (!(mii_info->duplex)) { 6187737d5c6SDave Liu uec_set_mac_duplex(uec, DUPLEX_HALF); 6197737d5c6SDave Liu printf("%s: Half Duplex\n", dev->name); 6207737d5c6SDave Liu } else { 6217737d5c6SDave Liu uec_set_mac_duplex(uec, DUPLEX_FULL); 6227737d5c6SDave Liu printf("%s: Full Duplex\n", dev->name); 6237737d5c6SDave Liu } 6247737d5c6SDave Liu uec->oldduplex = mii_info->duplex; 6257737d5c6SDave Liu } 6267737d5c6SDave Liu 6277737d5c6SDave Liu if (mii_info->speed != uec->oldspeed) { 62824c3aca3SDave Liu if (uec->uec_info->uf_info.eth_type == GIGA_ETH) { 6297737d5c6SDave Liu switch (mii_info->speed) { 6307737d5c6SDave Liu case 1000: 6317737d5c6SDave Liu break; 6327737d5c6SDave Liu case 100: 6337737d5c6SDave Liu printf ("switching to rgmii 100\n"); 6347737d5c6SDave Liu /* change phy to rgmii 100 */ 6357737d5c6SDave Liu change_phy_interface_mode(dev, 6367737d5c6SDave Liu ENET_100_RGMII); 6377737d5c6SDave Liu /* change the MAC interface mode */ 6387737d5c6SDave Liu uec_set_mac_if_mode(uec,ENET_100_RGMII); 6397737d5c6SDave Liu break; 6407737d5c6SDave Liu case 10: 6417737d5c6SDave Liu printf ("switching to rgmii 10\n"); 6427737d5c6SDave Liu /* change phy to rgmii 10 */ 6437737d5c6SDave Liu change_phy_interface_mode(dev, 6447737d5c6SDave Liu ENET_10_RGMII); 6457737d5c6SDave Liu /* change the MAC interface mode */ 6467737d5c6SDave Liu uec_set_mac_if_mode(uec,ENET_10_RGMII); 6477737d5c6SDave Liu break; 6487737d5c6SDave Liu default: 6497737d5c6SDave Liu printf("%s: Ack,Speed(%d)is illegal\n", 6507737d5c6SDave Liu dev->name, mii_info->speed); 6517737d5c6SDave Liu break; 6527737d5c6SDave Liu } 65324c3aca3SDave Liu } 6547737d5c6SDave Liu 6557737d5c6SDave Liu printf("%s: Speed %dBT\n", dev->name, mii_info->speed); 6567737d5c6SDave Liu uec->oldspeed = mii_info->speed; 6577737d5c6SDave Liu } 6587737d5c6SDave Liu 6597737d5c6SDave Liu if (!uec->oldlink) { 6607737d5c6SDave Liu printf("%s: Link is up\n", dev->name); 6617737d5c6SDave Liu uec->oldlink = 1; 6627737d5c6SDave Liu } 6637737d5c6SDave Liu 6647737d5c6SDave Liu } else { /* if (mii_info->link) */ 6657737d5c6SDave Liu if (uec->oldlink) { 6667737d5c6SDave Liu printf("%s: Link is down\n", dev->name); 6677737d5c6SDave Liu uec->oldlink = 0; 6687737d5c6SDave Liu uec->oldspeed = 0; 6697737d5c6SDave Liu uec->oldduplex = -1; 6707737d5c6SDave Liu } 6717737d5c6SDave Liu } 6727737d5c6SDave Liu } 6737737d5c6SDave Liu 6747737d5c6SDave Liu static void phy_change(struct eth_device *dev) 6757737d5c6SDave Liu { 6767737d5c6SDave Liu uec_private_t *uec = (uec_private_t *)dev->priv; 6777737d5c6SDave Liu 6787737d5c6SDave Liu /* Update the link, speed, duplex */ 679ee62ed32SKim Phillips uec->mii_info->phyinfo->read_status(uec->mii_info); 6807737d5c6SDave Liu 6817737d5c6SDave Liu /* Adjust the interface according to speed */ 6827737d5c6SDave Liu adjust_link(dev); 6837737d5c6SDave Liu } 6847737d5c6SDave Liu 685d9d78ee4SBen Warren #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \ 686d9d78ee4SBen Warren && !defined(BITBANGMII) 687d9d78ee4SBen Warren 688d9d78ee4SBen Warren /* 689d9d78ee4SBen Warren * Read a MII PHY register. 690d9d78ee4SBen Warren * 691d9d78ee4SBen Warren * Returns: 692d9d78ee4SBen Warren * 0 on success 693d9d78ee4SBen Warren */ 694d9d78ee4SBen Warren static int uec_miiphy_read(char *devname, unsigned char addr, 695d9d78ee4SBen Warren unsigned char reg, unsigned short *value) 696d9d78ee4SBen Warren { 697d9d78ee4SBen Warren *value = uec_read_phy_reg(devlist[0], addr, reg); 698d9d78ee4SBen Warren 699d9d78ee4SBen Warren return 0; 700d9d78ee4SBen Warren } 701d9d78ee4SBen Warren 702d9d78ee4SBen Warren /* 703d9d78ee4SBen Warren * Write a MII PHY register. 704d9d78ee4SBen Warren * 705d9d78ee4SBen Warren * Returns: 706d9d78ee4SBen Warren * 0 on success 707d9d78ee4SBen Warren */ 708d9d78ee4SBen Warren static int uec_miiphy_write(char *devname, unsigned char addr, 709d9d78ee4SBen Warren unsigned char reg, unsigned short value) 710d9d78ee4SBen Warren { 711d9d78ee4SBen Warren uec_write_phy_reg(devlist[0], addr, reg, value); 712d9d78ee4SBen Warren 713d9d78ee4SBen Warren return 0; 714d9d78ee4SBen Warren } 715d9d78ee4SBen Warren 716d9d78ee4SBen Warren #endif 717d9d78ee4SBen Warren 7187737d5c6SDave Liu static int uec_set_mac_address(uec_private_t *uec, u8 *mac_addr) 7197737d5c6SDave Liu { 7207737d5c6SDave Liu uec_t *uec_regs; 7217737d5c6SDave Liu u32 mac_addr1; 7227737d5c6SDave Liu u32 mac_addr2; 7237737d5c6SDave Liu 7247737d5c6SDave Liu if (!uec) { 7257737d5c6SDave Liu printf("%s: uec not initial\n", __FUNCTION__); 7267737d5c6SDave Liu return -EINVAL; 7277737d5c6SDave Liu } 7287737d5c6SDave Liu 7297737d5c6SDave Liu uec_regs = uec->uec_regs; 7307737d5c6SDave Liu 7317737d5c6SDave Liu /* if a station address of 0x12345678ABCD, perform a write to 7327737d5c6SDave Liu MACSTNADDR1 of 0xCDAB7856, 7337737d5c6SDave Liu MACSTNADDR2 of 0x34120000 */ 7347737d5c6SDave Liu 7357737d5c6SDave Liu mac_addr1 = (mac_addr[5] << 24) | (mac_addr[4] << 16) | \ 7367737d5c6SDave Liu (mac_addr[3] << 8) | (mac_addr[2]); 7377737d5c6SDave Liu out_be32(&uec_regs->macstnaddr1, mac_addr1); 7387737d5c6SDave Liu 7397737d5c6SDave Liu mac_addr2 = ((mac_addr[1] << 24) | (mac_addr[0] << 16)) & 0xffff0000; 7407737d5c6SDave Liu out_be32(&uec_regs->macstnaddr2, mac_addr2); 7417737d5c6SDave Liu 7427737d5c6SDave Liu return 0; 7437737d5c6SDave Liu } 7447737d5c6SDave Liu 7457737d5c6SDave Liu static int uec_convert_threads_num(uec_num_of_threads_e threads_num, 7467737d5c6SDave Liu int *threads_num_ret) 7477737d5c6SDave Liu { 7487737d5c6SDave Liu int num_threads_numerica; 7497737d5c6SDave Liu 7507737d5c6SDave Liu switch (threads_num) { 7517737d5c6SDave Liu case UEC_NUM_OF_THREADS_1: 7527737d5c6SDave Liu num_threads_numerica = 1; 7537737d5c6SDave Liu break; 7547737d5c6SDave Liu case UEC_NUM_OF_THREADS_2: 7557737d5c6SDave Liu num_threads_numerica = 2; 7567737d5c6SDave Liu break; 7577737d5c6SDave Liu case UEC_NUM_OF_THREADS_4: 7587737d5c6SDave Liu num_threads_numerica = 4; 7597737d5c6SDave Liu break; 7607737d5c6SDave Liu case UEC_NUM_OF_THREADS_6: 7617737d5c6SDave Liu num_threads_numerica = 6; 7627737d5c6SDave Liu break; 7637737d5c6SDave Liu case UEC_NUM_OF_THREADS_8: 7647737d5c6SDave Liu num_threads_numerica = 8; 7657737d5c6SDave Liu break; 7667737d5c6SDave Liu default: 7677737d5c6SDave Liu printf("%s: Bad number of threads value.", 7687737d5c6SDave Liu __FUNCTION__); 7697737d5c6SDave Liu return -EINVAL; 7707737d5c6SDave Liu } 7717737d5c6SDave Liu 7727737d5c6SDave Liu *threads_num_ret = num_threads_numerica; 7737737d5c6SDave Liu 7747737d5c6SDave Liu return 0; 7757737d5c6SDave Liu } 7767737d5c6SDave Liu 7777737d5c6SDave Liu static void uec_init_tx_parameter(uec_private_t *uec, int num_threads_tx) 7787737d5c6SDave Liu { 7797737d5c6SDave Liu uec_info_t *uec_info; 7807737d5c6SDave Liu u32 end_bd; 7817737d5c6SDave Liu u8 bmrx = 0; 7827737d5c6SDave Liu int i; 7837737d5c6SDave Liu 7847737d5c6SDave Liu uec_info = uec->uec_info; 7857737d5c6SDave Liu 7867737d5c6SDave Liu /* Alloc global Tx parameter RAM page */ 7877737d5c6SDave Liu uec->tx_glbl_pram_offset = qe_muram_alloc( 7887737d5c6SDave Liu sizeof(uec_tx_global_pram_t), 7897737d5c6SDave Liu UEC_TX_GLOBAL_PRAM_ALIGNMENT); 7907737d5c6SDave Liu uec->p_tx_glbl_pram = (uec_tx_global_pram_t *) 7917737d5c6SDave Liu qe_muram_addr(uec->tx_glbl_pram_offset); 7927737d5c6SDave Liu 7937737d5c6SDave Liu /* Zero the global Tx prameter RAM */ 7947737d5c6SDave Liu memset(uec->p_tx_glbl_pram, 0, sizeof(uec_tx_global_pram_t)); 7957737d5c6SDave Liu 7967737d5c6SDave Liu /* Init global Tx parameter RAM */ 7977737d5c6SDave Liu 7987737d5c6SDave Liu /* TEMODER, RMON statistics disable, one Tx queue */ 7997737d5c6SDave Liu out_be16(&uec->p_tx_glbl_pram->temoder, TEMODER_INIT_VALUE); 8007737d5c6SDave Liu 8017737d5c6SDave Liu /* SQPTR */ 8027737d5c6SDave Liu uec->send_q_mem_reg_offset = qe_muram_alloc( 8037737d5c6SDave Liu sizeof(uec_send_queue_qd_t), 8047737d5c6SDave Liu UEC_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT); 8057737d5c6SDave Liu uec->p_send_q_mem_reg = (uec_send_queue_mem_region_t *) 8067737d5c6SDave Liu qe_muram_addr(uec->send_q_mem_reg_offset); 8077737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->sqptr, uec->send_q_mem_reg_offset); 8087737d5c6SDave Liu 8097737d5c6SDave Liu /* Setup the table with TxBDs ring */ 8107737d5c6SDave Liu end_bd = (u32)uec->p_tx_bd_ring + (uec_info->tx_bd_ring_len - 1) 8117737d5c6SDave Liu * SIZEOFBD; 8127737d5c6SDave Liu out_be32(&uec->p_send_q_mem_reg->sqqd[0].bd_ring_base, 8137737d5c6SDave Liu (u32)(uec->p_tx_bd_ring)); 8147737d5c6SDave Liu out_be32(&uec->p_send_q_mem_reg->sqqd[0].last_bd_completed_address, 8157737d5c6SDave Liu end_bd); 8167737d5c6SDave Liu 8177737d5c6SDave Liu /* Scheduler Base Pointer, we have only one Tx queue, no need it */ 8187737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->schedulerbasepointer, 0); 8197737d5c6SDave Liu 8207737d5c6SDave Liu /* TxRMON Base Pointer, TxRMON disable, we don't need it */ 8217737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->txrmonbaseptr, 0); 8227737d5c6SDave Liu 8237737d5c6SDave Liu /* TSTATE, global snooping, big endian, the CSB bus selected */ 8247737d5c6SDave Liu bmrx = BMR_INIT_VALUE; 8257737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->tstate, ((u32)(bmrx) << BMR_SHIFT)); 8267737d5c6SDave Liu 8277737d5c6SDave Liu /* IPH_Offset */ 8287737d5c6SDave Liu for (i = 0; i < MAX_IPH_OFFSET_ENTRY; i++) { 8297737d5c6SDave Liu out_8(&uec->p_tx_glbl_pram->iphoffset[i], 0); 8307737d5c6SDave Liu } 8317737d5c6SDave Liu 8327737d5c6SDave Liu /* VTAG table */ 8337737d5c6SDave Liu for (i = 0; i < UEC_TX_VTAG_TABLE_ENTRY_MAX; i++) { 8347737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->vtagtable[i], 0); 8357737d5c6SDave Liu } 8367737d5c6SDave Liu 8377737d5c6SDave Liu /* TQPTR */ 8387737d5c6SDave Liu uec->thread_dat_tx_offset = qe_muram_alloc( 8397737d5c6SDave Liu num_threads_tx * sizeof(uec_thread_data_tx_t) + 8407737d5c6SDave Liu 32 *(num_threads_tx == 1), UEC_THREAD_DATA_ALIGNMENT); 8417737d5c6SDave Liu 8427737d5c6SDave Liu uec->p_thread_data_tx = (uec_thread_data_tx_t *) 8437737d5c6SDave Liu qe_muram_addr(uec->thread_dat_tx_offset); 8447737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->tqptr, uec->thread_dat_tx_offset); 8457737d5c6SDave Liu } 8467737d5c6SDave Liu 8477737d5c6SDave Liu static void uec_init_rx_parameter(uec_private_t *uec, int num_threads_rx) 8487737d5c6SDave Liu { 8497737d5c6SDave Liu u8 bmrx = 0; 8507737d5c6SDave Liu int i; 8517737d5c6SDave Liu uec_82xx_address_filtering_pram_t *p_af_pram; 8527737d5c6SDave Liu 8537737d5c6SDave Liu /* Allocate global Rx parameter RAM page */ 8547737d5c6SDave Liu uec->rx_glbl_pram_offset = qe_muram_alloc( 8557737d5c6SDave Liu sizeof(uec_rx_global_pram_t), UEC_RX_GLOBAL_PRAM_ALIGNMENT); 8567737d5c6SDave Liu uec->p_rx_glbl_pram = (uec_rx_global_pram_t *) 8577737d5c6SDave Liu qe_muram_addr(uec->rx_glbl_pram_offset); 8587737d5c6SDave Liu 8597737d5c6SDave Liu /* Zero Global Rx parameter RAM */ 8607737d5c6SDave Liu memset(uec->p_rx_glbl_pram, 0, sizeof(uec_rx_global_pram_t)); 8617737d5c6SDave Liu 8627737d5c6SDave Liu /* Init global Rx parameter RAM */ 8637737d5c6SDave Liu /* REMODER, Extended feature mode disable, VLAN disable, 8647737d5c6SDave Liu LossLess flow control disable, Receive firmware statisic disable, 8657737d5c6SDave Liu Extended address parsing mode disable, One Rx queues, 8667737d5c6SDave Liu Dynamic maximum/minimum frame length disable, IP checksum check 8677737d5c6SDave Liu disable, IP address alignment disable 8687737d5c6SDave Liu */ 8697737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->remoder, REMODER_INIT_VALUE); 8707737d5c6SDave Liu 8717737d5c6SDave Liu /* RQPTR */ 8727737d5c6SDave Liu uec->thread_dat_rx_offset = qe_muram_alloc( 8737737d5c6SDave Liu num_threads_rx * sizeof(uec_thread_data_rx_t), 8747737d5c6SDave Liu UEC_THREAD_DATA_ALIGNMENT); 8757737d5c6SDave Liu uec->p_thread_data_rx = (uec_thread_data_rx_t *) 8767737d5c6SDave Liu qe_muram_addr(uec->thread_dat_rx_offset); 8777737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->rqptr, uec->thread_dat_rx_offset); 8787737d5c6SDave Liu 8797737d5c6SDave Liu /* Type_or_Len */ 8807737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->typeorlen, 3072); 8817737d5c6SDave Liu 8827737d5c6SDave Liu /* RxRMON base pointer, we don't need it */ 8837737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->rxrmonbaseptr, 0); 8847737d5c6SDave Liu 8857737d5c6SDave Liu /* IntCoalescingPTR, we don't need it, no interrupt */ 8867737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->intcoalescingptr, 0); 8877737d5c6SDave Liu 8887737d5c6SDave Liu /* RSTATE, global snooping, big endian, the CSB bus selected */ 8897737d5c6SDave Liu bmrx = BMR_INIT_VALUE; 8907737d5c6SDave Liu out_8(&uec->p_rx_glbl_pram->rstate, bmrx); 8917737d5c6SDave Liu 8927737d5c6SDave Liu /* MRBLR */ 8937737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->mrblr, MAX_RXBUF_LEN); 8947737d5c6SDave Liu 8957737d5c6SDave Liu /* RBDQPTR */ 8967737d5c6SDave Liu uec->rx_bd_qs_tbl_offset = qe_muram_alloc( 8977737d5c6SDave Liu sizeof(uec_rx_bd_queues_entry_t) + \ 8987737d5c6SDave Liu sizeof(uec_rx_prefetched_bds_t), 8997737d5c6SDave Liu UEC_RX_BD_QUEUES_ALIGNMENT); 9007737d5c6SDave Liu uec->p_rx_bd_qs_tbl = (uec_rx_bd_queues_entry_t *) 9017737d5c6SDave Liu qe_muram_addr(uec->rx_bd_qs_tbl_offset); 9027737d5c6SDave Liu 9037737d5c6SDave Liu /* Zero it */ 9047737d5c6SDave Liu memset(uec->p_rx_bd_qs_tbl, 0, sizeof(uec_rx_bd_queues_entry_t) + \ 9057737d5c6SDave Liu sizeof(uec_rx_prefetched_bds_t)); 9067737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->rbdqptr, uec->rx_bd_qs_tbl_offset); 9077737d5c6SDave Liu out_be32(&uec->p_rx_bd_qs_tbl->externalbdbaseptr, 9087737d5c6SDave Liu (u32)uec->p_rx_bd_ring); 9097737d5c6SDave Liu 9107737d5c6SDave Liu /* MFLR */ 9117737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->mflr, MAX_FRAME_LEN); 9127737d5c6SDave Liu /* MINFLR */ 9137737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->minflr, MIN_FRAME_LEN); 9147737d5c6SDave Liu /* MAXD1 */ 9157737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->maxd1, MAX_DMA1_LEN); 9167737d5c6SDave Liu /* MAXD2 */ 9177737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->maxd2, MAX_DMA2_LEN); 9187737d5c6SDave Liu /* ECAM_PTR */ 9197737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->ecamptr, 0); 9207737d5c6SDave Liu /* L2QT */ 9217737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->l2qt, 0); 9227737d5c6SDave Liu /* L3QT */ 9237737d5c6SDave Liu for (i = 0; i < 8; i++) { 9247737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->l3qt[i], 0); 9257737d5c6SDave Liu } 9267737d5c6SDave Liu 9277737d5c6SDave Liu /* VLAN_TYPE */ 9287737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->vlantype, 0x8100); 9297737d5c6SDave Liu /* TCI */ 9307737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->vlantci, 0); 9317737d5c6SDave Liu 9327737d5c6SDave Liu /* Clear PQ2 style address filtering hash table */ 9337737d5c6SDave Liu p_af_pram = (uec_82xx_address_filtering_pram_t *) \ 9347737d5c6SDave Liu uec->p_rx_glbl_pram->addressfiltering; 9357737d5c6SDave Liu 9367737d5c6SDave Liu p_af_pram->iaddr_h = 0; 9377737d5c6SDave Liu p_af_pram->iaddr_l = 0; 9387737d5c6SDave Liu p_af_pram->gaddr_h = 0; 9397737d5c6SDave Liu p_af_pram->gaddr_l = 0; 9407737d5c6SDave Liu } 9417737d5c6SDave Liu 9427737d5c6SDave Liu static int uec_issue_init_enet_rxtx_cmd(uec_private_t *uec, 9437737d5c6SDave Liu int thread_tx, int thread_rx) 9447737d5c6SDave Liu { 9457737d5c6SDave Liu uec_init_cmd_pram_t *p_init_enet_param; 9467737d5c6SDave Liu u32 init_enet_param_offset; 9477737d5c6SDave Liu uec_info_t *uec_info; 9487737d5c6SDave Liu int i; 9497737d5c6SDave Liu int snum; 9507737d5c6SDave Liu u32 init_enet_offset; 9517737d5c6SDave Liu u32 entry_val; 9527737d5c6SDave Liu u32 command; 9537737d5c6SDave Liu u32 cecr_subblock; 9547737d5c6SDave Liu 9557737d5c6SDave Liu uec_info = uec->uec_info; 9567737d5c6SDave Liu 9577737d5c6SDave Liu /* Allocate init enet command parameter */ 9587737d5c6SDave Liu uec->init_enet_param_offset = qe_muram_alloc( 9597737d5c6SDave Liu sizeof(uec_init_cmd_pram_t), 4); 9607737d5c6SDave Liu init_enet_param_offset = uec->init_enet_param_offset; 9617737d5c6SDave Liu uec->p_init_enet_param = (uec_init_cmd_pram_t *) 9627737d5c6SDave Liu qe_muram_addr(uec->init_enet_param_offset); 9637737d5c6SDave Liu 9647737d5c6SDave Liu /* Zero init enet command struct */ 9657737d5c6SDave Liu memset((void *)uec->p_init_enet_param, 0, sizeof(uec_init_cmd_pram_t)); 9667737d5c6SDave Liu 9677737d5c6SDave Liu /* Init the command struct */ 9687737d5c6SDave Liu p_init_enet_param = uec->p_init_enet_param; 9697737d5c6SDave Liu p_init_enet_param->resinit0 = ENET_INIT_PARAM_MAGIC_RES_INIT0; 9707737d5c6SDave Liu p_init_enet_param->resinit1 = ENET_INIT_PARAM_MAGIC_RES_INIT1; 9717737d5c6SDave Liu p_init_enet_param->resinit2 = ENET_INIT_PARAM_MAGIC_RES_INIT2; 9727737d5c6SDave Liu p_init_enet_param->resinit3 = ENET_INIT_PARAM_MAGIC_RES_INIT3; 9737737d5c6SDave Liu p_init_enet_param->resinit4 = ENET_INIT_PARAM_MAGIC_RES_INIT4; 9747737d5c6SDave Liu p_init_enet_param->largestexternallookupkeysize = 0; 9757737d5c6SDave Liu 9767737d5c6SDave Liu p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_rx) 9777737d5c6SDave Liu << ENET_INIT_PARAM_RGF_SHIFT; 9787737d5c6SDave Liu p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_tx) 9797737d5c6SDave Liu << ENET_INIT_PARAM_TGF_SHIFT; 9807737d5c6SDave Liu 9817737d5c6SDave Liu /* Init Rx global parameter pointer */ 9827737d5c6SDave Liu p_init_enet_param->rgftgfrxglobal |= uec->rx_glbl_pram_offset | 9837737d5c6SDave Liu (u32)uec_info->riscRx; 9847737d5c6SDave Liu 9857737d5c6SDave Liu /* Init Rx threads */ 9867737d5c6SDave Liu for (i = 0; i < (thread_rx + 1); i++) { 9877737d5c6SDave Liu if ((snum = qe_get_snum()) < 0) { 9887737d5c6SDave Liu printf("%s can not get snum\n", __FUNCTION__); 9897737d5c6SDave Liu return -ENOMEM; 9907737d5c6SDave Liu } 9917737d5c6SDave Liu 9927737d5c6SDave Liu if (i==0) { 9937737d5c6SDave Liu init_enet_offset = 0; 9947737d5c6SDave Liu } else { 9957737d5c6SDave Liu init_enet_offset = qe_muram_alloc( 9967737d5c6SDave Liu sizeof(uec_thread_rx_pram_t), 9977737d5c6SDave Liu UEC_THREAD_RX_PRAM_ALIGNMENT); 9987737d5c6SDave Liu } 9997737d5c6SDave Liu 10007737d5c6SDave Liu entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) | 10017737d5c6SDave Liu init_enet_offset | (u32)uec_info->riscRx; 10027737d5c6SDave Liu p_init_enet_param->rxthread[i] = entry_val; 10037737d5c6SDave Liu } 10047737d5c6SDave Liu 10057737d5c6SDave Liu /* Init Tx global parameter pointer */ 10067737d5c6SDave Liu p_init_enet_param->txglobal = uec->tx_glbl_pram_offset | 10077737d5c6SDave Liu (u32)uec_info->riscTx; 10087737d5c6SDave Liu 10097737d5c6SDave Liu /* Init Tx threads */ 10107737d5c6SDave Liu for (i = 0; i < thread_tx; i++) { 10117737d5c6SDave Liu if ((snum = qe_get_snum()) < 0) { 10127737d5c6SDave Liu printf("%s can not get snum\n", __FUNCTION__); 10137737d5c6SDave Liu return -ENOMEM; 10147737d5c6SDave Liu } 10157737d5c6SDave Liu 10167737d5c6SDave Liu init_enet_offset = qe_muram_alloc(sizeof(uec_thread_tx_pram_t), 10177737d5c6SDave Liu UEC_THREAD_TX_PRAM_ALIGNMENT); 10187737d5c6SDave Liu 10197737d5c6SDave Liu entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) | 10207737d5c6SDave Liu init_enet_offset | (u32)uec_info->riscTx; 10217737d5c6SDave Liu p_init_enet_param->txthread[i] = entry_val; 10227737d5c6SDave Liu } 10237737d5c6SDave Liu 10247737d5c6SDave Liu __asm__ __volatile__("sync"); 10257737d5c6SDave Liu 10267737d5c6SDave Liu /* Issue QE command */ 10277737d5c6SDave Liu command = QE_INIT_TX_RX; 10287737d5c6SDave Liu cecr_subblock = ucc_fast_get_qe_cr_subblock( 10297737d5c6SDave Liu uec->uec_info->uf_info.ucc_num); 10307737d5c6SDave Liu qe_issue_cmd(command, cecr_subblock, (u8) QE_CR_PROTOCOL_ETHERNET, 10317737d5c6SDave Liu init_enet_param_offset); 10327737d5c6SDave Liu 10337737d5c6SDave Liu return 0; 10347737d5c6SDave Liu } 10357737d5c6SDave Liu 10367737d5c6SDave Liu static int uec_startup(uec_private_t *uec) 10377737d5c6SDave Liu { 10387737d5c6SDave Liu uec_info_t *uec_info; 10397737d5c6SDave Liu ucc_fast_info_t *uf_info; 10407737d5c6SDave Liu ucc_fast_private_t *uccf; 10417737d5c6SDave Liu ucc_fast_t *uf_regs; 10427737d5c6SDave Liu uec_t *uec_regs; 10437737d5c6SDave Liu int num_threads_tx; 10447737d5c6SDave Liu int num_threads_rx; 10457737d5c6SDave Liu u32 utbipar; 10467737d5c6SDave Liu enet_interface_e enet_interface; 10477737d5c6SDave Liu u32 length; 10487737d5c6SDave Liu u32 align; 10497737d5c6SDave Liu qe_bd_t *bd; 10507737d5c6SDave Liu u8 *buf; 10517737d5c6SDave Liu int i; 10527737d5c6SDave Liu 10537737d5c6SDave Liu if (!uec || !uec->uec_info) { 10547737d5c6SDave Liu printf("%s: uec or uec_info not initial\n", __FUNCTION__); 10557737d5c6SDave Liu return -EINVAL; 10567737d5c6SDave Liu } 10577737d5c6SDave Liu 10587737d5c6SDave Liu uec_info = uec->uec_info; 10597737d5c6SDave Liu uf_info = &(uec_info->uf_info); 10607737d5c6SDave Liu 10617737d5c6SDave Liu /* Check if Rx BD ring len is illegal */ 10627737d5c6SDave Liu if ((uec_info->rx_bd_ring_len < UEC_RX_BD_RING_SIZE_MIN) || \ 10637737d5c6SDave Liu (uec_info->rx_bd_ring_len % UEC_RX_BD_RING_SIZE_ALIGNMENT)) { 10647737d5c6SDave Liu printf("%s: Rx BD ring len must be multiple of 4, and > 8.\n", 10657737d5c6SDave Liu __FUNCTION__); 10667737d5c6SDave Liu return -EINVAL; 10677737d5c6SDave Liu } 10687737d5c6SDave Liu 10697737d5c6SDave Liu /* Check if Tx BD ring len is illegal */ 10707737d5c6SDave Liu if (uec_info->tx_bd_ring_len < UEC_TX_BD_RING_SIZE_MIN) { 10717737d5c6SDave Liu printf("%s: Tx BD ring length must not be smaller than 2.\n", 10727737d5c6SDave Liu __FUNCTION__); 10737737d5c6SDave Liu return -EINVAL; 10747737d5c6SDave Liu } 10757737d5c6SDave Liu 10767737d5c6SDave Liu /* Check if MRBLR is illegal */ 10777737d5c6SDave Liu if ((MAX_RXBUF_LEN == 0) || (MAX_RXBUF_LEN % UEC_MRBLR_ALIGNMENT)) { 10787737d5c6SDave Liu printf("%s: max rx buffer length must be mutliple of 128.\n", 10797737d5c6SDave Liu __FUNCTION__); 10807737d5c6SDave Liu return -EINVAL; 10817737d5c6SDave Liu } 10827737d5c6SDave Liu 10837737d5c6SDave Liu /* Both Rx and Tx are stopped */ 10847737d5c6SDave Liu uec->grace_stopped_rx = 1; 10857737d5c6SDave Liu uec->grace_stopped_tx = 1; 10867737d5c6SDave Liu 10877737d5c6SDave Liu /* Init UCC fast */ 10887737d5c6SDave Liu if (ucc_fast_init(uf_info, &uccf)) { 10897737d5c6SDave Liu printf("%s: failed to init ucc fast\n", __FUNCTION__); 10907737d5c6SDave Liu return -ENOMEM; 10917737d5c6SDave Liu } 10927737d5c6SDave Liu 10937737d5c6SDave Liu /* Save uccf */ 10947737d5c6SDave Liu uec->uccf = uccf; 10957737d5c6SDave Liu 10967737d5c6SDave Liu /* Convert the Tx threads number */ 10977737d5c6SDave Liu if (uec_convert_threads_num(uec_info->num_threads_tx, 10987737d5c6SDave Liu &num_threads_tx)) { 10997737d5c6SDave Liu return -EINVAL; 11007737d5c6SDave Liu } 11017737d5c6SDave Liu 11027737d5c6SDave Liu /* Convert the Rx threads number */ 11037737d5c6SDave Liu if (uec_convert_threads_num(uec_info->num_threads_rx, 11047737d5c6SDave Liu &num_threads_rx)) { 11057737d5c6SDave Liu return -EINVAL; 11067737d5c6SDave Liu } 11077737d5c6SDave Liu 11087737d5c6SDave Liu uf_regs = uccf->uf_regs; 11097737d5c6SDave Liu 11107737d5c6SDave Liu /* UEC register is following UCC fast registers */ 11117737d5c6SDave Liu uec_regs = (uec_t *)(&uf_regs->ucc_eth); 11127737d5c6SDave Liu 11137737d5c6SDave Liu /* Save the UEC register pointer to UEC private struct */ 11147737d5c6SDave Liu uec->uec_regs = uec_regs; 11157737d5c6SDave Liu 11167737d5c6SDave Liu /* Init UPSMR, enable hardware statistics (UCC) */ 11177737d5c6SDave Liu out_be32(&uec->uccf->uf_regs->upsmr, UPSMR_INIT_VALUE); 11187737d5c6SDave Liu 11197737d5c6SDave Liu /* Init MACCFG1, flow control disable, disable Tx and Rx */ 11207737d5c6SDave Liu out_be32(&uec_regs->maccfg1, MACCFG1_INIT_VALUE); 11217737d5c6SDave Liu 11227737d5c6SDave Liu /* Init MACCFG2, length check, MAC PAD and CRC enable */ 11237737d5c6SDave Liu out_be32(&uec_regs->maccfg2, MACCFG2_INIT_VALUE); 11247737d5c6SDave Liu 11257737d5c6SDave Liu /* Setup MAC interface mode */ 11267737d5c6SDave Liu uec_set_mac_if_mode(uec, uec_info->enet_interface); 11277737d5c6SDave Liu 1128da9d4610SAndy Fleming /* Setup MII management base */ 1129da9d4610SAndy Fleming #ifndef CONFIG_eTSEC_MDIO_BUS 1130da9d4610SAndy Fleming uec->uec_mii_regs = (uec_mii_t *)(&uec_regs->miimcfg); 1131da9d4610SAndy Fleming #else 1132da9d4610SAndy Fleming uec->uec_mii_regs = (uec_mii_t *) CONFIG_MIIM_ADDRESS; 1133da9d4610SAndy Fleming #endif 1134da9d4610SAndy Fleming 11357737d5c6SDave Liu /* Setup MII master clock source */ 11367737d5c6SDave Liu qe_set_mii_clk_src(uec_info->uf_info.ucc_num); 11377737d5c6SDave Liu 11387737d5c6SDave Liu /* Setup UTBIPAR */ 11397737d5c6SDave Liu utbipar = in_be32(&uec_regs->utbipar); 11407737d5c6SDave Liu utbipar &= ~UTBIPAR_PHY_ADDRESS_MASK; 11417737d5c6SDave Liu enet_interface = uec->uec_info->enet_interface; 11427737d5c6SDave Liu if (enet_interface == ENET_1000_TBI || 11437737d5c6SDave Liu enet_interface == ENET_1000_RTBI) { 11447737d5c6SDave Liu utbipar |= (uec_info->phy_address + uec_info->uf_info.ucc_num) 11457737d5c6SDave Liu << UTBIPAR_PHY_ADDRESS_SHIFT; 11467737d5c6SDave Liu } else { 11477737d5c6SDave Liu utbipar |= (0x10 + uec_info->uf_info.ucc_num) 11487737d5c6SDave Liu << UTBIPAR_PHY_ADDRESS_SHIFT; 11497737d5c6SDave Liu } 11507737d5c6SDave Liu 11517737d5c6SDave Liu out_be32(&uec_regs->utbipar, utbipar); 11527737d5c6SDave Liu 11537737d5c6SDave Liu /* Allocate Tx BDs */ 11547737d5c6SDave Liu length = ((uec_info->tx_bd_ring_len * SIZEOFBD) / 11557737d5c6SDave Liu UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) * 11567737d5c6SDave Liu UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT; 11577737d5c6SDave Liu if ((uec_info->tx_bd_ring_len * SIZEOFBD) % 11587737d5c6SDave Liu UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) { 11597737d5c6SDave Liu length += UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT; 11607737d5c6SDave Liu } 11617737d5c6SDave Liu 11627737d5c6SDave Liu align = UEC_TX_BD_RING_ALIGNMENT; 11637737d5c6SDave Liu uec->tx_bd_ring_offset = (u32)malloc((u32)(length + align)); 11647737d5c6SDave Liu if (uec->tx_bd_ring_offset != 0) { 11657737d5c6SDave Liu uec->p_tx_bd_ring = (u8 *)((uec->tx_bd_ring_offset + align) 11667737d5c6SDave Liu & ~(align - 1)); 11677737d5c6SDave Liu } 11687737d5c6SDave Liu 11697737d5c6SDave Liu /* Zero all of Tx BDs */ 11707737d5c6SDave Liu memset((void *)(uec->tx_bd_ring_offset), 0, length + align); 11717737d5c6SDave Liu 11727737d5c6SDave Liu /* Allocate Rx BDs */ 11737737d5c6SDave Liu length = uec_info->rx_bd_ring_len * SIZEOFBD; 11747737d5c6SDave Liu align = UEC_RX_BD_RING_ALIGNMENT; 11757737d5c6SDave Liu uec->rx_bd_ring_offset = (u32)(malloc((u32)(length + align))); 11767737d5c6SDave Liu if (uec->rx_bd_ring_offset != 0) { 11777737d5c6SDave Liu uec->p_rx_bd_ring = (u8 *)((uec->rx_bd_ring_offset + align) 11787737d5c6SDave Liu & ~(align - 1)); 11797737d5c6SDave Liu } 11807737d5c6SDave Liu 11817737d5c6SDave Liu /* Zero all of Rx BDs */ 11827737d5c6SDave Liu memset((void *)(uec->rx_bd_ring_offset), 0, length + align); 11837737d5c6SDave Liu 11847737d5c6SDave Liu /* Allocate Rx buffer */ 11857737d5c6SDave Liu length = uec_info->rx_bd_ring_len * MAX_RXBUF_LEN; 11867737d5c6SDave Liu align = UEC_RX_DATA_BUF_ALIGNMENT; 11877737d5c6SDave Liu uec->rx_buf_offset = (u32)malloc(length + align); 11887737d5c6SDave Liu if (uec->rx_buf_offset != 0) { 11897737d5c6SDave Liu uec->p_rx_buf = (u8 *)((uec->rx_buf_offset + align) 11907737d5c6SDave Liu & ~(align - 1)); 11917737d5c6SDave Liu } 11927737d5c6SDave Liu 11937737d5c6SDave Liu /* Zero all of the Rx buffer */ 11947737d5c6SDave Liu memset((void *)(uec->rx_buf_offset), 0, length + align); 11957737d5c6SDave Liu 11967737d5c6SDave Liu /* Init TxBD ring */ 11977737d5c6SDave Liu bd = (qe_bd_t *)uec->p_tx_bd_ring; 11987737d5c6SDave Liu uec->txBd = bd; 11997737d5c6SDave Liu 12007737d5c6SDave Liu for (i = 0; i < uec_info->tx_bd_ring_len; i++) { 12017737d5c6SDave Liu BD_DATA_CLEAR(bd); 12027737d5c6SDave Liu BD_STATUS_SET(bd, 0); 12037737d5c6SDave Liu BD_LENGTH_SET(bd, 0); 12047737d5c6SDave Liu bd ++; 12057737d5c6SDave Liu } 12067737d5c6SDave Liu BD_STATUS_SET((--bd), TxBD_WRAP); 12077737d5c6SDave Liu 12087737d5c6SDave Liu /* Init RxBD ring */ 12097737d5c6SDave Liu bd = (qe_bd_t *)uec->p_rx_bd_ring; 12107737d5c6SDave Liu uec->rxBd = bd; 12117737d5c6SDave Liu buf = uec->p_rx_buf; 12127737d5c6SDave Liu for (i = 0; i < uec_info->rx_bd_ring_len; i++) { 12137737d5c6SDave Liu BD_DATA_SET(bd, buf); 12147737d5c6SDave Liu BD_LENGTH_SET(bd, 0); 12157737d5c6SDave Liu BD_STATUS_SET(bd, RxBD_EMPTY); 12167737d5c6SDave Liu buf += MAX_RXBUF_LEN; 12177737d5c6SDave Liu bd ++; 12187737d5c6SDave Liu } 12197737d5c6SDave Liu BD_STATUS_SET((--bd), RxBD_WRAP | RxBD_EMPTY); 12207737d5c6SDave Liu 12217737d5c6SDave Liu /* Init global Tx parameter RAM */ 12227737d5c6SDave Liu uec_init_tx_parameter(uec, num_threads_tx); 12237737d5c6SDave Liu 12247737d5c6SDave Liu /* Init global Rx parameter RAM */ 12257737d5c6SDave Liu uec_init_rx_parameter(uec, num_threads_rx); 12267737d5c6SDave Liu 12277737d5c6SDave Liu /* Init ethernet Tx and Rx parameter command */ 12287737d5c6SDave Liu if (uec_issue_init_enet_rxtx_cmd(uec, num_threads_tx, 12297737d5c6SDave Liu num_threads_rx)) { 12307737d5c6SDave Liu printf("%s issue init enet cmd failed\n", __FUNCTION__); 12317737d5c6SDave Liu return -ENOMEM; 12327737d5c6SDave Liu } 12337737d5c6SDave Liu 12347737d5c6SDave Liu return 0; 12357737d5c6SDave Liu } 12367737d5c6SDave Liu 12377737d5c6SDave Liu static int uec_init(struct eth_device* dev, bd_t *bd) 12387737d5c6SDave Liu { 12397737d5c6SDave Liu uec_private_t *uec; 1240ee62ed32SKim Phillips int err, i; 1241ee62ed32SKim Phillips struct phy_info *curphy; 12427737d5c6SDave Liu 12437737d5c6SDave Liu uec = (uec_private_t *)dev->priv; 12447737d5c6SDave Liu 12457737d5c6SDave Liu if (uec->the_first_run == 0) { 1246ee62ed32SKim Phillips err = init_phy(dev); 1247ee62ed32SKim Phillips if (err) { 1248ee62ed32SKim Phillips printf("%s: Cannot initialize PHY, aborting.\n", 1249ee62ed32SKim Phillips dev->name); 1250ee62ed32SKim Phillips return err; 1251ee62ed32SKim Phillips } 1252ee62ed32SKim Phillips 1253ee62ed32SKim Phillips curphy = uec->mii_info->phyinfo; 1254ee62ed32SKim Phillips 1255ee62ed32SKim Phillips if (curphy->config_aneg) { 1256ee62ed32SKim Phillips err = curphy->config_aneg(uec->mii_info); 1257ee62ed32SKim Phillips if (err) { 1258ee62ed32SKim Phillips printf("%s: Can't negotiate PHY\n", dev->name); 1259ee62ed32SKim Phillips return err; 1260ee62ed32SKim Phillips } 1261ee62ed32SKim Phillips } 1262ee62ed32SKim Phillips 1263ee62ed32SKim Phillips /* Give PHYs up to 5 sec to report a link */ 1264ee62ed32SKim Phillips i = 50; 1265ee62ed32SKim Phillips do { 1266ee62ed32SKim Phillips err = curphy->read_status(uec->mii_info); 1267ee62ed32SKim Phillips udelay(100000); 1268ee62ed32SKim Phillips } while (((i-- > 0) && !uec->mii_info->link) || err); 1269ee62ed32SKim Phillips 1270ee62ed32SKim Phillips if (err || i <= 0) 1271ee62ed32SKim Phillips printf("warning: %s: timeout on PHY link\n", dev->name); 1272ee62ed32SKim Phillips 1273ee62ed32SKim Phillips uec->the_first_run = 1; 1274ee62ed32SKim Phillips } 1275ee62ed32SKim Phillips 12767737d5c6SDave Liu /* Set up the MAC address */ 12777737d5c6SDave Liu if (dev->enetaddr[0] & 0x01) { 12787737d5c6SDave Liu printf("%s: MacAddress is multcast address\n", 12797737d5c6SDave Liu __FUNCTION__); 1280422b1a01SBen Warren return -1; 12817737d5c6SDave Liu } 12827737d5c6SDave Liu uec_set_mac_address(uec, dev->enetaddr); 1283ee62ed32SKim Phillips 12847737d5c6SDave Liu 12857737d5c6SDave Liu err = uec_open(uec, COMM_DIR_RX_AND_TX); 12867737d5c6SDave Liu if (err) { 12877737d5c6SDave Liu printf("%s: cannot enable UEC device\n", dev->name); 1288422b1a01SBen Warren return -1; 12897737d5c6SDave Liu } 12907737d5c6SDave Liu 1291ee62ed32SKim Phillips phy_change(dev); 1292ee62ed32SKim Phillips 1293422b1a01SBen Warren return (uec->mii_info->link ? 0 : -1); 12947737d5c6SDave Liu } 12957737d5c6SDave Liu 12967737d5c6SDave Liu static void uec_halt(struct eth_device* dev) 12977737d5c6SDave Liu { 12987737d5c6SDave Liu uec_private_t *uec = (uec_private_t *)dev->priv; 12997737d5c6SDave Liu uec_stop(uec, COMM_DIR_RX_AND_TX); 13007737d5c6SDave Liu } 13017737d5c6SDave Liu 13027737d5c6SDave Liu static int uec_send(struct eth_device* dev, volatile void *buf, int len) 13037737d5c6SDave Liu { 13047737d5c6SDave Liu uec_private_t *uec; 13057737d5c6SDave Liu ucc_fast_private_t *uccf; 13067737d5c6SDave Liu volatile qe_bd_t *bd; 1307ddd02492SDave Liu u16 status; 13087737d5c6SDave Liu int i; 13097737d5c6SDave Liu int result = 0; 13107737d5c6SDave Liu 13117737d5c6SDave Liu uec = (uec_private_t *)dev->priv; 13127737d5c6SDave Liu uccf = uec->uccf; 13137737d5c6SDave Liu bd = uec->txBd; 13147737d5c6SDave Liu 13157737d5c6SDave Liu /* Find an empty TxBD */ 1316ddd02492SDave Liu for (i = 0; bd->status & TxBD_READY; i++) { 13177737d5c6SDave Liu if (i > 0x100000) { 13187737d5c6SDave Liu printf("%s: tx buffer not ready\n", dev->name); 13197737d5c6SDave Liu return result; 13207737d5c6SDave Liu } 13217737d5c6SDave Liu } 13227737d5c6SDave Liu 13237737d5c6SDave Liu /* Init TxBD */ 13247737d5c6SDave Liu BD_DATA_SET(bd, buf); 13257737d5c6SDave Liu BD_LENGTH_SET(bd, len); 1326a28899c9SEmilian Medve status = bd->status; 13277737d5c6SDave Liu status &= BD_WRAP; 13287737d5c6SDave Liu status |= (TxBD_READY | TxBD_LAST); 13297737d5c6SDave Liu BD_STATUS_SET(bd, status); 13307737d5c6SDave Liu 13317737d5c6SDave Liu /* Tell UCC to transmit the buffer */ 13327737d5c6SDave Liu ucc_fast_transmit_on_demand(uccf); 13337737d5c6SDave Liu 13347737d5c6SDave Liu /* Wait for buffer to be transmitted */ 1335ddd02492SDave Liu for (i = 0; bd->status & TxBD_READY; i++) { 13367737d5c6SDave Liu if (i > 0x100000) { 13377737d5c6SDave Liu printf("%s: tx error\n", dev->name); 13387737d5c6SDave Liu return result; 13397737d5c6SDave Liu } 13407737d5c6SDave Liu } 13417737d5c6SDave Liu 13427737d5c6SDave Liu /* Ok, the buffer be transimitted */ 13437737d5c6SDave Liu BD_ADVANCE(bd, status, uec->p_tx_bd_ring); 13447737d5c6SDave Liu uec->txBd = bd; 13457737d5c6SDave Liu result = 1; 13467737d5c6SDave Liu 13477737d5c6SDave Liu return result; 13487737d5c6SDave Liu } 13497737d5c6SDave Liu 13507737d5c6SDave Liu static int uec_recv(struct eth_device* dev) 13517737d5c6SDave Liu { 13527737d5c6SDave Liu uec_private_t *uec = dev->priv; 13537737d5c6SDave Liu volatile qe_bd_t *bd; 1354ddd02492SDave Liu u16 status; 13557737d5c6SDave Liu u16 len; 13567737d5c6SDave Liu u8 *data; 13577737d5c6SDave Liu 13587737d5c6SDave Liu bd = uec->rxBd; 1359ddd02492SDave Liu status = bd->status; 13607737d5c6SDave Liu 13617737d5c6SDave Liu while (!(status & RxBD_EMPTY)) { 13627737d5c6SDave Liu if (!(status & RxBD_ERROR)) { 13637737d5c6SDave Liu data = BD_DATA(bd); 13647737d5c6SDave Liu len = BD_LENGTH(bd); 13657737d5c6SDave Liu NetReceive(data, len); 13667737d5c6SDave Liu } else { 13677737d5c6SDave Liu printf("%s: Rx error\n", dev->name); 13687737d5c6SDave Liu } 13697737d5c6SDave Liu status &= BD_CLEAN; 13707737d5c6SDave Liu BD_LENGTH_SET(bd, 0); 13717737d5c6SDave Liu BD_STATUS_SET(bd, status | RxBD_EMPTY); 13727737d5c6SDave Liu BD_ADVANCE(bd, status, uec->p_rx_bd_ring); 1373ddd02492SDave Liu status = bd->status; 13747737d5c6SDave Liu } 13757737d5c6SDave Liu uec->rxBd = bd; 13767737d5c6SDave Liu 13777737d5c6SDave Liu return 1; 13787737d5c6SDave Liu } 13797737d5c6SDave Liu 13807737d5c6SDave Liu int uec_initialize(int index) 13817737d5c6SDave Liu { 13827737d5c6SDave Liu struct eth_device *dev; 13837737d5c6SDave Liu int i; 13847737d5c6SDave Liu uec_private_t *uec; 13857737d5c6SDave Liu uec_info_t *uec_info; 13867737d5c6SDave Liu int err; 13877737d5c6SDave Liu 13887737d5c6SDave Liu dev = (struct eth_device *)malloc(sizeof(struct eth_device)); 13897737d5c6SDave Liu if (!dev) 13907737d5c6SDave Liu return 0; 13917737d5c6SDave Liu memset(dev, 0, sizeof(struct eth_device)); 13927737d5c6SDave Liu 13937737d5c6SDave Liu /* Allocate the UEC private struct */ 13947737d5c6SDave Liu uec = (uec_private_t *)malloc(sizeof(uec_private_t)); 13957737d5c6SDave Liu if (!uec) { 13967737d5c6SDave Liu return -ENOMEM; 13977737d5c6SDave Liu } 13987737d5c6SDave Liu memset(uec, 0, sizeof(uec_private_t)); 13997737d5c6SDave Liu 14007737d5c6SDave Liu /* Init UEC private struct, they come from board.h */ 140106c428bcSDave Liu uec_info = NULL; 14027737d5c6SDave Liu if (index == 0) { 14037737d5c6SDave Liu #ifdef CONFIG_UEC_ETH1 14047737d5c6SDave Liu uec_info = ð1_uec_info; 14057737d5c6SDave Liu #endif 14067737d5c6SDave Liu } else if (index == 1) { 14077737d5c6SDave Liu #ifdef CONFIG_UEC_ETH2 14087737d5c6SDave Liu uec_info = ð2_uec_info; 14097737d5c6SDave Liu #endif 1410ccf21c31SJoakim Tjernlund } else if (index == 2) { 1411ccf21c31SJoakim Tjernlund #ifdef CONFIG_UEC_ETH3 1412ccf21c31SJoakim Tjernlund uec_info = ð3_uec_info; 1413ccf21c31SJoakim Tjernlund #endif 14142465665bSDavid Saada } else if (index == 3) { 14152465665bSDavid Saada #ifdef CONFIG_UEC_ETH4 14162465665bSDavid Saada uec_info = ð4_uec_info; 14172465665bSDavid Saada #endif 1418*44dcb733Srichardretanubun } else if (index == 4) { 1419*44dcb733Srichardretanubun #ifdef CONFIG_UEC_ETH5 1420*44dcb733Srichardretanubun uec_info = ð5_uec_info; 1421*44dcb733Srichardretanubun #endif 1422*44dcb733Srichardretanubun } else if (index == 5) { 1423*44dcb733Srichardretanubun #ifdef CONFIG_UEC_ETH6 1424*44dcb733Srichardretanubun uec_info = ð6_uec_info; 1425*44dcb733Srichardretanubun #endif 14267737d5c6SDave Liu } else { 14277737d5c6SDave Liu printf("%s: index is illegal.\n", __FUNCTION__); 14287737d5c6SDave Liu return -EINVAL; 14297737d5c6SDave Liu } 14307737d5c6SDave Liu 1431d5d28fe4SDavid Saada devlist[index] = dev; 1432d5d28fe4SDavid Saada 14337737d5c6SDave Liu uec->uec_info = uec_info; 14347737d5c6SDave Liu 14357737d5c6SDave Liu sprintf(dev->name, "FSL UEC%d", index); 14367737d5c6SDave Liu dev->iobase = 0; 14377737d5c6SDave Liu dev->priv = (void *)uec; 14387737d5c6SDave Liu dev->init = uec_init; 14397737d5c6SDave Liu dev->halt = uec_halt; 14407737d5c6SDave Liu dev->send = uec_send; 14417737d5c6SDave Liu dev->recv = uec_recv; 14427737d5c6SDave Liu 14437737d5c6SDave Liu /* Clear the ethnet address */ 14447737d5c6SDave Liu for (i = 0; i < 6; i++) 14457737d5c6SDave Liu dev->enetaddr[i] = 0; 14467737d5c6SDave Liu 14477737d5c6SDave Liu eth_register(dev); 14487737d5c6SDave Liu 14497737d5c6SDave Liu err = uec_startup(uec); 14507737d5c6SDave Liu if (err) { 14517737d5c6SDave Liu printf("%s: Cannot configure net device, aborting.",dev->name); 14527737d5c6SDave Liu return err; 14537737d5c6SDave Liu } 14547737d5c6SDave Liu 1455d5d28fe4SDavid Saada #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \ 1456d5d28fe4SDavid Saada && !defined(BITBANGMII) 1457d5d28fe4SDavid Saada miiphy_register(dev->name, uec_miiphy_read, uec_miiphy_write); 1458d5d28fe4SDavid Saada #endif 1459d5d28fe4SDavid Saada 14607737d5c6SDave Liu return 1; 14617737d5c6SDave Liu } 1462