xref: /rk3399_rockchip-uboot/drivers/qe/uec.c (revision 41410eee472b0f42e03a77f961bbc55ef58f3c01)
17737d5c6SDave Liu /*
27737d5c6SDave Liu  * Copyright (C) 2006 Freescale Semiconductor, Inc.
37737d5c6SDave Liu  *
47737d5c6SDave Liu  * Dave Liu <daveliu@freescale.com>
57737d5c6SDave Liu  *
67737d5c6SDave Liu  * This program is free software; you can redistribute it and/or
77737d5c6SDave Liu  * modify it under the terms of the GNU General Public License as
87737d5c6SDave Liu  * published by the Free Software Foundation; either version 2 of
97737d5c6SDave Liu  * the License, or (at your option) any later version.
107737d5c6SDave Liu  *
117737d5c6SDave Liu  * This program is distributed in the hope that it will be useful,
127737d5c6SDave Liu  * but WITHOUT ANY WARRANTY; without even the implied warranty of
137737d5c6SDave Liu  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
147737d5c6SDave Liu  * GNU General Public License for more details.
157737d5c6SDave Liu  *
167737d5c6SDave Liu  * You should have received a copy of the GNU General Public License
177737d5c6SDave Liu  * along with this program; if not, write to the Free Software
187737d5c6SDave Liu  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
197737d5c6SDave Liu  * MA 02111-1307 USA
207737d5c6SDave Liu  */
217737d5c6SDave Liu 
227737d5c6SDave Liu #include "common.h"
237737d5c6SDave Liu #include "net.h"
247737d5c6SDave Liu #include "malloc.h"
257737d5c6SDave Liu #include "asm/errno.h"
267737d5c6SDave Liu #include "asm/io.h"
277737d5c6SDave Liu #include "asm/immap_qe.h"
287737d5c6SDave Liu #include "qe.h"
297737d5c6SDave Liu #include "uccf.h"
307737d5c6SDave Liu #include "uec.h"
317737d5c6SDave Liu #include "uec_phy.h"
32d5d28fe4SDavid Saada #include "miiphy.h"
337737d5c6SDave Liu 
347737d5c6SDave Liu #ifdef CONFIG_UEC_ETH1
357737d5c6SDave Liu static uec_info_t eth1_uec_info = {
367737d5c6SDave Liu 	.uf_info		= {
377737d5c6SDave Liu 		.ucc_num	= CFG_UEC1_UCC_NUM,
387737d5c6SDave Liu 		.rx_clock	= CFG_UEC1_RX_CLK,
397737d5c6SDave Liu 		.tx_clock	= CFG_UEC1_TX_CLK,
407737d5c6SDave Liu 		.eth_type	= CFG_UEC1_ETH_TYPE,
417737d5c6SDave Liu 	},
422465665bSDavid Saada #if (CFG_UEC1_ETH_TYPE == FAST_ETH)
432465665bSDavid Saada 	.num_threads_tx		= UEC_NUM_OF_THREADS_1,
442465665bSDavid Saada 	.num_threads_rx		= UEC_NUM_OF_THREADS_1,
452465665bSDavid Saada #else
467737d5c6SDave Liu 	.num_threads_tx		= UEC_NUM_OF_THREADS_4,
477737d5c6SDave Liu 	.num_threads_rx		= UEC_NUM_OF_THREADS_4,
482465665bSDavid Saada #endif
497737d5c6SDave Liu 	.riscTx			= QE_RISC_ALLOCATION_RISC1_AND_RISC2,
507737d5c6SDave Liu 	.riscRx			= QE_RISC_ALLOCATION_RISC1_AND_RISC2,
517737d5c6SDave Liu 	.tx_bd_ring_len		= 16,
527737d5c6SDave Liu 	.rx_bd_ring_len		= 16,
537737d5c6SDave Liu 	.phy_address		= CFG_UEC1_PHY_ADDR,
547737d5c6SDave Liu 	.enet_interface		= CFG_UEC1_INTERFACE_MODE,
557737d5c6SDave Liu };
567737d5c6SDave Liu #endif
577737d5c6SDave Liu #ifdef CONFIG_UEC_ETH2
587737d5c6SDave Liu static uec_info_t eth2_uec_info = {
597737d5c6SDave Liu 	.uf_info		= {
607737d5c6SDave Liu 		.ucc_num	= CFG_UEC2_UCC_NUM,
617737d5c6SDave Liu 		.rx_clock	= CFG_UEC2_RX_CLK,
627737d5c6SDave Liu 		.tx_clock	= CFG_UEC2_TX_CLK,
637737d5c6SDave Liu 		.eth_type	= CFG_UEC2_ETH_TYPE,
647737d5c6SDave Liu 	},
652465665bSDavid Saada #if (CFG_UEC2_ETH_TYPE == FAST_ETH)
662465665bSDavid Saada 	.num_threads_tx		= UEC_NUM_OF_THREADS_1,
672465665bSDavid Saada 	.num_threads_rx		= UEC_NUM_OF_THREADS_1,
682465665bSDavid Saada #else
697737d5c6SDave Liu 	.num_threads_tx		= UEC_NUM_OF_THREADS_4,
707737d5c6SDave Liu 	.num_threads_rx		= UEC_NUM_OF_THREADS_4,
712465665bSDavid Saada #endif
727737d5c6SDave Liu 	.riscTx			= QE_RISC_ALLOCATION_RISC1_AND_RISC2,
737737d5c6SDave Liu 	.riscRx			= QE_RISC_ALLOCATION_RISC1_AND_RISC2,
747737d5c6SDave Liu 	.tx_bd_ring_len		= 16,
757737d5c6SDave Liu 	.rx_bd_ring_len		= 16,
767737d5c6SDave Liu 	.phy_address		= CFG_UEC2_PHY_ADDR,
777737d5c6SDave Liu 	.enet_interface		= CFG_UEC2_INTERFACE_MODE,
787737d5c6SDave Liu };
797737d5c6SDave Liu #endif
80ccf21c31SJoakim Tjernlund #ifdef CONFIG_UEC_ETH3
81ccf21c31SJoakim Tjernlund static uec_info_t eth3_uec_info = {
82ccf21c31SJoakim Tjernlund 	.uf_info		= {
83ccf21c31SJoakim Tjernlund 		.ucc_num	= CFG_UEC3_UCC_NUM,
84ccf21c31SJoakim Tjernlund 		.rx_clock	= CFG_UEC3_RX_CLK,
85ccf21c31SJoakim Tjernlund 		.tx_clock	= CFG_UEC3_TX_CLK,
86ccf21c31SJoakim Tjernlund 		.eth_type	= CFG_UEC3_ETH_TYPE,
87ccf21c31SJoakim Tjernlund 	},
882465665bSDavid Saada #if (CFG_UEC3_ETH_TYPE == FAST_ETH)
892465665bSDavid Saada 	.num_threads_tx		= UEC_NUM_OF_THREADS_1,
902465665bSDavid Saada 	.num_threads_rx		= UEC_NUM_OF_THREADS_1,
912465665bSDavid Saada #else
92ccf21c31SJoakim Tjernlund 	.num_threads_tx		= UEC_NUM_OF_THREADS_4,
93ccf21c31SJoakim Tjernlund 	.num_threads_rx		= UEC_NUM_OF_THREADS_4,
942465665bSDavid Saada #endif
95ccf21c31SJoakim Tjernlund 	.riscTx			= QE_RISC_ALLOCATION_RISC1_AND_RISC2,
96ccf21c31SJoakim Tjernlund 	.riscRx			= QE_RISC_ALLOCATION_RISC1_AND_RISC2,
97ccf21c31SJoakim Tjernlund 	.tx_bd_ring_len		= 16,
98ccf21c31SJoakim Tjernlund 	.rx_bd_ring_len		= 16,
99ccf21c31SJoakim Tjernlund 	.phy_address		= CFG_UEC3_PHY_ADDR,
100ccf21c31SJoakim Tjernlund 	.enet_interface		= CFG_UEC3_INTERFACE_MODE,
101ccf21c31SJoakim Tjernlund };
102ccf21c31SJoakim Tjernlund #endif
1032465665bSDavid Saada #ifdef CONFIG_UEC_ETH4
1042465665bSDavid Saada static uec_info_t eth4_uec_info = {
1052465665bSDavid Saada 	.uf_info		= {
1062465665bSDavid Saada 		.ucc_num	= CFG_UEC4_UCC_NUM,
1072465665bSDavid Saada 		.rx_clock	= CFG_UEC4_RX_CLK,
1082465665bSDavid Saada 		.tx_clock	= CFG_UEC4_TX_CLK,
1092465665bSDavid Saada 		.eth_type	= CFG_UEC4_ETH_TYPE,
1102465665bSDavid Saada 	},
1112465665bSDavid Saada #if (CFG_UEC4_ETH_TYPE == FAST_ETH)
1122465665bSDavid Saada 	.num_threads_tx		= UEC_NUM_OF_THREADS_1,
1132465665bSDavid Saada 	.num_threads_rx		= UEC_NUM_OF_THREADS_1,
1142465665bSDavid Saada #else
1152465665bSDavid Saada 	.num_threads_tx		= UEC_NUM_OF_THREADS_4,
1162465665bSDavid Saada 	.num_threads_rx		= UEC_NUM_OF_THREADS_4,
1172465665bSDavid Saada #endif
1182465665bSDavid Saada 	.riscTx			= QE_RISC_ALLOCATION_RISC1_AND_RISC2,
1192465665bSDavid Saada 	.riscRx			= QE_RISC_ALLOCATION_RISC1_AND_RISC2,
1202465665bSDavid Saada 	.tx_bd_ring_len		= 16,
1212465665bSDavid Saada 	.rx_bd_ring_len		= 16,
1222465665bSDavid Saada 	.phy_address		= CFG_UEC4_PHY_ADDR,
1232465665bSDavid Saada 	.enet_interface		= CFG_UEC4_INTERFACE_MODE,
1242465665bSDavid Saada };
1252465665bSDavid Saada #endif
126ccf21c31SJoakim Tjernlund 
127d5d28fe4SDavid Saada #define MAXCONTROLLERS	(4)
128d5d28fe4SDavid Saada 
129d5d28fe4SDavid Saada static struct eth_device *devlist[MAXCONTROLLERS];
130d5d28fe4SDavid Saada 
131d5d28fe4SDavid Saada u16 phy_read (struct uec_mii_info *mii_info, u16 regnum);
132d5d28fe4SDavid Saada void phy_write (struct uec_mii_info *mii_info, u16 regnum, u16 val);
133d5d28fe4SDavid Saada 
1347737d5c6SDave Liu static int uec_mac_enable(uec_private_t *uec, comm_dir_e mode)
1357737d5c6SDave Liu {
1367737d5c6SDave Liu 	uec_t		*uec_regs;
1377737d5c6SDave Liu 	u32		maccfg1;
1387737d5c6SDave Liu 
1397737d5c6SDave Liu 	if (!uec) {
1407737d5c6SDave Liu 		printf("%s: uec not initial\n", __FUNCTION__);
1417737d5c6SDave Liu 		return -EINVAL;
1427737d5c6SDave Liu 	}
1437737d5c6SDave Liu 	uec_regs = uec->uec_regs;
1447737d5c6SDave Liu 
1457737d5c6SDave Liu 	maccfg1 = in_be32(&uec_regs->maccfg1);
1467737d5c6SDave Liu 
1477737d5c6SDave Liu 	if (mode & COMM_DIR_TX)	{
1487737d5c6SDave Liu 		maccfg1 |= MACCFG1_ENABLE_TX;
1497737d5c6SDave Liu 		out_be32(&uec_regs->maccfg1, maccfg1);
1507737d5c6SDave Liu 		uec->mac_tx_enabled = 1;
1517737d5c6SDave Liu 	}
1527737d5c6SDave Liu 
1537737d5c6SDave Liu 	if (mode & COMM_DIR_RX)	{
1547737d5c6SDave Liu 		maccfg1 |= MACCFG1_ENABLE_RX;
1557737d5c6SDave Liu 		out_be32(&uec_regs->maccfg1, maccfg1);
1567737d5c6SDave Liu 		uec->mac_rx_enabled = 1;
1577737d5c6SDave Liu 	}
1587737d5c6SDave Liu 
1597737d5c6SDave Liu 	return 0;
1607737d5c6SDave Liu }
1617737d5c6SDave Liu 
1627737d5c6SDave Liu static int uec_mac_disable(uec_private_t *uec, comm_dir_e mode)
1637737d5c6SDave Liu {
1647737d5c6SDave Liu 	uec_t		*uec_regs;
1657737d5c6SDave Liu 	u32		maccfg1;
1667737d5c6SDave Liu 
1677737d5c6SDave Liu 	if (!uec) {
1687737d5c6SDave Liu 		printf("%s: uec not initial\n", __FUNCTION__);
1697737d5c6SDave Liu 		return -EINVAL;
1707737d5c6SDave Liu 	}
1717737d5c6SDave Liu 	uec_regs = uec->uec_regs;
1727737d5c6SDave Liu 
1737737d5c6SDave Liu 	maccfg1 = in_be32(&uec_regs->maccfg1);
1747737d5c6SDave Liu 
1757737d5c6SDave Liu 	if (mode & COMM_DIR_TX)	{
1767737d5c6SDave Liu 		maccfg1 &= ~MACCFG1_ENABLE_TX;
1777737d5c6SDave Liu 		out_be32(&uec_regs->maccfg1, maccfg1);
1787737d5c6SDave Liu 		uec->mac_tx_enabled = 0;
1797737d5c6SDave Liu 	}
1807737d5c6SDave Liu 
1817737d5c6SDave Liu 	if (mode & COMM_DIR_RX)	{
1827737d5c6SDave Liu 		maccfg1 &= ~MACCFG1_ENABLE_RX;
1837737d5c6SDave Liu 		out_be32(&uec_regs->maccfg1, maccfg1);
1847737d5c6SDave Liu 		uec->mac_rx_enabled = 0;
1857737d5c6SDave Liu 	}
1867737d5c6SDave Liu 
1877737d5c6SDave Liu 	return 0;
1887737d5c6SDave Liu }
1897737d5c6SDave Liu 
1907737d5c6SDave Liu static int uec_graceful_stop_tx(uec_private_t *uec)
1917737d5c6SDave Liu {
1927737d5c6SDave Liu 	ucc_fast_t		*uf_regs;
1937737d5c6SDave Liu 	u32			cecr_subblock;
1947737d5c6SDave Liu 	u32			ucce;
1957737d5c6SDave Liu 
1967737d5c6SDave Liu 	if (!uec || !uec->uccf) {
1977737d5c6SDave Liu 		printf("%s: No handle passed.\n", __FUNCTION__);
1987737d5c6SDave Liu 		return -EINVAL;
1997737d5c6SDave Liu 	}
2007737d5c6SDave Liu 
2017737d5c6SDave Liu 	uf_regs = uec->uccf->uf_regs;
2027737d5c6SDave Liu 
2037737d5c6SDave Liu 	/* Clear the grace stop event */
2047737d5c6SDave Liu 	out_be32(&uf_regs->ucce, UCCE_GRA);
2057737d5c6SDave Liu 
2067737d5c6SDave Liu 	/* Issue host command */
2077737d5c6SDave Liu 	cecr_subblock =
2087737d5c6SDave Liu 		 ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
2097737d5c6SDave Liu 	qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock,
2107737d5c6SDave Liu 			 (u8)QE_CR_PROTOCOL_ETHERNET, 0);
2117737d5c6SDave Liu 
2127737d5c6SDave Liu 	/* Wait for command to complete */
2137737d5c6SDave Liu 	do {
2147737d5c6SDave Liu 		ucce = in_be32(&uf_regs->ucce);
2157737d5c6SDave Liu 	} while (! (ucce & UCCE_GRA));
2167737d5c6SDave Liu 
2177737d5c6SDave Liu 	uec->grace_stopped_tx = 1;
2187737d5c6SDave Liu 
2197737d5c6SDave Liu 	return 0;
2207737d5c6SDave Liu }
2217737d5c6SDave Liu 
2227737d5c6SDave Liu static int uec_graceful_stop_rx(uec_private_t *uec)
2237737d5c6SDave Liu {
2247737d5c6SDave Liu 	u32		cecr_subblock;
2257737d5c6SDave Liu 	u8		ack;
2267737d5c6SDave Liu 
2277737d5c6SDave Liu 	if (!uec) {
2287737d5c6SDave Liu 		printf("%s: No handle passed.\n", __FUNCTION__);
2297737d5c6SDave Liu 		return -EINVAL;
2307737d5c6SDave Liu 	}
2317737d5c6SDave Liu 
2327737d5c6SDave Liu 	if (!uec->p_rx_glbl_pram) {
2337737d5c6SDave Liu 		printf("%s: No init rx global parameter\n", __FUNCTION__);
2347737d5c6SDave Liu 		return -EINVAL;
2357737d5c6SDave Liu 	}
2367737d5c6SDave Liu 
2377737d5c6SDave Liu 	/* Clear acknowledge bit */
2387737d5c6SDave Liu 	ack = uec->p_rx_glbl_pram->rxgstpack;
2397737d5c6SDave Liu 	ack &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX;
2407737d5c6SDave Liu 	uec->p_rx_glbl_pram->rxgstpack = ack;
2417737d5c6SDave Liu 
2427737d5c6SDave Liu 	/* Keep issuing cmd and checking ack bit until it is asserted */
2437737d5c6SDave Liu 	do {
2447737d5c6SDave Liu 		/* Issue host command */
2457737d5c6SDave Liu 		cecr_subblock =
2467737d5c6SDave Liu 		 ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
2477737d5c6SDave Liu 		qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock,
2487737d5c6SDave Liu 				 (u8)QE_CR_PROTOCOL_ETHERNET, 0);
2497737d5c6SDave Liu 		ack = uec->p_rx_glbl_pram->rxgstpack;
2507737d5c6SDave Liu 	} while (! (ack & GRACEFUL_STOP_ACKNOWLEDGE_RX ));
2517737d5c6SDave Liu 
2527737d5c6SDave Liu 	uec->grace_stopped_rx = 1;
2537737d5c6SDave Liu 
2547737d5c6SDave Liu 	return 0;
2557737d5c6SDave Liu }
2567737d5c6SDave Liu 
2577737d5c6SDave Liu static int uec_restart_tx(uec_private_t *uec)
2587737d5c6SDave Liu {
2597737d5c6SDave Liu 	u32		cecr_subblock;
2607737d5c6SDave Liu 
2617737d5c6SDave Liu 	if (!uec || !uec->uec_info) {
2627737d5c6SDave Liu 		printf("%s: No handle passed.\n", __FUNCTION__);
2637737d5c6SDave Liu 		return -EINVAL;
2647737d5c6SDave Liu 	}
2657737d5c6SDave Liu 
2667737d5c6SDave Liu 	cecr_subblock =
2677737d5c6SDave Liu 	 ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
2687737d5c6SDave Liu 	qe_issue_cmd(QE_RESTART_TX, cecr_subblock,
2697737d5c6SDave Liu 			 (u8)QE_CR_PROTOCOL_ETHERNET, 0);
2707737d5c6SDave Liu 
2717737d5c6SDave Liu 	uec->grace_stopped_tx = 0;
2727737d5c6SDave Liu 
2737737d5c6SDave Liu 	return 0;
2747737d5c6SDave Liu }
2757737d5c6SDave Liu 
2767737d5c6SDave Liu static int uec_restart_rx(uec_private_t *uec)
2777737d5c6SDave Liu {
2787737d5c6SDave Liu 	u32		cecr_subblock;
2797737d5c6SDave Liu 
2807737d5c6SDave Liu 	if (!uec || !uec->uec_info) {
2817737d5c6SDave Liu 		printf("%s: No handle passed.\n", __FUNCTION__);
2827737d5c6SDave Liu 		return -EINVAL;
2837737d5c6SDave Liu 	}
2847737d5c6SDave Liu 
2857737d5c6SDave Liu 	cecr_subblock =
2867737d5c6SDave Liu 	 ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
2877737d5c6SDave Liu 	qe_issue_cmd(QE_RESTART_RX, cecr_subblock,
2887737d5c6SDave Liu 			 (u8)QE_CR_PROTOCOL_ETHERNET, 0);
2897737d5c6SDave Liu 
2907737d5c6SDave Liu 	uec->grace_stopped_rx = 0;
2917737d5c6SDave Liu 
2927737d5c6SDave Liu 	return 0;
2937737d5c6SDave Liu }
2947737d5c6SDave Liu 
2957737d5c6SDave Liu static int uec_open(uec_private_t *uec, comm_dir_e mode)
2967737d5c6SDave Liu {
2977737d5c6SDave Liu 	ucc_fast_private_t	*uccf;
2987737d5c6SDave Liu 
2997737d5c6SDave Liu 	if (!uec || !uec->uccf) {
3007737d5c6SDave Liu 		printf("%s: No handle passed.\n", __FUNCTION__);
3017737d5c6SDave Liu 		return -EINVAL;
3027737d5c6SDave Liu 	}
3037737d5c6SDave Liu 	uccf = uec->uccf;
3047737d5c6SDave Liu 
3057737d5c6SDave Liu 	/* check if the UCC number is in range. */
3067737d5c6SDave Liu 	if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
3077737d5c6SDave Liu 		printf("%s: ucc_num out of range.\n", __FUNCTION__);
3087737d5c6SDave Liu 		return -EINVAL;
3097737d5c6SDave Liu 	}
3107737d5c6SDave Liu 
3117737d5c6SDave Liu 	/* Enable MAC */
3127737d5c6SDave Liu 	uec_mac_enable(uec, mode);
3137737d5c6SDave Liu 
3147737d5c6SDave Liu 	/* Enable UCC fast */
3157737d5c6SDave Liu 	ucc_fast_enable(uccf, mode);
3167737d5c6SDave Liu 
3177737d5c6SDave Liu 	/* RISC microcode start */
3187737d5c6SDave Liu 	if ((mode & COMM_DIR_TX) && uec->grace_stopped_tx) {
3197737d5c6SDave Liu 		uec_restart_tx(uec);
3207737d5c6SDave Liu 	}
3217737d5c6SDave Liu 	if ((mode & COMM_DIR_RX) && uec->grace_stopped_rx) {
3227737d5c6SDave Liu 		uec_restart_rx(uec);
3237737d5c6SDave Liu 	}
3247737d5c6SDave Liu 
3257737d5c6SDave Liu 	return 0;
3267737d5c6SDave Liu }
3277737d5c6SDave Liu 
3287737d5c6SDave Liu static int uec_stop(uec_private_t *uec, comm_dir_e mode)
3297737d5c6SDave Liu {
3307737d5c6SDave Liu 	ucc_fast_private_t	*uccf;
3317737d5c6SDave Liu 
3327737d5c6SDave Liu 	if (!uec || !uec->uccf) {
3337737d5c6SDave Liu 		printf("%s: No handle passed.\n", __FUNCTION__);
3347737d5c6SDave Liu 		return -EINVAL;
3357737d5c6SDave Liu 	}
3367737d5c6SDave Liu 	uccf = uec->uccf;
3377737d5c6SDave Liu 
3387737d5c6SDave Liu 	/* check if the UCC number is in range. */
3397737d5c6SDave Liu 	if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
3407737d5c6SDave Liu 		printf("%s: ucc_num out of range.\n", __FUNCTION__);
3417737d5c6SDave Liu 		return -EINVAL;
3427737d5c6SDave Liu 	}
3437737d5c6SDave Liu 	/* Stop any transmissions */
3447737d5c6SDave Liu 	if ((mode & COMM_DIR_TX) && !uec->grace_stopped_tx) {
3457737d5c6SDave Liu 		uec_graceful_stop_tx(uec);
3467737d5c6SDave Liu 	}
3477737d5c6SDave Liu 	/* Stop any receptions */
3487737d5c6SDave Liu 	if ((mode & COMM_DIR_RX) && !uec->grace_stopped_rx) {
3497737d5c6SDave Liu 		uec_graceful_stop_rx(uec);
3507737d5c6SDave Liu 	}
3517737d5c6SDave Liu 
3527737d5c6SDave Liu 	/* Disable the UCC fast */
3537737d5c6SDave Liu 	ucc_fast_disable(uec->uccf, mode);
3547737d5c6SDave Liu 
3557737d5c6SDave Liu 	/* Disable the MAC */
3567737d5c6SDave Liu 	uec_mac_disable(uec, mode);
3577737d5c6SDave Liu 
3587737d5c6SDave Liu 	return 0;
3597737d5c6SDave Liu }
3607737d5c6SDave Liu 
3617737d5c6SDave Liu static int uec_set_mac_duplex(uec_private_t *uec, int duplex)
3627737d5c6SDave Liu {
3637737d5c6SDave Liu 	uec_t		*uec_regs;
3647737d5c6SDave Liu 	u32		maccfg2;
3657737d5c6SDave Liu 
3667737d5c6SDave Liu 	if (!uec) {
3677737d5c6SDave Liu 		printf("%s: uec not initial\n", __FUNCTION__);
3687737d5c6SDave Liu 		return -EINVAL;
3697737d5c6SDave Liu 	}
3707737d5c6SDave Liu 	uec_regs = uec->uec_regs;
3717737d5c6SDave Liu 
3727737d5c6SDave Liu 	if (duplex == DUPLEX_HALF) {
3737737d5c6SDave Liu 		maccfg2 = in_be32(&uec_regs->maccfg2);
3747737d5c6SDave Liu 		maccfg2 &= ~MACCFG2_FDX;
3757737d5c6SDave Liu 		out_be32(&uec_regs->maccfg2, maccfg2);
3767737d5c6SDave Liu 	}
3777737d5c6SDave Liu 
3787737d5c6SDave Liu 	if (duplex == DUPLEX_FULL) {
3797737d5c6SDave Liu 		maccfg2 = in_be32(&uec_regs->maccfg2);
3807737d5c6SDave Liu 		maccfg2 |= MACCFG2_FDX;
3817737d5c6SDave Liu 		out_be32(&uec_regs->maccfg2, maccfg2);
3827737d5c6SDave Liu 	}
3837737d5c6SDave Liu 
3847737d5c6SDave Liu 	return 0;
3857737d5c6SDave Liu }
3867737d5c6SDave Liu 
3877737d5c6SDave Liu static int uec_set_mac_if_mode(uec_private_t *uec, enet_interface_e if_mode)
3887737d5c6SDave Liu {
3897737d5c6SDave Liu 	enet_interface_e	enet_if_mode;
3907737d5c6SDave Liu 	uec_info_t		*uec_info;
3917737d5c6SDave Liu 	uec_t			*uec_regs;
3927737d5c6SDave Liu 	u32			upsmr;
3937737d5c6SDave Liu 	u32			maccfg2;
3947737d5c6SDave Liu 
3957737d5c6SDave Liu 	if (!uec) {
3967737d5c6SDave Liu 		printf("%s: uec not initial\n", __FUNCTION__);
3977737d5c6SDave Liu 		return -EINVAL;
3987737d5c6SDave Liu 	}
3997737d5c6SDave Liu 
4007737d5c6SDave Liu 	uec_info = uec->uec_info;
4017737d5c6SDave Liu 	uec_regs = uec->uec_regs;
4027737d5c6SDave Liu 	enet_if_mode = if_mode;
4037737d5c6SDave Liu 
4047737d5c6SDave Liu 	maccfg2 = in_be32(&uec_regs->maccfg2);
4057737d5c6SDave Liu 	maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK;
4067737d5c6SDave Liu 
4077737d5c6SDave Liu 	upsmr = in_be32(&uec->uccf->uf_regs->upsmr);
4087737d5c6SDave Liu 	upsmr &= ~(UPSMR_RPM | UPSMR_TBIM | UPSMR_R10M | UPSMR_RMM);
4097737d5c6SDave Liu 
4107737d5c6SDave Liu 	switch (enet_if_mode) {
4117737d5c6SDave Liu 		case ENET_100_MII:
4127737d5c6SDave Liu 		case ENET_10_MII:
4137737d5c6SDave Liu 			maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
4147737d5c6SDave Liu 			break;
4157737d5c6SDave Liu 		case ENET_1000_GMII:
4167737d5c6SDave Liu 			maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
4177737d5c6SDave Liu 			break;
4187737d5c6SDave Liu 		case ENET_1000_TBI:
4197737d5c6SDave Liu 			maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
4207737d5c6SDave Liu 			upsmr |= UPSMR_TBIM;
4217737d5c6SDave Liu 			break;
4227737d5c6SDave Liu 		case ENET_1000_RTBI:
4237737d5c6SDave Liu 			maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
4247737d5c6SDave Liu 			upsmr |= (UPSMR_RPM | UPSMR_TBIM);
4257737d5c6SDave Liu 			break;
4266a600c3aSAnton Vorontsov 		case ENET_1000_RGMII_RXID:
427*41410eeeSHaiying Wang 		case ENET_1000_RGMII_ID:
4287737d5c6SDave Liu 		case ENET_1000_RGMII:
4297737d5c6SDave Liu 			maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
4307737d5c6SDave Liu 			upsmr |= UPSMR_RPM;
4317737d5c6SDave Liu 			break;
4327737d5c6SDave Liu 		case ENET_100_RGMII:
4337737d5c6SDave Liu 			maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
4347737d5c6SDave Liu 			upsmr |= UPSMR_RPM;
4357737d5c6SDave Liu 			break;
4367737d5c6SDave Liu 		case ENET_10_RGMII:
4377737d5c6SDave Liu 			maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
4387737d5c6SDave Liu 			upsmr |= (UPSMR_RPM | UPSMR_R10M);
4397737d5c6SDave Liu 			break;
4407737d5c6SDave Liu 		case ENET_100_RMII:
4417737d5c6SDave Liu 			maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
4427737d5c6SDave Liu 			upsmr |= UPSMR_RMM;
4437737d5c6SDave Liu 			break;
4447737d5c6SDave Liu 		case ENET_10_RMII:
4457737d5c6SDave Liu 			maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
4467737d5c6SDave Liu 			upsmr |= (UPSMR_R10M | UPSMR_RMM);
4477737d5c6SDave Liu 			break;
4487737d5c6SDave Liu 		default:
4497737d5c6SDave Liu 			return -EINVAL;
4507737d5c6SDave Liu 			break;
4517737d5c6SDave Liu 	}
4527737d5c6SDave Liu 	out_be32(&uec_regs->maccfg2, maccfg2);
4537737d5c6SDave Liu 	out_be32(&uec->uccf->uf_regs->upsmr, upsmr);
4547737d5c6SDave Liu 
4557737d5c6SDave Liu 	return 0;
4567737d5c6SDave Liu }
4577737d5c6SDave Liu 
458da9d4610SAndy Fleming static int init_mii_management_configuration(uec_mii_t *uec_mii_regs)
4597737d5c6SDave Liu {
4607737d5c6SDave Liu 	uint		timeout = 0x1000;
4617737d5c6SDave Liu 	u32		miimcfg = 0;
4627737d5c6SDave Liu 
463da9d4610SAndy Fleming 	miimcfg = in_be32(&uec_mii_regs->miimcfg);
4647737d5c6SDave Liu 	miimcfg |= MIIMCFG_MNGMNT_CLC_DIV_INIT_VALUE;
465da9d4610SAndy Fleming 	out_be32(&uec_mii_regs->miimcfg, miimcfg);
4667737d5c6SDave Liu 
4677737d5c6SDave Liu 	/* Wait until the bus is free */
468da9d4610SAndy Fleming 	while ((in_be32(&uec_mii_regs->miimcfg) & MIIMIND_BUSY) && timeout--);
4697737d5c6SDave Liu 	if (timeout <= 0) {
4707737d5c6SDave Liu 		printf("%s: The MII Bus is stuck!", __FUNCTION__);
4717737d5c6SDave Liu 		return -ETIMEDOUT;
4727737d5c6SDave Liu 	}
4737737d5c6SDave Liu 
4747737d5c6SDave Liu 	return 0;
4757737d5c6SDave Liu }
4767737d5c6SDave Liu 
4777737d5c6SDave Liu static int init_phy(struct eth_device *dev)
4787737d5c6SDave Liu {
4797737d5c6SDave Liu 	uec_private_t		*uec;
480da9d4610SAndy Fleming 	uec_mii_t		*umii_regs;
4817737d5c6SDave Liu 	struct uec_mii_info	*mii_info;
4827737d5c6SDave Liu 	struct phy_info		*curphy;
4837737d5c6SDave Liu 	int			err;
4847737d5c6SDave Liu 
4857737d5c6SDave Liu 	uec = (uec_private_t *)dev->priv;
486da9d4610SAndy Fleming 	umii_regs = uec->uec_mii_regs;
4877737d5c6SDave Liu 
4887737d5c6SDave Liu 	uec->oldlink = 0;
4897737d5c6SDave Liu 	uec->oldspeed = 0;
4907737d5c6SDave Liu 	uec->oldduplex = -1;
4917737d5c6SDave Liu 
4927737d5c6SDave Liu 	mii_info = malloc(sizeof(*mii_info));
4937737d5c6SDave Liu 	if (!mii_info) {
4947737d5c6SDave Liu 		printf("%s: Could not allocate mii_info", dev->name);
4957737d5c6SDave Liu 		return -ENOMEM;
4967737d5c6SDave Liu 	}
4977737d5c6SDave Liu 	memset(mii_info, 0, sizeof(*mii_info));
4987737d5c6SDave Liu 
49924c3aca3SDave Liu 	if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
5007737d5c6SDave Liu 		mii_info->speed = SPEED_1000;
50124c3aca3SDave Liu 	} else {
50224c3aca3SDave Liu 		mii_info->speed = SPEED_100;
50324c3aca3SDave Liu 	}
50424c3aca3SDave Liu 
5057737d5c6SDave Liu 	mii_info->duplex = DUPLEX_FULL;
5067737d5c6SDave Liu 	mii_info->pause = 0;
5077737d5c6SDave Liu 	mii_info->link = 1;
5087737d5c6SDave Liu 
5097737d5c6SDave Liu 	mii_info->advertising = (ADVERTISED_10baseT_Half |
5107737d5c6SDave Liu 				ADVERTISED_10baseT_Full |
5117737d5c6SDave Liu 				ADVERTISED_100baseT_Half |
5127737d5c6SDave Liu 				ADVERTISED_100baseT_Full |
5137737d5c6SDave Liu 				ADVERTISED_1000baseT_Full);
5147737d5c6SDave Liu 	mii_info->autoneg = 1;
5157737d5c6SDave Liu 	mii_info->mii_id = uec->uec_info->phy_address;
5167737d5c6SDave Liu 	mii_info->dev = dev;
5177737d5c6SDave Liu 
518da9d4610SAndy Fleming 	mii_info->mdio_read = &uec_read_phy_reg;
519da9d4610SAndy Fleming 	mii_info->mdio_write = &uec_write_phy_reg;
5207737d5c6SDave Liu 
5217737d5c6SDave Liu 	uec->mii_info = mii_info;
5227737d5c6SDave Liu 
523ee62ed32SKim Phillips 	qe_set_mii_clk_src(uec->uec_info->uf_info.ucc_num);
524ee62ed32SKim Phillips 
525da9d4610SAndy Fleming 	if (init_mii_management_configuration(umii_regs)) {
5267737d5c6SDave Liu 		printf("%s: The MII Bus is stuck!", dev->name);
5277737d5c6SDave Liu 		err = -1;
5287737d5c6SDave Liu 		goto bus_fail;
5297737d5c6SDave Liu 	}
5307737d5c6SDave Liu 
5317737d5c6SDave Liu 	/* get info for this PHY */
532da9d4610SAndy Fleming 	curphy = uec_get_phy_info(uec->mii_info);
5337737d5c6SDave Liu 	if (!curphy) {
5347737d5c6SDave Liu 		printf("%s: No PHY found", dev->name);
5357737d5c6SDave Liu 		err = -1;
5367737d5c6SDave Liu 		goto no_phy;
5377737d5c6SDave Liu 	}
5387737d5c6SDave Liu 
5397737d5c6SDave Liu 	mii_info->phyinfo = curphy;
5407737d5c6SDave Liu 
5417737d5c6SDave Liu 	/* Run the commands which initialize the PHY */
5427737d5c6SDave Liu 	if (curphy->init) {
5437737d5c6SDave Liu 		err = curphy->init(uec->mii_info);
5447737d5c6SDave Liu 		if (err)
5457737d5c6SDave Liu 			goto phy_init_fail;
5467737d5c6SDave Liu 	}
5477737d5c6SDave Liu 
5487737d5c6SDave Liu 	return 0;
5497737d5c6SDave Liu 
5507737d5c6SDave Liu phy_init_fail:
5517737d5c6SDave Liu no_phy:
5527737d5c6SDave Liu bus_fail:
5537737d5c6SDave Liu 	free(mii_info);
5547737d5c6SDave Liu 	return err;
5557737d5c6SDave Liu }
5567737d5c6SDave Liu 
5577737d5c6SDave Liu static void adjust_link(struct eth_device *dev)
5587737d5c6SDave Liu {
5597737d5c6SDave Liu 	uec_private_t		*uec = (uec_private_t *)dev->priv;
5607737d5c6SDave Liu 	uec_t			*uec_regs;
5617737d5c6SDave Liu 	struct uec_mii_info	*mii_info = uec->mii_info;
5627737d5c6SDave Liu 
5637737d5c6SDave Liu 	extern void change_phy_interface_mode(struct eth_device *dev,
5647737d5c6SDave Liu 					 enet_interface_e mode);
5657737d5c6SDave Liu 	uec_regs = uec->uec_regs;
5667737d5c6SDave Liu 
5677737d5c6SDave Liu 	if (mii_info->link) {
5687737d5c6SDave Liu 		/* Now we make sure that we can be in full duplex mode.
5697737d5c6SDave Liu 		* If not, we operate in half-duplex mode. */
5707737d5c6SDave Liu 		if (mii_info->duplex != uec->oldduplex) {
5717737d5c6SDave Liu 			if (!(mii_info->duplex)) {
5727737d5c6SDave Liu 				uec_set_mac_duplex(uec, DUPLEX_HALF);
5737737d5c6SDave Liu 				printf("%s: Half Duplex\n", dev->name);
5747737d5c6SDave Liu 			} else {
5757737d5c6SDave Liu 				uec_set_mac_duplex(uec, DUPLEX_FULL);
5767737d5c6SDave Liu 				printf("%s: Full Duplex\n", dev->name);
5777737d5c6SDave Liu 			}
5787737d5c6SDave Liu 			uec->oldduplex = mii_info->duplex;
5797737d5c6SDave Liu 		}
5807737d5c6SDave Liu 
5817737d5c6SDave Liu 		if (mii_info->speed != uec->oldspeed) {
58224c3aca3SDave Liu 			if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
5837737d5c6SDave Liu 				switch (mii_info->speed) {
5847737d5c6SDave Liu 				case 1000:
5857737d5c6SDave Liu 					break;
5867737d5c6SDave Liu 				case 100:
5877737d5c6SDave Liu 					printf ("switching to rgmii 100\n");
5887737d5c6SDave Liu 					/* change phy to rgmii 100 */
5897737d5c6SDave Liu 					change_phy_interface_mode(dev,
5907737d5c6SDave Liu 								ENET_100_RGMII);
5917737d5c6SDave Liu 					/* change the MAC interface mode */
5927737d5c6SDave Liu 					uec_set_mac_if_mode(uec,ENET_100_RGMII);
5937737d5c6SDave Liu 					break;
5947737d5c6SDave Liu 				case 10:
5957737d5c6SDave Liu 					printf ("switching to rgmii 10\n");
5967737d5c6SDave Liu 					/* change phy to rgmii 10 */
5977737d5c6SDave Liu 					change_phy_interface_mode(dev,
5987737d5c6SDave Liu 								ENET_10_RGMII);
5997737d5c6SDave Liu 					/* change the MAC interface mode */
6007737d5c6SDave Liu 					uec_set_mac_if_mode(uec,ENET_10_RGMII);
6017737d5c6SDave Liu 					break;
6027737d5c6SDave Liu 				default:
6037737d5c6SDave Liu 					printf("%s: Ack,Speed(%d)is illegal\n",
6047737d5c6SDave Liu 						dev->name, mii_info->speed);
6057737d5c6SDave Liu 					break;
6067737d5c6SDave Liu 				}
60724c3aca3SDave Liu 			}
6087737d5c6SDave Liu 
6097737d5c6SDave Liu 			printf("%s: Speed %dBT\n", dev->name, mii_info->speed);
6107737d5c6SDave Liu 			uec->oldspeed = mii_info->speed;
6117737d5c6SDave Liu 		}
6127737d5c6SDave Liu 
6137737d5c6SDave Liu 		if (!uec->oldlink) {
6147737d5c6SDave Liu 			printf("%s: Link is up\n", dev->name);
6157737d5c6SDave Liu 			uec->oldlink = 1;
6167737d5c6SDave Liu 		}
6177737d5c6SDave Liu 
6187737d5c6SDave Liu 	} else { /* if (mii_info->link) */
6197737d5c6SDave Liu 		if (uec->oldlink) {
6207737d5c6SDave Liu 			printf("%s: Link is down\n", dev->name);
6217737d5c6SDave Liu 			uec->oldlink = 0;
6227737d5c6SDave Liu 			uec->oldspeed = 0;
6237737d5c6SDave Liu 			uec->oldduplex = -1;
6247737d5c6SDave Liu 		}
6257737d5c6SDave Liu 	}
6267737d5c6SDave Liu }
6277737d5c6SDave Liu 
6287737d5c6SDave Liu static void phy_change(struct eth_device *dev)
6297737d5c6SDave Liu {
6307737d5c6SDave Liu 	uec_private_t	*uec = (uec_private_t *)dev->priv;
6317737d5c6SDave Liu 
6327737d5c6SDave Liu 	/* Update the link, speed, duplex */
633ee62ed32SKim Phillips 	uec->mii_info->phyinfo->read_status(uec->mii_info);
6347737d5c6SDave Liu 
6357737d5c6SDave Liu 	/* Adjust the interface according to speed */
6367737d5c6SDave Liu 	adjust_link(dev);
6377737d5c6SDave Liu }
6387737d5c6SDave Liu 
639d9d78ee4SBen Warren #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
640d9d78ee4SBen Warren 	&& !defined(BITBANGMII)
641d9d78ee4SBen Warren 
642d9d78ee4SBen Warren /*
643d9d78ee4SBen Warren  * Read a MII PHY register.
644d9d78ee4SBen Warren  *
645d9d78ee4SBen Warren  * Returns:
646d9d78ee4SBen Warren  *  0 on success
647d9d78ee4SBen Warren  */
648d9d78ee4SBen Warren static int uec_miiphy_read(char *devname, unsigned char addr,
649d9d78ee4SBen Warren 			    unsigned char reg, unsigned short *value)
650d9d78ee4SBen Warren {
651d9d78ee4SBen Warren 	*value = uec_read_phy_reg(devlist[0], addr, reg);
652d9d78ee4SBen Warren 
653d9d78ee4SBen Warren 	return 0;
654d9d78ee4SBen Warren }
655d9d78ee4SBen Warren 
656d9d78ee4SBen Warren /*
657d9d78ee4SBen Warren  * Write a MII PHY register.
658d9d78ee4SBen Warren  *
659d9d78ee4SBen Warren  * Returns:
660d9d78ee4SBen Warren  *  0 on success
661d9d78ee4SBen Warren  */
662d9d78ee4SBen Warren static int uec_miiphy_write(char *devname, unsigned char addr,
663d9d78ee4SBen Warren 			     unsigned char reg, unsigned short value)
664d9d78ee4SBen Warren {
665d9d78ee4SBen Warren 	uec_write_phy_reg(devlist[0], addr, reg, value);
666d9d78ee4SBen Warren 
667d9d78ee4SBen Warren 	return 0;
668d9d78ee4SBen Warren }
669d9d78ee4SBen Warren 
670d9d78ee4SBen Warren #endif
671d9d78ee4SBen Warren 
6727737d5c6SDave Liu static int uec_set_mac_address(uec_private_t *uec, u8 *mac_addr)
6737737d5c6SDave Liu {
6747737d5c6SDave Liu 	uec_t		*uec_regs;
6757737d5c6SDave Liu 	u32		mac_addr1;
6767737d5c6SDave Liu 	u32		mac_addr2;
6777737d5c6SDave Liu 
6787737d5c6SDave Liu 	if (!uec) {
6797737d5c6SDave Liu 		printf("%s: uec not initial\n", __FUNCTION__);
6807737d5c6SDave Liu 		return -EINVAL;
6817737d5c6SDave Liu 	}
6827737d5c6SDave Liu 
6837737d5c6SDave Liu 	uec_regs = uec->uec_regs;
6847737d5c6SDave Liu 
6857737d5c6SDave Liu 	/* if a station address of 0x12345678ABCD, perform a write to
6867737d5c6SDave Liu 	MACSTNADDR1 of 0xCDAB7856,
6877737d5c6SDave Liu 	MACSTNADDR2 of 0x34120000 */
6887737d5c6SDave Liu 
6897737d5c6SDave Liu 	mac_addr1 = (mac_addr[5] << 24) | (mac_addr[4] << 16) | \
6907737d5c6SDave Liu 			(mac_addr[3] << 8)  | (mac_addr[2]);
6917737d5c6SDave Liu 	out_be32(&uec_regs->macstnaddr1, mac_addr1);
6927737d5c6SDave Liu 
6937737d5c6SDave Liu 	mac_addr2 = ((mac_addr[1] << 24) | (mac_addr[0] << 16)) & 0xffff0000;
6947737d5c6SDave Liu 	out_be32(&uec_regs->macstnaddr2, mac_addr2);
6957737d5c6SDave Liu 
6967737d5c6SDave Liu 	return 0;
6977737d5c6SDave Liu }
6987737d5c6SDave Liu 
6997737d5c6SDave Liu static int uec_convert_threads_num(uec_num_of_threads_e threads_num,
7007737d5c6SDave Liu 					 int *threads_num_ret)
7017737d5c6SDave Liu {
7027737d5c6SDave Liu 	int	num_threads_numerica;
7037737d5c6SDave Liu 
7047737d5c6SDave Liu 	switch (threads_num) {
7057737d5c6SDave Liu 		case UEC_NUM_OF_THREADS_1:
7067737d5c6SDave Liu 			num_threads_numerica = 1;
7077737d5c6SDave Liu 			break;
7087737d5c6SDave Liu 		case UEC_NUM_OF_THREADS_2:
7097737d5c6SDave Liu 			num_threads_numerica = 2;
7107737d5c6SDave Liu 			break;
7117737d5c6SDave Liu 		case UEC_NUM_OF_THREADS_4:
7127737d5c6SDave Liu 			num_threads_numerica = 4;
7137737d5c6SDave Liu 			break;
7147737d5c6SDave Liu 		case UEC_NUM_OF_THREADS_6:
7157737d5c6SDave Liu 			num_threads_numerica = 6;
7167737d5c6SDave Liu 			break;
7177737d5c6SDave Liu 		case UEC_NUM_OF_THREADS_8:
7187737d5c6SDave Liu 			num_threads_numerica = 8;
7197737d5c6SDave Liu 			break;
7207737d5c6SDave Liu 		default:
7217737d5c6SDave Liu 			printf("%s: Bad number of threads value.",
7227737d5c6SDave Liu 				 __FUNCTION__);
7237737d5c6SDave Liu 			return -EINVAL;
7247737d5c6SDave Liu 	}
7257737d5c6SDave Liu 
7267737d5c6SDave Liu 	*threads_num_ret = num_threads_numerica;
7277737d5c6SDave Liu 
7287737d5c6SDave Liu 	return 0;
7297737d5c6SDave Liu }
7307737d5c6SDave Liu 
7317737d5c6SDave Liu static void uec_init_tx_parameter(uec_private_t *uec, int num_threads_tx)
7327737d5c6SDave Liu {
7337737d5c6SDave Liu 	uec_info_t	*uec_info;
7347737d5c6SDave Liu 	u32		end_bd;
7357737d5c6SDave Liu 	u8		bmrx = 0;
7367737d5c6SDave Liu 	int		i;
7377737d5c6SDave Liu 
7387737d5c6SDave Liu 	uec_info = uec->uec_info;
7397737d5c6SDave Liu 
7407737d5c6SDave Liu 	/* Alloc global Tx parameter RAM page */
7417737d5c6SDave Liu 	uec->tx_glbl_pram_offset = qe_muram_alloc(
7427737d5c6SDave Liu 				sizeof(uec_tx_global_pram_t),
7437737d5c6SDave Liu 				 UEC_TX_GLOBAL_PRAM_ALIGNMENT);
7447737d5c6SDave Liu 	uec->p_tx_glbl_pram = (uec_tx_global_pram_t *)
7457737d5c6SDave Liu 				qe_muram_addr(uec->tx_glbl_pram_offset);
7467737d5c6SDave Liu 
7477737d5c6SDave Liu 	/* Zero the global Tx prameter RAM */
7487737d5c6SDave Liu 	memset(uec->p_tx_glbl_pram, 0, sizeof(uec_tx_global_pram_t));
7497737d5c6SDave Liu 
7507737d5c6SDave Liu 	/* Init global Tx parameter RAM */
7517737d5c6SDave Liu 
7527737d5c6SDave Liu 	/* TEMODER, RMON statistics disable, one Tx queue */
7537737d5c6SDave Liu 	out_be16(&uec->p_tx_glbl_pram->temoder, TEMODER_INIT_VALUE);
7547737d5c6SDave Liu 
7557737d5c6SDave Liu 	/* SQPTR */
7567737d5c6SDave Liu 	uec->send_q_mem_reg_offset = qe_muram_alloc(
7577737d5c6SDave Liu 				sizeof(uec_send_queue_qd_t),
7587737d5c6SDave Liu 				 UEC_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT);
7597737d5c6SDave Liu 	uec->p_send_q_mem_reg = (uec_send_queue_mem_region_t *)
7607737d5c6SDave Liu 				qe_muram_addr(uec->send_q_mem_reg_offset);
7617737d5c6SDave Liu 	out_be32(&uec->p_tx_glbl_pram->sqptr, uec->send_q_mem_reg_offset);
7627737d5c6SDave Liu 
7637737d5c6SDave Liu 	/* Setup the table with TxBDs ring */
7647737d5c6SDave Liu 	end_bd = (u32)uec->p_tx_bd_ring + (uec_info->tx_bd_ring_len - 1)
7657737d5c6SDave Liu 					 * SIZEOFBD;
7667737d5c6SDave Liu 	out_be32(&uec->p_send_q_mem_reg->sqqd[0].bd_ring_base,
7677737d5c6SDave Liu 				 (u32)(uec->p_tx_bd_ring));
7687737d5c6SDave Liu 	out_be32(&uec->p_send_q_mem_reg->sqqd[0].last_bd_completed_address,
7697737d5c6SDave Liu 						 end_bd);
7707737d5c6SDave Liu 
7717737d5c6SDave Liu 	/* Scheduler Base Pointer, we have only one Tx queue, no need it */
7727737d5c6SDave Liu 	out_be32(&uec->p_tx_glbl_pram->schedulerbasepointer, 0);
7737737d5c6SDave Liu 
7747737d5c6SDave Liu 	/* TxRMON Base Pointer, TxRMON disable, we don't need it */
7757737d5c6SDave Liu 	out_be32(&uec->p_tx_glbl_pram->txrmonbaseptr, 0);
7767737d5c6SDave Liu 
7777737d5c6SDave Liu 	/* TSTATE, global snooping, big endian, the CSB bus selected */
7787737d5c6SDave Liu 	bmrx = BMR_INIT_VALUE;
7797737d5c6SDave Liu 	out_be32(&uec->p_tx_glbl_pram->tstate, ((u32)(bmrx) << BMR_SHIFT));
7807737d5c6SDave Liu 
7817737d5c6SDave Liu 	/* IPH_Offset */
7827737d5c6SDave Liu 	for (i = 0; i < MAX_IPH_OFFSET_ENTRY; i++) {
7837737d5c6SDave Liu 		out_8(&uec->p_tx_glbl_pram->iphoffset[i], 0);
7847737d5c6SDave Liu 	}
7857737d5c6SDave Liu 
7867737d5c6SDave Liu 	/* VTAG table */
7877737d5c6SDave Liu 	for (i = 0; i < UEC_TX_VTAG_TABLE_ENTRY_MAX; i++) {
7887737d5c6SDave Liu 		out_be32(&uec->p_tx_glbl_pram->vtagtable[i], 0);
7897737d5c6SDave Liu 	}
7907737d5c6SDave Liu 
7917737d5c6SDave Liu 	/* TQPTR */
7927737d5c6SDave Liu 	uec->thread_dat_tx_offset = qe_muram_alloc(
7937737d5c6SDave Liu 		num_threads_tx * sizeof(uec_thread_data_tx_t) +
7947737d5c6SDave Liu 		 32 *(num_threads_tx == 1), UEC_THREAD_DATA_ALIGNMENT);
7957737d5c6SDave Liu 
7967737d5c6SDave Liu 	uec->p_thread_data_tx = (uec_thread_data_tx_t *)
7977737d5c6SDave Liu 				qe_muram_addr(uec->thread_dat_tx_offset);
7987737d5c6SDave Liu 	out_be32(&uec->p_tx_glbl_pram->tqptr, uec->thread_dat_tx_offset);
7997737d5c6SDave Liu }
8007737d5c6SDave Liu 
8017737d5c6SDave Liu static void uec_init_rx_parameter(uec_private_t *uec, int num_threads_rx)
8027737d5c6SDave Liu {
8037737d5c6SDave Liu 	u8	bmrx = 0;
8047737d5c6SDave Liu 	int	i;
8057737d5c6SDave Liu 	uec_82xx_address_filtering_pram_t	*p_af_pram;
8067737d5c6SDave Liu 
8077737d5c6SDave Liu 	/* Allocate global Rx parameter RAM page */
8087737d5c6SDave Liu 	uec->rx_glbl_pram_offset = qe_muram_alloc(
8097737d5c6SDave Liu 		sizeof(uec_rx_global_pram_t), UEC_RX_GLOBAL_PRAM_ALIGNMENT);
8107737d5c6SDave Liu 	uec->p_rx_glbl_pram = (uec_rx_global_pram_t *)
8117737d5c6SDave Liu 				qe_muram_addr(uec->rx_glbl_pram_offset);
8127737d5c6SDave Liu 
8137737d5c6SDave Liu 	/* Zero Global Rx parameter RAM */
8147737d5c6SDave Liu 	memset(uec->p_rx_glbl_pram, 0, sizeof(uec_rx_global_pram_t));
8157737d5c6SDave Liu 
8167737d5c6SDave Liu 	/* Init global Rx parameter RAM */
8177737d5c6SDave Liu 	/* REMODER, Extended feature mode disable, VLAN disable,
8187737d5c6SDave Liu 	 LossLess flow control disable, Receive firmware statisic disable,
8197737d5c6SDave Liu 	 Extended address parsing mode disable, One Rx queues,
8207737d5c6SDave Liu 	 Dynamic maximum/minimum frame length disable, IP checksum check
8217737d5c6SDave Liu 	 disable, IP address alignment disable
8227737d5c6SDave Liu 	*/
8237737d5c6SDave Liu 	out_be32(&uec->p_rx_glbl_pram->remoder, REMODER_INIT_VALUE);
8247737d5c6SDave Liu 
8257737d5c6SDave Liu 	/* RQPTR */
8267737d5c6SDave Liu 	uec->thread_dat_rx_offset = qe_muram_alloc(
8277737d5c6SDave Liu 			num_threads_rx * sizeof(uec_thread_data_rx_t),
8287737d5c6SDave Liu 			 UEC_THREAD_DATA_ALIGNMENT);
8297737d5c6SDave Liu 	uec->p_thread_data_rx = (uec_thread_data_rx_t *)
8307737d5c6SDave Liu 				qe_muram_addr(uec->thread_dat_rx_offset);
8317737d5c6SDave Liu 	out_be32(&uec->p_rx_glbl_pram->rqptr, uec->thread_dat_rx_offset);
8327737d5c6SDave Liu 
8337737d5c6SDave Liu 	/* Type_or_Len */
8347737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->typeorlen, 3072);
8357737d5c6SDave Liu 
8367737d5c6SDave Liu 	/* RxRMON base pointer, we don't need it */
8377737d5c6SDave Liu 	out_be32(&uec->p_rx_glbl_pram->rxrmonbaseptr, 0);
8387737d5c6SDave Liu 
8397737d5c6SDave Liu 	/* IntCoalescingPTR, we don't need it, no interrupt */
8407737d5c6SDave Liu 	out_be32(&uec->p_rx_glbl_pram->intcoalescingptr, 0);
8417737d5c6SDave Liu 
8427737d5c6SDave Liu 	/* RSTATE, global snooping, big endian, the CSB bus selected */
8437737d5c6SDave Liu 	bmrx = BMR_INIT_VALUE;
8447737d5c6SDave Liu 	out_8(&uec->p_rx_glbl_pram->rstate, bmrx);
8457737d5c6SDave Liu 
8467737d5c6SDave Liu 	/* MRBLR */
8477737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->mrblr, MAX_RXBUF_LEN);
8487737d5c6SDave Liu 
8497737d5c6SDave Liu 	/* RBDQPTR */
8507737d5c6SDave Liu 	uec->rx_bd_qs_tbl_offset = qe_muram_alloc(
8517737d5c6SDave Liu 				sizeof(uec_rx_bd_queues_entry_t) + \
8527737d5c6SDave Liu 				sizeof(uec_rx_prefetched_bds_t),
8537737d5c6SDave Liu 				 UEC_RX_BD_QUEUES_ALIGNMENT);
8547737d5c6SDave Liu 	uec->p_rx_bd_qs_tbl = (uec_rx_bd_queues_entry_t *)
8557737d5c6SDave Liu 				qe_muram_addr(uec->rx_bd_qs_tbl_offset);
8567737d5c6SDave Liu 
8577737d5c6SDave Liu 	/* Zero it */
8587737d5c6SDave Liu 	memset(uec->p_rx_bd_qs_tbl, 0, sizeof(uec_rx_bd_queues_entry_t) + \
8597737d5c6SDave Liu 					sizeof(uec_rx_prefetched_bds_t));
8607737d5c6SDave Liu 	out_be32(&uec->p_rx_glbl_pram->rbdqptr, uec->rx_bd_qs_tbl_offset);
8617737d5c6SDave Liu 	out_be32(&uec->p_rx_bd_qs_tbl->externalbdbaseptr,
8627737d5c6SDave Liu 		 (u32)uec->p_rx_bd_ring);
8637737d5c6SDave Liu 
8647737d5c6SDave Liu 	/* MFLR */
8657737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->mflr, MAX_FRAME_LEN);
8667737d5c6SDave Liu 	/* MINFLR */
8677737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->minflr, MIN_FRAME_LEN);
8687737d5c6SDave Liu 	/* MAXD1 */
8697737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->maxd1, MAX_DMA1_LEN);
8707737d5c6SDave Liu 	/* MAXD2 */
8717737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->maxd2, MAX_DMA2_LEN);
8727737d5c6SDave Liu 	/* ECAM_PTR */
8737737d5c6SDave Liu 	out_be32(&uec->p_rx_glbl_pram->ecamptr, 0);
8747737d5c6SDave Liu 	/* L2QT */
8757737d5c6SDave Liu 	out_be32(&uec->p_rx_glbl_pram->l2qt, 0);
8767737d5c6SDave Liu 	/* L3QT */
8777737d5c6SDave Liu 	for (i = 0; i < 8; i++)	{
8787737d5c6SDave Liu 		out_be32(&uec->p_rx_glbl_pram->l3qt[i], 0);
8797737d5c6SDave Liu 	}
8807737d5c6SDave Liu 
8817737d5c6SDave Liu 	/* VLAN_TYPE */
8827737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->vlantype, 0x8100);
8837737d5c6SDave Liu 	/* TCI */
8847737d5c6SDave Liu 	out_be16(&uec->p_rx_glbl_pram->vlantci, 0);
8857737d5c6SDave Liu 
8867737d5c6SDave Liu 	/* Clear PQ2 style address filtering hash table */
8877737d5c6SDave Liu 	p_af_pram = (uec_82xx_address_filtering_pram_t *) \
8887737d5c6SDave Liu 			uec->p_rx_glbl_pram->addressfiltering;
8897737d5c6SDave Liu 
8907737d5c6SDave Liu 	p_af_pram->iaddr_h = 0;
8917737d5c6SDave Liu 	p_af_pram->iaddr_l = 0;
8927737d5c6SDave Liu 	p_af_pram->gaddr_h = 0;
8937737d5c6SDave Liu 	p_af_pram->gaddr_l = 0;
8947737d5c6SDave Liu }
8957737d5c6SDave Liu 
8967737d5c6SDave Liu static int uec_issue_init_enet_rxtx_cmd(uec_private_t *uec,
8977737d5c6SDave Liu 					 int thread_tx, int thread_rx)
8987737d5c6SDave Liu {
8997737d5c6SDave Liu 	uec_init_cmd_pram_t		*p_init_enet_param;
9007737d5c6SDave Liu 	u32				init_enet_param_offset;
9017737d5c6SDave Liu 	uec_info_t			*uec_info;
9027737d5c6SDave Liu 	int				i;
9037737d5c6SDave Liu 	int				snum;
9047737d5c6SDave Liu 	u32				init_enet_offset;
9057737d5c6SDave Liu 	u32				entry_val;
9067737d5c6SDave Liu 	u32				command;
9077737d5c6SDave Liu 	u32				cecr_subblock;
9087737d5c6SDave Liu 
9097737d5c6SDave Liu 	uec_info = uec->uec_info;
9107737d5c6SDave Liu 
9117737d5c6SDave Liu 	/* Allocate init enet command parameter */
9127737d5c6SDave Liu 	uec->init_enet_param_offset = qe_muram_alloc(
9137737d5c6SDave Liu 					sizeof(uec_init_cmd_pram_t), 4);
9147737d5c6SDave Liu 	init_enet_param_offset = uec->init_enet_param_offset;
9157737d5c6SDave Liu 	uec->p_init_enet_param = (uec_init_cmd_pram_t *)
9167737d5c6SDave Liu 				qe_muram_addr(uec->init_enet_param_offset);
9177737d5c6SDave Liu 
9187737d5c6SDave Liu 	/* Zero init enet command struct */
9197737d5c6SDave Liu 	memset((void *)uec->p_init_enet_param, 0, sizeof(uec_init_cmd_pram_t));
9207737d5c6SDave Liu 
9217737d5c6SDave Liu 	/* Init the command struct */
9227737d5c6SDave Liu 	p_init_enet_param = uec->p_init_enet_param;
9237737d5c6SDave Liu 	p_init_enet_param->resinit0 = ENET_INIT_PARAM_MAGIC_RES_INIT0;
9247737d5c6SDave Liu 	p_init_enet_param->resinit1 = ENET_INIT_PARAM_MAGIC_RES_INIT1;
9257737d5c6SDave Liu 	p_init_enet_param->resinit2 = ENET_INIT_PARAM_MAGIC_RES_INIT2;
9267737d5c6SDave Liu 	p_init_enet_param->resinit3 = ENET_INIT_PARAM_MAGIC_RES_INIT3;
9277737d5c6SDave Liu 	p_init_enet_param->resinit4 = ENET_INIT_PARAM_MAGIC_RES_INIT4;
9287737d5c6SDave Liu 	p_init_enet_param->largestexternallookupkeysize = 0;
9297737d5c6SDave Liu 
9307737d5c6SDave Liu 	p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_rx)
9317737d5c6SDave Liu 					 << ENET_INIT_PARAM_RGF_SHIFT;
9327737d5c6SDave Liu 	p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_tx)
9337737d5c6SDave Liu 					 << ENET_INIT_PARAM_TGF_SHIFT;
9347737d5c6SDave Liu 
9357737d5c6SDave Liu 	/* Init Rx global parameter pointer */
9367737d5c6SDave Liu 	p_init_enet_param->rgftgfrxglobal |= uec->rx_glbl_pram_offset |
9377737d5c6SDave Liu 						 (u32)uec_info->riscRx;
9387737d5c6SDave Liu 
9397737d5c6SDave Liu 	/* Init Rx threads */
9407737d5c6SDave Liu 	for (i = 0; i < (thread_rx + 1); i++) {
9417737d5c6SDave Liu 		if ((snum = qe_get_snum()) < 0) {
9427737d5c6SDave Liu 			printf("%s can not get snum\n", __FUNCTION__);
9437737d5c6SDave Liu 			return -ENOMEM;
9447737d5c6SDave Liu 		}
9457737d5c6SDave Liu 
9467737d5c6SDave Liu 		if (i==0) {
9477737d5c6SDave Liu 			init_enet_offset = 0;
9487737d5c6SDave Liu 		} else {
9497737d5c6SDave Liu 			init_enet_offset = qe_muram_alloc(
9507737d5c6SDave Liu 					sizeof(uec_thread_rx_pram_t),
9517737d5c6SDave Liu 					 UEC_THREAD_RX_PRAM_ALIGNMENT);
9527737d5c6SDave Liu 		}
9537737d5c6SDave Liu 
9547737d5c6SDave Liu 		entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
9557737d5c6SDave Liu 				 init_enet_offset | (u32)uec_info->riscRx;
9567737d5c6SDave Liu 		p_init_enet_param->rxthread[i] = entry_val;
9577737d5c6SDave Liu 	}
9587737d5c6SDave Liu 
9597737d5c6SDave Liu 	/* Init Tx global parameter pointer */
9607737d5c6SDave Liu 	p_init_enet_param->txglobal = uec->tx_glbl_pram_offset |
9617737d5c6SDave Liu 					 (u32)uec_info->riscTx;
9627737d5c6SDave Liu 
9637737d5c6SDave Liu 	/* Init Tx threads */
9647737d5c6SDave Liu 	for (i = 0; i < thread_tx; i++) {
9657737d5c6SDave Liu 		if ((snum = qe_get_snum()) < 0)	{
9667737d5c6SDave Liu 			printf("%s can not get snum\n", __FUNCTION__);
9677737d5c6SDave Liu 			return -ENOMEM;
9687737d5c6SDave Liu 		}
9697737d5c6SDave Liu 
9707737d5c6SDave Liu 		init_enet_offset = qe_muram_alloc(sizeof(uec_thread_tx_pram_t),
9717737d5c6SDave Liu 						 UEC_THREAD_TX_PRAM_ALIGNMENT);
9727737d5c6SDave Liu 
9737737d5c6SDave Liu 		entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
9747737d5c6SDave Liu 				 init_enet_offset | (u32)uec_info->riscTx;
9757737d5c6SDave Liu 		p_init_enet_param->txthread[i] = entry_val;
9767737d5c6SDave Liu 	}
9777737d5c6SDave Liu 
9787737d5c6SDave Liu 	__asm__ __volatile__("sync");
9797737d5c6SDave Liu 
9807737d5c6SDave Liu 	/* Issue QE command */
9817737d5c6SDave Liu 	command = QE_INIT_TX_RX;
9827737d5c6SDave Liu 	cecr_subblock =	ucc_fast_get_qe_cr_subblock(
9837737d5c6SDave Liu 				uec->uec_info->uf_info.ucc_num);
9847737d5c6SDave Liu 	qe_issue_cmd(command, cecr_subblock, (u8) QE_CR_PROTOCOL_ETHERNET,
9857737d5c6SDave Liu 						 init_enet_param_offset);
9867737d5c6SDave Liu 
9877737d5c6SDave Liu 	return 0;
9887737d5c6SDave Liu }
9897737d5c6SDave Liu 
9907737d5c6SDave Liu static int uec_startup(uec_private_t *uec)
9917737d5c6SDave Liu {
9927737d5c6SDave Liu 	uec_info_t			*uec_info;
9937737d5c6SDave Liu 	ucc_fast_info_t			*uf_info;
9947737d5c6SDave Liu 	ucc_fast_private_t		*uccf;
9957737d5c6SDave Liu 	ucc_fast_t			*uf_regs;
9967737d5c6SDave Liu 	uec_t				*uec_regs;
9977737d5c6SDave Liu 	int				num_threads_tx;
9987737d5c6SDave Liu 	int				num_threads_rx;
9997737d5c6SDave Liu 	u32				utbipar;
10007737d5c6SDave Liu 	enet_interface_e		enet_interface;
10017737d5c6SDave Liu 	u32				length;
10027737d5c6SDave Liu 	u32				align;
10037737d5c6SDave Liu 	qe_bd_t				*bd;
10047737d5c6SDave Liu 	u8				*buf;
10057737d5c6SDave Liu 	int				i;
10067737d5c6SDave Liu 
10077737d5c6SDave Liu 	if (!uec || !uec->uec_info) {
10087737d5c6SDave Liu 		printf("%s: uec or uec_info not initial\n", __FUNCTION__);
10097737d5c6SDave Liu 		return -EINVAL;
10107737d5c6SDave Liu 	}
10117737d5c6SDave Liu 
10127737d5c6SDave Liu 	uec_info = uec->uec_info;
10137737d5c6SDave Liu 	uf_info = &(uec_info->uf_info);
10147737d5c6SDave Liu 
10157737d5c6SDave Liu 	/* Check if Rx BD ring len is illegal */
10167737d5c6SDave Liu 	if ((uec_info->rx_bd_ring_len < UEC_RX_BD_RING_SIZE_MIN) || \
10177737d5c6SDave Liu 		(uec_info->rx_bd_ring_len % UEC_RX_BD_RING_SIZE_ALIGNMENT)) {
10187737d5c6SDave Liu 		printf("%s: Rx BD ring len must be multiple of 4, and > 8.\n",
10197737d5c6SDave Liu 			 __FUNCTION__);
10207737d5c6SDave Liu 		return -EINVAL;
10217737d5c6SDave Liu 	}
10227737d5c6SDave Liu 
10237737d5c6SDave Liu 	/* Check if Tx BD ring len is illegal */
10247737d5c6SDave Liu 	if (uec_info->tx_bd_ring_len < UEC_TX_BD_RING_SIZE_MIN) {
10257737d5c6SDave Liu 		printf("%s: Tx BD ring length must not be smaller than 2.\n",
10267737d5c6SDave Liu 			 __FUNCTION__);
10277737d5c6SDave Liu 		return -EINVAL;
10287737d5c6SDave Liu 	}
10297737d5c6SDave Liu 
10307737d5c6SDave Liu 	/* Check if MRBLR is illegal */
10317737d5c6SDave Liu 	if ((MAX_RXBUF_LEN == 0) || (MAX_RXBUF_LEN  % UEC_MRBLR_ALIGNMENT)) {
10327737d5c6SDave Liu 		printf("%s: max rx buffer length must be mutliple of 128.\n",
10337737d5c6SDave Liu 			 __FUNCTION__);
10347737d5c6SDave Liu 		return -EINVAL;
10357737d5c6SDave Liu 	}
10367737d5c6SDave Liu 
10377737d5c6SDave Liu 	/* Both Rx and Tx are stopped */
10387737d5c6SDave Liu 	uec->grace_stopped_rx = 1;
10397737d5c6SDave Liu 	uec->grace_stopped_tx = 1;
10407737d5c6SDave Liu 
10417737d5c6SDave Liu 	/* Init UCC fast */
10427737d5c6SDave Liu 	if (ucc_fast_init(uf_info, &uccf)) {
10437737d5c6SDave Liu 		printf("%s: failed to init ucc fast\n", __FUNCTION__);
10447737d5c6SDave Liu 		return -ENOMEM;
10457737d5c6SDave Liu 	}
10467737d5c6SDave Liu 
10477737d5c6SDave Liu 	/* Save uccf */
10487737d5c6SDave Liu 	uec->uccf = uccf;
10497737d5c6SDave Liu 
10507737d5c6SDave Liu 	/* Convert the Tx threads number */
10517737d5c6SDave Liu 	if (uec_convert_threads_num(uec_info->num_threads_tx,
10527737d5c6SDave Liu 					 &num_threads_tx)) {
10537737d5c6SDave Liu 		return -EINVAL;
10547737d5c6SDave Liu 	}
10557737d5c6SDave Liu 
10567737d5c6SDave Liu 	/* Convert the Rx threads number */
10577737d5c6SDave Liu 	if (uec_convert_threads_num(uec_info->num_threads_rx,
10587737d5c6SDave Liu 					 &num_threads_rx)) {
10597737d5c6SDave Liu 		return -EINVAL;
10607737d5c6SDave Liu 	}
10617737d5c6SDave Liu 
10627737d5c6SDave Liu 	uf_regs = uccf->uf_regs;
10637737d5c6SDave Liu 
10647737d5c6SDave Liu 	/* UEC register is following UCC fast registers */
10657737d5c6SDave Liu 	uec_regs = (uec_t *)(&uf_regs->ucc_eth);
10667737d5c6SDave Liu 
10677737d5c6SDave Liu 	/* Save the UEC register pointer to UEC private struct */
10687737d5c6SDave Liu 	uec->uec_regs = uec_regs;
10697737d5c6SDave Liu 
10707737d5c6SDave Liu 	/* Init UPSMR, enable hardware statistics (UCC) */
10717737d5c6SDave Liu 	out_be32(&uec->uccf->uf_regs->upsmr, UPSMR_INIT_VALUE);
10727737d5c6SDave Liu 
10737737d5c6SDave Liu 	/* Init MACCFG1, flow control disable, disable Tx and Rx */
10747737d5c6SDave Liu 	out_be32(&uec_regs->maccfg1, MACCFG1_INIT_VALUE);
10757737d5c6SDave Liu 
10767737d5c6SDave Liu 	/* Init MACCFG2, length check, MAC PAD and CRC enable */
10777737d5c6SDave Liu 	out_be32(&uec_regs->maccfg2, MACCFG2_INIT_VALUE);
10787737d5c6SDave Liu 
10797737d5c6SDave Liu 	/* Setup MAC interface mode */
10807737d5c6SDave Liu 	uec_set_mac_if_mode(uec, uec_info->enet_interface);
10817737d5c6SDave Liu 
1082da9d4610SAndy Fleming 	/* Setup MII management base */
1083da9d4610SAndy Fleming #ifndef CONFIG_eTSEC_MDIO_BUS
1084da9d4610SAndy Fleming 	uec->uec_mii_regs = (uec_mii_t *)(&uec_regs->miimcfg);
1085da9d4610SAndy Fleming #else
1086da9d4610SAndy Fleming 	uec->uec_mii_regs = (uec_mii_t *) CONFIG_MIIM_ADDRESS;
1087da9d4610SAndy Fleming #endif
1088da9d4610SAndy Fleming 
10897737d5c6SDave Liu 	/* Setup MII master clock source */
10907737d5c6SDave Liu 	qe_set_mii_clk_src(uec_info->uf_info.ucc_num);
10917737d5c6SDave Liu 
10927737d5c6SDave Liu 	/* Setup UTBIPAR */
10937737d5c6SDave Liu 	utbipar = in_be32(&uec_regs->utbipar);
10947737d5c6SDave Liu 	utbipar &= ~UTBIPAR_PHY_ADDRESS_MASK;
10957737d5c6SDave Liu 	enet_interface = uec->uec_info->enet_interface;
10967737d5c6SDave Liu 	if (enet_interface == ENET_1000_TBI ||
10977737d5c6SDave Liu 		 enet_interface == ENET_1000_RTBI) {
10987737d5c6SDave Liu 		utbipar |=  (uec_info->phy_address + uec_info->uf_info.ucc_num)
10997737d5c6SDave Liu 						 << UTBIPAR_PHY_ADDRESS_SHIFT;
11007737d5c6SDave Liu 	} else {
11017737d5c6SDave Liu 		utbipar |=  (0x10 + uec_info->uf_info.ucc_num)
11027737d5c6SDave Liu 						 << UTBIPAR_PHY_ADDRESS_SHIFT;
11037737d5c6SDave Liu 	}
11047737d5c6SDave Liu 
11057737d5c6SDave Liu 	out_be32(&uec_regs->utbipar, utbipar);
11067737d5c6SDave Liu 
11077737d5c6SDave Liu 	/* Allocate Tx BDs */
11087737d5c6SDave Liu 	length = ((uec_info->tx_bd_ring_len * SIZEOFBD) /
11097737d5c6SDave Liu 		 UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) *
11107737d5c6SDave Liu 		 UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
11117737d5c6SDave Liu 	if ((uec_info->tx_bd_ring_len * SIZEOFBD) %
11127737d5c6SDave Liu 		 UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) {
11137737d5c6SDave Liu 		length += UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
11147737d5c6SDave Liu 	}
11157737d5c6SDave Liu 
11167737d5c6SDave Liu 	align = UEC_TX_BD_RING_ALIGNMENT;
11177737d5c6SDave Liu 	uec->tx_bd_ring_offset = (u32)malloc((u32)(length + align));
11187737d5c6SDave Liu 	if (uec->tx_bd_ring_offset != 0) {
11197737d5c6SDave Liu 		uec->p_tx_bd_ring = (u8 *)((uec->tx_bd_ring_offset + align)
11207737d5c6SDave Liu 						 & ~(align - 1));
11217737d5c6SDave Liu 	}
11227737d5c6SDave Liu 
11237737d5c6SDave Liu 	/* Zero all of Tx BDs */
11247737d5c6SDave Liu 	memset((void *)(uec->tx_bd_ring_offset), 0, length + align);
11257737d5c6SDave Liu 
11267737d5c6SDave Liu 	/* Allocate Rx BDs */
11277737d5c6SDave Liu 	length = uec_info->rx_bd_ring_len * SIZEOFBD;
11287737d5c6SDave Liu 	align = UEC_RX_BD_RING_ALIGNMENT;
11297737d5c6SDave Liu 	uec->rx_bd_ring_offset = (u32)(malloc((u32)(length + align)));
11307737d5c6SDave Liu 	if (uec->rx_bd_ring_offset != 0) {
11317737d5c6SDave Liu 		uec->p_rx_bd_ring = (u8 *)((uec->rx_bd_ring_offset + align)
11327737d5c6SDave Liu 							 & ~(align - 1));
11337737d5c6SDave Liu 	}
11347737d5c6SDave Liu 
11357737d5c6SDave Liu 	/* Zero all of Rx BDs */
11367737d5c6SDave Liu 	memset((void *)(uec->rx_bd_ring_offset), 0, length + align);
11377737d5c6SDave Liu 
11387737d5c6SDave Liu 	/* Allocate Rx buffer */
11397737d5c6SDave Liu 	length = uec_info->rx_bd_ring_len * MAX_RXBUF_LEN;
11407737d5c6SDave Liu 	align = UEC_RX_DATA_BUF_ALIGNMENT;
11417737d5c6SDave Liu 	uec->rx_buf_offset = (u32)malloc(length + align);
11427737d5c6SDave Liu 	if (uec->rx_buf_offset != 0) {
11437737d5c6SDave Liu 		uec->p_rx_buf = (u8 *)((uec->rx_buf_offset + align)
11447737d5c6SDave Liu 						 & ~(align - 1));
11457737d5c6SDave Liu 	}
11467737d5c6SDave Liu 
11477737d5c6SDave Liu 	/* Zero all of the Rx buffer */
11487737d5c6SDave Liu 	memset((void *)(uec->rx_buf_offset), 0, length + align);
11497737d5c6SDave Liu 
11507737d5c6SDave Liu 	/* Init TxBD ring */
11517737d5c6SDave Liu 	bd = (qe_bd_t *)uec->p_tx_bd_ring;
11527737d5c6SDave Liu 	uec->txBd = bd;
11537737d5c6SDave Liu 
11547737d5c6SDave Liu 	for (i = 0; i < uec_info->tx_bd_ring_len; i++) {
11557737d5c6SDave Liu 		BD_DATA_CLEAR(bd);
11567737d5c6SDave Liu 		BD_STATUS_SET(bd, 0);
11577737d5c6SDave Liu 		BD_LENGTH_SET(bd, 0);
11587737d5c6SDave Liu 		bd ++;
11597737d5c6SDave Liu 	}
11607737d5c6SDave Liu 	BD_STATUS_SET((--bd), TxBD_WRAP);
11617737d5c6SDave Liu 
11627737d5c6SDave Liu 	/* Init RxBD ring */
11637737d5c6SDave Liu 	bd = (qe_bd_t *)uec->p_rx_bd_ring;
11647737d5c6SDave Liu 	uec->rxBd = bd;
11657737d5c6SDave Liu 	buf = uec->p_rx_buf;
11667737d5c6SDave Liu 	for (i = 0; i < uec_info->rx_bd_ring_len; i++) {
11677737d5c6SDave Liu 		BD_DATA_SET(bd, buf);
11687737d5c6SDave Liu 		BD_LENGTH_SET(bd, 0);
11697737d5c6SDave Liu 		BD_STATUS_SET(bd, RxBD_EMPTY);
11707737d5c6SDave Liu 		buf += MAX_RXBUF_LEN;
11717737d5c6SDave Liu 		bd ++;
11727737d5c6SDave Liu 	}
11737737d5c6SDave Liu 	BD_STATUS_SET((--bd), RxBD_WRAP | RxBD_EMPTY);
11747737d5c6SDave Liu 
11757737d5c6SDave Liu 	/* Init global Tx parameter RAM */
11767737d5c6SDave Liu 	uec_init_tx_parameter(uec, num_threads_tx);
11777737d5c6SDave Liu 
11787737d5c6SDave Liu 	/* Init global Rx parameter RAM */
11797737d5c6SDave Liu 	uec_init_rx_parameter(uec, num_threads_rx);
11807737d5c6SDave Liu 
11817737d5c6SDave Liu 	/* Init ethernet Tx and Rx parameter command */
11827737d5c6SDave Liu 	if (uec_issue_init_enet_rxtx_cmd(uec, num_threads_tx,
11837737d5c6SDave Liu 					 num_threads_rx)) {
11847737d5c6SDave Liu 		printf("%s issue init enet cmd failed\n", __FUNCTION__);
11857737d5c6SDave Liu 		return -ENOMEM;
11867737d5c6SDave Liu 	}
11877737d5c6SDave Liu 
11887737d5c6SDave Liu 	return 0;
11897737d5c6SDave Liu }
11907737d5c6SDave Liu 
11917737d5c6SDave Liu static int uec_init(struct eth_device* dev, bd_t *bd)
11927737d5c6SDave Liu {
11937737d5c6SDave Liu 	uec_private_t		*uec;
1194ee62ed32SKim Phillips 	int			err, i;
1195ee62ed32SKim Phillips 	struct phy_info         *curphy;
11967737d5c6SDave Liu 
11977737d5c6SDave Liu 	uec = (uec_private_t *)dev->priv;
11987737d5c6SDave Liu 
11997737d5c6SDave Liu 	if (uec->the_first_run == 0) {
1200ee62ed32SKim Phillips 		err = init_phy(dev);
1201ee62ed32SKim Phillips 		if (err) {
1202ee62ed32SKim Phillips 			printf("%s: Cannot initialize PHY, aborting.\n",
1203ee62ed32SKim Phillips 			       dev->name);
1204ee62ed32SKim Phillips 			return err;
1205ee62ed32SKim Phillips 		}
1206ee62ed32SKim Phillips 
1207ee62ed32SKim Phillips 		curphy = uec->mii_info->phyinfo;
1208ee62ed32SKim Phillips 
1209ee62ed32SKim Phillips 		if (curphy->config_aneg) {
1210ee62ed32SKim Phillips 			err = curphy->config_aneg(uec->mii_info);
1211ee62ed32SKim Phillips 			if (err) {
1212ee62ed32SKim Phillips 				printf("%s: Can't negotiate PHY\n", dev->name);
1213ee62ed32SKim Phillips 				return err;
1214ee62ed32SKim Phillips 			}
1215ee62ed32SKim Phillips 		}
1216ee62ed32SKim Phillips 
1217ee62ed32SKim Phillips 		/* Give PHYs up to 5 sec to report a link */
1218ee62ed32SKim Phillips 		i = 50;
1219ee62ed32SKim Phillips 		do {
1220ee62ed32SKim Phillips 			err = curphy->read_status(uec->mii_info);
1221ee62ed32SKim Phillips 			udelay(100000);
1222ee62ed32SKim Phillips 		} while (((i-- > 0) && !uec->mii_info->link) || err);
1223ee62ed32SKim Phillips 
1224ee62ed32SKim Phillips 		if (err || i <= 0)
1225ee62ed32SKim Phillips 			printf("warning: %s: timeout on PHY link\n", dev->name);
1226ee62ed32SKim Phillips 
1227ee62ed32SKim Phillips 		uec->the_first_run = 1;
1228ee62ed32SKim Phillips 	}
1229ee62ed32SKim Phillips 
12307737d5c6SDave Liu 	/* Set up the MAC address */
12317737d5c6SDave Liu 	if (dev->enetaddr[0] & 0x01) {
12327737d5c6SDave Liu 		printf("%s: MacAddress is multcast address\n",
12337737d5c6SDave Liu 			 __FUNCTION__);
1234422b1a01SBen Warren 		return -1;
12357737d5c6SDave Liu 	}
12367737d5c6SDave Liu 	uec_set_mac_address(uec, dev->enetaddr);
1237ee62ed32SKim Phillips 
12387737d5c6SDave Liu 
12397737d5c6SDave Liu 	err = uec_open(uec, COMM_DIR_RX_AND_TX);
12407737d5c6SDave Liu 	if (err) {
12417737d5c6SDave Liu 		printf("%s: cannot enable UEC device\n", dev->name);
1242422b1a01SBen Warren 		return -1;
12437737d5c6SDave Liu 	}
12447737d5c6SDave Liu 
1245ee62ed32SKim Phillips 	phy_change(dev);
1246ee62ed32SKim Phillips 
1247422b1a01SBen Warren 	return (uec->mii_info->link ? 0 : -1);
12487737d5c6SDave Liu }
12497737d5c6SDave Liu 
12507737d5c6SDave Liu static void uec_halt(struct eth_device* dev)
12517737d5c6SDave Liu {
12527737d5c6SDave Liu 	uec_private_t	*uec = (uec_private_t *)dev->priv;
12537737d5c6SDave Liu 	uec_stop(uec, COMM_DIR_RX_AND_TX);
12547737d5c6SDave Liu }
12557737d5c6SDave Liu 
12567737d5c6SDave Liu static int uec_send(struct eth_device* dev, volatile void *buf, int len)
12577737d5c6SDave Liu {
12587737d5c6SDave Liu 	uec_private_t		*uec;
12597737d5c6SDave Liu 	ucc_fast_private_t	*uccf;
12607737d5c6SDave Liu 	volatile qe_bd_t	*bd;
1261ddd02492SDave Liu 	u16			status;
12627737d5c6SDave Liu 	int			i;
12637737d5c6SDave Liu 	int			result = 0;
12647737d5c6SDave Liu 
12657737d5c6SDave Liu 	uec = (uec_private_t *)dev->priv;
12667737d5c6SDave Liu 	uccf = uec->uccf;
12677737d5c6SDave Liu 	bd = uec->txBd;
12687737d5c6SDave Liu 
12697737d5c6SDave Liu 	/* Find an empty TxBD */
1270ddd02492SDave Liu 	for (i = 0; bd->status & TxBD_READY; i++) {
12717737d5c6SDave Liu 		if (i > 0x100000) {
12727737d5c6SDave Liu 			printf("%s: tx buffer not ready\n", dev->name);
12737737d5c6SDave Liu 			return result;
12747737d5c6SDave Liu 		}
12757737d5c6SDave Liu 	}
12767737d5c6SDave Liu 
12777737d5c6SDave Liu 	/* Init TxBD */
12787737d5c6SDave Liu 	BD_DATA_SET(bd, buf);
12797737d5c6SDave Liu 	BD_LENGTH_SET(bd, len);
1280a28899c9SEmilian Medve 	status = bd->status;
12817737d5c6SDave Liu 	status &= BD_WRAP;
12827737d5c6SDave Liu 	status |= (TxBD_READY | TxBD_LAST);
12837737d5c6SDave Liu 	BD_STATUS_SET(bd, status);
12847737d5c6SDave Liu 
12857737d5c6SDave Liu 	/* Tell UCC to transmit the buffer */
12867737d5c6SDave Liu 	ucc_fast_transmit_on_demand(uccf);
12877737d5c6SDave Liu 
12887737d5c6SDave Liu 	/* Wait for buffer to be transmitted */
1289ddd02492SDave Liu 	for (i = 0; bd->status & TxBD_READY; i++) {
12907737d5c6SDave Liu 		if (i > 0x100000) {
12917737d5c6SDave Liu 			printf("%s: tx error\n", dev->name);
12927737d5c6SDave Liu 			return result;
12937737d5c6SDave Liu 		}
12947737d5c6SDave Liu 	}
12957737d5c6SDave Liu 
12967737d5c6SDave Liu 	/* Ok, the buffer be transimitted */
12977737d5c6SDave Liu 	BD_ADVANCE(bd, status, uec->p_tx_bd_ring);
12987737d5c6SDave Liu 	uec->txBd = bd;
12997737d5c6SDave Liu 	result = 1;
13007737d5c6SDave Liu 
13017737d5c6SDave Liu 	return result;
13027737d5c6SDave Liu }
13037737d5c6SDave Liu 
13047737d5c6SDave Liu static int uec_recv(struct eth_device* dev)
13057737d5c6SDave Liu {
13067737d5c6SDave Liu 	uec_private_t		*uec = dev->priv;
13077737d5c6SDave Liu 	volatile qe_bd_t	*bd;
1308ddd02492SDave Liu 	u16			status;
13097737d5c6SDave Liu 	u16			len;
13107737d5c6SDave Liu 	u8			*data;
13117737d5c6SDave Liu 
13127737d5c6SDave Liu 	bd = uec->rxBd;
1313ddd02492SDave Liu 	status = bd->status;
13147737d5c6SDave Liu 
13157737d5c6SDave Liu 	while (!(status & RxBD_EMPTY)) {
13167737d5c6SDave Liu 		if (!(status & RxBD_ERROR)) {
13177737d5c6SDave Liu 			data = BD_DATA(bd);
13187737d5c6SDave Liu 			len = BD_LENGTH(bd);
13197737d5c6SDave Liu 			NetReceive(data, len);
13207737d5c6SDave Liu 		} else {
13217737d5c6SDave Liu 			printf("%s: Rx error\n", dev->name);
13227737d5c6SDave Liu 		}
13237737d5c6SDave Liu 		status &= BD_CLEAN;
13247737d5c6SDave Liu 		BD_LENGTH_SET(bd, 0);
13257737d5c6SDave Liu 		BD_STATUS_SET(bd, status | RxBD_EMPTY);
13267737d5c6SDave Liu 		BD_ADVANCE(bd, status, uec->p_rx_bd_ring);
1327ddd02492SDave Liu 		status = bd->status;
13287737d5c6SDave Liu 	}
13297737d5c6SDave Liu 	uec->rxBd = bd;
13307737d5c6SDave Liu 
13317737d5c6SDave Liu 	return 1;
13327737d5c6SDave Liu }
13337737d5c6SDave Liu 
13347737d5c6SDave Liu int uec_initialize(int index)
13357737d5c6SDave Liu {
13367737d5c6SDave Liu 	struct eth_device	*dev;
13377737d5c6SDave Liu 	int			i;
13387737d5c6SDave Liu 	uec_private_t		*uec;
13397737d5c6SDave Liu 	uec_info_t		*uec_info;
13407737d5c6SDave Liu 	int			err;
13417737d5c6SDave Liu 
13427737d5c6SDave Liu 	dev = (struct eth_device *)malloc(sizeof(struct eth_device));
13437737d5c6SDave Liu 	if (!dev)
13447737d5c6SDave Liu 		return 0;
13457737d5c6SDave Liu 	memset(dev, 0, sizeof(struct eth_device));
13467737d5c6SDave Liu 
13477737d5c6SDave Liu 	/* Allocate the UEC private struct */
13487737d5c6SDave Liu 	uec = (uec_private_t *)malloc(sizeof(uec_private_t));
13497737d5c6SDave Liu 	if (!uec) {
13507737d5c6SDave Liu 		return -ENOMEM;
13517737d5c6SDave Liu 	}
13527737d5c6SDave Liu 	memset(uec, 0, sizeof(uec_private_t));
13537737d5c6SDave Liu 
13547737d5c6SDave Liu 	/* Init UEC private struct, they come from board.h */
135506c428bcSDave Liu 	uec_info = NULL;
13567737d5c6SDave Liu 	if (index == 0) {
13577737d5c6SDave Liu #ifdef CONFIG_UEC_ETH1
13587737d5c6SDave Liu 		uec_info = &eth1_uec_info;
13597737d5c6SDave Liu #endif
13607737d5c6SDave Liu 	} else if (index == 1) {
13617737d5c6SDave Liu #ifdef CONFIG_UEC_ETH2
13627737d5c6SDave Liu 		uec_info = &eth2_uec_info;
13637737d5c6SDave Liu #endif
1364ccf21c31SJoakim Tjernlund 	} else if (index == 2) {
1365ccf21c31SJoakim Tjernlund #ifdef CONFIG_UEC_ETH3
1366ccf21c31SJoakim Tjernlund 		uec_info = &eth3_uec_info;
1367ccf21c31SJoakim Tjernlund #endif
13682465665bSDavid Saada 	} else if (index == 3) {
13692465665bSDavid Saada #ifdef CONFIG_UEC_ETH4
13702465665bSDavid Saada 		uec_info = &eth4_uec_info;
13712465665bSDavid Saada #endif
13727737d5c6SDave Liu 	} else {
13737737d5c6SDave Liu 		printf("%s: index is illegal.\n", __FUNCTION__);
13747737d5c6SDave Liu 		return -EINVAL;
13757737d5c6SDave Liu 	}
13767737d5c6SDave Liu 
1377d5d28fe4SDavid Saada 	devlist[index] = dev;
1378d5d28fe4SDavid Saada 
13797737d5c6SDave Liu 	uec->uec_info = uec_info;
13807737d5c6SDave Liu 
13817737d5c6SDave Liu 	sprintf(dev->name, "FSL UEC%d", index);
13827737d5c6SDave Liu 	dev->iobase = 0;
13837737d5c6SDave Liu 	dev->priv = (void *)uec;
13847737d5c6SDave Liu 	dev->init = uec_init;
13857737d5c6SDave Liu 	dev->halt = uec_halt;
13867737d5c6SDave Liu 	dev->send = uec_send;
13877737d5c6SDave Liu 	dev->recv = uec_recv;
13887737d5c6SDave Liu 
13897737d5c6SDave Liu 	/* Clear the ethnet address */
13907737d5c6SDave Liu 	for (i = 0; i < 6; i++)
13917737d5c6SDave Liu 		dev->enetaddr[i] = 0;
13927737d5c6SDave Liu 
13937737d5c6SDave Liu 	eth_register(dev);
13947737d5c6SDave Liu 
13957737d5c6SDave Liu 	err = uec_startup(uec);
13967737d5c6SDave Liu 	if (err) {
13977737d5c6SDave Liu 		printf("%s: Cannot configure net device, aborting.",dev->name);
13987737d5c6SDave Liu 		return err;
13997737d5c6SDave Liu 	}
14007737d5c6SDave Liu 
1401d5d28fe4SDavid Saada #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
1402d5d28fe4SDavid Saada 	&& !defined(BITBANGMII)
1403d5d28fe4SDavid Saada 	miiphy_register(dev->name, uec_miiphy_read, uec_miiphy_write);
1404d5d28fe4SDavid Saada #endif
1405d5d28fe4SDavid Saada 
14067737d5c6SDave Liu 	return 1;
14077737d5c6SDave Liu }
1408