17737d5c6SDave Liu /* 27211fbfaSHaiying Wang * Copyright (C) 2006-2009 Freescale Semiconductor, Inc. 37737d5c6SDave Liu * 47737d5c6SDave Liu * Dave Liu <daveliu@freescale.com> 57737d5c6SDave Liu * 67737d5c6SDave Liu * This program is free software; you can redistribute it and/or 77737d5c6SDave Liu * modify it under the terms of the GNU General Public License as 87737d5c6SDave Liu * published by the Free Software Foundation; either version 2 of 97737d5c6SDave Liu * the License, or (at your option) any later version. 107737d5c6SDave Liu * 117737d5c6SDave Liu * This program is distributed in the hope that it will be useful, 127737d5c6SDave Liu * but WITHOUT ANY WARRANTY; without even the implied warranty of 137737d5c6SDave Liu * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 147737d5c6SDave Liu * GNU General Public License for more details. 157737d5c6SDave Liu * 167737d5c6SDave Liu * You should have received a copy of the GNU General Public License 177737d5c6SDave Liu * along with this program; if not, write to the Free Software 187737d5c6SDave Liu * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 197737d5c6SDave Liu * MA 02111-1307 USA 207737d5c6SDave Liu */ 217737d5c6SDave Liu 227737d5c6SDave Liu #include "common.h" 237737d5c6SDave Liu #include "net.h" 247737d5c6SDave Liu #include "malloc.h" 257737d5c6SDave Liu #include "asm/errno.h" 267737d5c6SDave Liu #include "asm/io.h" 277737d5c6SDave Liu #include "asm/immap_qe.h" 287737d5c6SDave Liu #include "qe.h" 297737d5c6SDave Liu #include "uccf.h" 307737d5c6SDave Liu #include "uec.h" 317737d5c6SDave Liu #include "uec_phy.h" 32d5d28fe4SDavid Saada #include "miiphy.h" 337737d5c6SDave Liu 341a951937SRichard Retanubun /* Default UTBIPAR SMI address */ 351a951937SRichard Retanubun #ifndef CONFIG_UTBIPAR_INIT_TBIPA 361a951937SRichard Retanubun #define CONFIG_UTBIPAR_INIT_TBIPA 0x1F 371a951937SRichard Retanubun #endif 381a951937SRichard Retanubun 398e55258fSHaiying Wang static uec_info_t uec_info[] = { 407737d5c6SDave Liu #ifdef CONFIG_UEC_ETH1 418e55258fSHaiying Wang STD_UEC_INFO(1), /* UEC1 */ 427737d5c6SDave Liu #endif 437737d5c6SDave Liu #ifdef CONFIG_UEC_ETH2 448e55258fSHaiying Wang STD_UEC_INFO(2), /* UEC2 */ 457737d5c6SDave Liu #endif 46ccf21c31SJoakim Tjernlund #ifdef CONFIG_UEC_ETH3 478e55258fSHaiying Wang STD_UEC_INFO(3), /* UEC3 */ 48ccf21c31SJoakim Tjernlund #endif 492465665bSDavid Saada #ifdef CONFIG_UEC_ETH4 508e55258fSHaiying Wang STD_UEC_INFO(4), /* UEC4 */ 512465665bSDavid Saada #endif 52c68a05feSrichardretanubun #ifdef CONFIG_UEC_ETH5 538e55258fSHaiying Wang STD_UEC_INFO(5), /* UEC5 */ 54c68a05feSrichardretanubun #endif 55c68a05feSrichardretanubun #ifdef CONFIG_UEC_ETH6 568e55258fSHaiying Wang STD_UEC_INFO(6), /* UEC6 */ 57c68a05feSrichardretanubun #endif 588e55258fSHaiying Wang #ifdef CONFIG_UEC_ETH7 598e55258fSHaiying Wang STD_UEC_INFO(7), /* UEC7 */ 607211fbfaSHaiying Wang #endif 618e55258fSHaiying Wang #ifdef CONFIG_UEC_ETH8 628e55258fSHaiying Wang STD_UEC_INFO(8), /* UEC8 */ 638e55258fSHaiying Wang #endif 64c68a05feSrichardretanubun }; 65ccf21c31SJoakim Tjernlund 668e55258fSHaiying Wang #define MAXCONTROLLERS (8) 67d5d28fe4SDavid Saada 68d5d28fe4SDavid Saada static struct eth_device *devlist[MAXCONTROLLERS]; 69d5d28fe4SDavid Saada 70d5d28fe4SDavid Saada u16 phy_read (struct uec_mii_info *mii_info, u16 regnum); 71d5d28fe4SDavid Saada void phy_write (struct uec_mii_info *mii_info, u16 regnum, u16 val); 72d5d28fe4SDavid Saada 737737d5c6SDave Liu static int uec_mac_enable(uec_private_t *uec, comm_dir_e mode) 747737d5c6SDave Liu { 757737d5c6SDave Liu uec_t *uec_regs; 767737d5c6SDave Liu u32 maccfg1; 777737d5c6SDave Liu 787737d5c6SDave Liu if (!uec) { 797737d5c6SDave Liu printf("%s: uec not initial\n", __FUNCTION__); 807737d5c6SDave Liu return -EINVAL; 817737d5c6SDave Liu } 827737d5c6SDave Liu uec_regs = uec->uec_regs; 837737d5c6SDave Liu 847737d5c6SDave Liu maccfg1 = in_be32(&uec_regs->maccfg1); 857737d5c6SDave Liu 867737d5c6SDave Liu if (mode & COMM_DIR_TX) { 877737d5c6SDave Liu maccfg1 |= MACCFG1_ENABLE_TX; 887737d5c6SDave Liu out_be32(&uec_regs->maccfg1, maccfg1); 897737d5c6SDave Liu uec->mac_tx_enabled = 1; 907737d5c6SDave Liu } 917737d5c6SDave Liu 927737d5c6SDave Liu if (mode & COMM_DIR_RX) { 937737d5c6SDave Liu maccfg1 |= MACCFG1_ENABLE_RX; 947737d5c6SDave Liu out_be32(&uec_regs->maccfg1, maccfg1); 957737d5c6SDave Liu uec->mac_rx_enabled = 1; 967737d5c6SDave Liu } 977737d5c6SDave Liu 987737d5c6SDave Liu return 0; 997737d5c6SDave Liu } 1007737d5c6SDave Liu 1017737d5c6SDave Liu static int uec_mac_disable(uec_private_t *uec, comm_dir_e mode) 1027737d5c6SDave Liu { 1037737d5c6SDave Liu uec_t *uec_regs; 1047737d5c6SDave Liu u32 maccfg1; 1057737d5c6SDave Liu 1067737d5c6SDave Liu if (!uec) { 1077737d5c6SDave Liu printf("%s: uec not initial\n", __FUNCTION__); 1087737d5c6SDave Liu return -EINVAL; 1097737d5c6SDave Liu } 1107737d5c6SDave Liu uec_regs = uec->uec_regs; 1117737d5c6SDave Liu 1127737d5c6SDave Liu maccfg1 = in_be32(&uec_regs->maccfg1); 1137737d5c6SDave Liu 1147737d5c6SDave Liu if (mode & COMM_DIR_TX) { 1157737d5c6SDave Liu maccfg1 &= ~MACCFG1_ENABLE_TX; 1167737d5c6SDave Liu out_be32(&uec_regs->maccfg1, maccfg1); 1177737d5c6SDave Liu uec->mac_tx_enabled = 0; 1187737d5c6SDave Liu } 1197737d5c6SDave Liu 1207737d5c6SDave Liu if (mode & COMM_DIR_RX) { 1217737d5c6SDave Liu maccfg1 &= ~MACCFG1_ENABLE_RX; 1227737d5c6SDave Liu out_be32(&uec_regs->maccfg1, maccfg1); 1237737d5c6SDave Liu uec->mac_rx_enabled = 0; 1247737d5c6SDave Liu } 1257737d5c6SDave Liu 1267737d5c6SDave Liu return 0; 1277737d5c6SDave Liu } 1287737d5c6SDave Liu 1297737d5c6SDave Liu static int uec_graceful_stop_tx(uec_private_t *uec) 1307737d5c6SDave Liu { 1317737d5c6SDave Liu ucc_fast_t *uf_regs; 1327737d5c6SDave Liu u32 cecr_subblock; 1337737d5c6SDave Liu u32 ucce; 1347737d5c6SDave Liu 1357737d5c6SDave Liu if (!uec || !uec->uccf) { 1367737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 1377737d5c6SDave Liu return -EINVAL; 1387737d5c6SDave Liu } 1397737d5c6SDave Liu 1407737d5c6SDave Liu uf_regs = uec->uccf->uf_regs; 1417737d5c6SDave Liu 1427737d5c6SDave Liu /* Clear the grace stop event */ 1437737d5c6SDave Liu out_be32(&uf_regs->ucce, UCCE_GRA); 1447737d5c6SDave Liu 1457737d5c6SDave Liu /* Issue host command */ 1467737d5c6SDave Liu cecr_subblock = 1477737d5c6SDave Liu ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num); 1487737d5c6SDave Liu qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock, 1497737d5c6SDave Liu (u8)QE_CR_PROTOCOL_ETHERNET, 0); 1507737d5c6SDave Liu 1517737d5c6SDave Liu /* Wait for command to complete */ 1527737d5c6SDave Liu do { 1537737d5c6SDave Liu ucce = in_be32(&uf_regs->ucce); 1547737d5c6SDave Liu } while (! (ucce & UCCE_GRA)); 1557737d5c6SDave Liu 1567737d5c6SDave Liu uec->grace_stopped_tx = 1; 1577737d5c6SDave Liu 1587737d5c6SDave Liu return 0; 1597737d5c6SDave Liu } 1607737d5c6SDave Liu 1617737d5c6SDave Liu static int uec_graceful_stop_rx(uec_private_t *uec) 1627737d5c6SDave Liu { 1637737d5c6SDave Liu u32 cecr_subblock; 1647737d5c6SDave Liu u8 ack; 1657737d5c6SDave Liu 1667737d5c6SDave Liu if (!uec) { 1677737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 1687737d5c6SDave Liu return -EINVAL; 1697737d5c6SDave Liu } 1707737d5c6SDave Liu 1717737d5c6SDave Liu if (!uec->p_rx_glbl_pram) { 1727737d5c6SDave Liu printf("%s: No init rx global parameter\n", __FUNCTION__); 1737737d5c6SDave Liu return -EINVAL; 1747737d5c6SDave Liu } 1757737d5c6SDave Liu 1767737d5c6SDave Liu /* Clear acknowledge bit */ 1777737d5c6SDave Liu ack = uec->p_rx_glbl_pram->rxgstpack; 1787737d5c6SDave Liu ack &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX; 1797737d5c6SDave Liu uec->p_rx_glbl_pram->rxgstpack = ack; 1807737d5c6SDave Liu 1817737d5c6SDave Liu /* Keep issuing cmd and checking ack bit until it is asserted */ 1827737d5c6SDave Liu do { 1837737d5c6SDave Liu /* Issue host command */ 1847737d5c6SDave Liu cecr_subblock = 1857737d5c6SDave Liu ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num); 1867737d5c6SDave Liu qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock, 1877737d5c6SDave Liu (u8)QE_CR_PROTOCOL_ETHERNET, 0); 1887737d5c6SDave Liu ack = uec->p_rx_glbl_pram->rxgstpack; 1897737d5c6SDave Liu } while (! (ack & GRACEFUL_STOP_ACKNOWLEDGE_RX )); 1907737d5c6SDave Liu 1917737d5c6SDave Liu uec->grace_stopped_rx = 1; 1927737d5c6SDave Liu 1937737d5c6SDave Liu return 0; 1947737d5c6SDave Liu } 1957737d5c6SDave Liu 1967737d5c6SDave Liu static int uec_restart_tx(uec_private_t *uec) 1977737d5c6SDave Liu { 1987737d5c6SDave Liu u32 cecr_subblock; 1997737d5c6SDave Liu 2007737d5c6SDave Liu if (!uec || !uec->uec_info) { 2017737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 2027737d5c6SDave Liu return -EINVAL; 2037737d5c6SDave Liu } 2047737d5c6SDave Liu 2057737d5c6SDave Liu cecr_subblock = 2067737d5c6SDave Liu ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num); 2077737d5c6SDave Liu qe_issue_cmd(QE_RESTART_TX, cecr_subblock, 2087737d5c6SDave Liu (u8)QE_CR_PROTOCOL_ETHERNET, 0); 2097737d5c6SDave Liu 2107737d5c6SDave Liu uec->grace_stopped_tx = 0; 2117737d5c6SDave Liu 2127737d5c6SDave Liu return 0; 2137737d5c6SDave Liu } 2147737d5c6SDave Liu 2157737d5c6SDave Liu static int uec_restart_rx(uec_private_t *uec) 2167737d5c6SDave Liu { 2177737d5c6SDave Liu u32 cecr_subblock; 2187737d5c6SDave Liu 2197737d5c6SDave Liu if (!uec || !uec->uec_info) { 2207737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 2217737d5c6SDave Liu return -EINVAL; 2227737d5c6SDave Liu } 2237737d5c6SDave Liu 2247737d5c6SDave Liu cecr_subblock = 2257737d5c6SDave Liu ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num); 2267737d5c6SDave Liu qe_issue_cmd(QE_RESTART_RX, cecr_subblock, 2277737d5c6SDave Liu (u8)QE_CR_PROTOCOL_ETHERNET, 0); 2287737d5c6SDave Liu 2297737d5c6SDave Liu uec->grace_stopped_rx = 0; 2307737d5c6SDave Liu 2317737d5c6SDave Liu return 0; 2327737d5c6SDave Liu } 2337737d5c6SDave Liu 2347737d5c6SDave Liu static int uec_open(uec_private_t *uec, comm_dir_e mode) 2357737d5c6SDave Liu { 2367737d5c6SDave Liu ucc_fast_private_t *uccf; 2377737d5c6SDave Liu 2387737d5c6SDave Liu if (!uec || !uec->uccf) { 2397737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 2407737d5c6SDave Liu return -EINVAL; 2417737d5c6SDave Liu } 2427737d5c6SDave Liu uccf = uec->uccf; 2437737d5c6SDave Liu 2447737d5c6SDave Liu /* check if the UCC number is in range. */ 2457737d5c6SDave Liu if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) { 2467737d5c6SDave Liu printf("%s: ucc_num out of range.\n", __FUNCTION__); 2477737d5c6SDave Liu return -EINVAL; 2487737d5c6SDave Liu } 2497737d5c6SDave Liu 2507737d5c6SDave Liu /* Enable MAC */ 2517737d5c6SDave Liu uec_mac_enable(uec, mode); 2527737d5c6SDave Liu 2537737d5c6SDave Liu /* Enable UCC fast */ 2547737d5c6SDave Liu ucc_fast_enable(uccf, mode); 2557737d5c6SDave Liu 2567737d5c6SDave Liu /* RISC microcode start */ 2577737d5c6SDave Liu if ((mode & COMM_DIR_TX) && uec->grace_stopped_tx) { 2587737d5c6SDave Liu uec_restart_tx(uec); 2597737d5c6SDave Liu } 2607737d5c6SDave Liu if ((mode & COMM_DIR_RX) && uec->grace_stopped_rx) { 2617737d5c6SDave Liu uec_restart_rx(uec); 2627737d5c6SDave Liu } 2637737d5c6SDave Liu 2647737d5c6SDave Liu return 0; 2657737d5c6SDave Liu } 2667737d5c6SDave Liu 2677737d5c6SDave Liu static int uec_stop(uec_private_t *uec, comm_dir_e mode) 2687737d5c6SDave Liu { 2697737d5c6SDave Liu ucc_fast_private_t *uccf; 2707737d5c6SDave Liu 2717737d5c6SDave Liu if (!uec || !uec->uccf) { 2727737d5c6SDave Liu printf("%s: No handle passed.\n", __FUNCTION__); 2737737d5c6SDave Liu return -EINVAL; 2747737d5c6SDave Liu } 2757737d5c6SDave Liu uccf = uec->uccf; 2767737d5c6SDave Liu 2777737d5c6SDave Liu /* check if the UCC number is in range. */ 2787737d5c6SDave Liu if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) { 2797737d5c6SDave Liu printf("%s: ucc_num out of range.\n", __FUNCTION__); 2807737d5c6SDave Liu return -EINVAL; 2817737d5c6SDave Liu } 2827737d5c6SDave Liu /* Stop any transmissions */ 2837737d5c6SDave Liu if ((mode & COMM_DIR_TX) && !uec->grace_stopped_tx) { 2847737d5c6SDave Liu uec_graceful_stop_tx(uec); 2857737d5c6SDave Liu } 2867737d5c6SDave Liu /* Stop any receptions */ 2877737d5c6SDave Liu if ((mode & COMM_DIR_RX) && !uec->grace_stopped_rx) { 2887737d5c6SDave Liu uec_graceful_stop_rx(uec); 2897737d5c6SDave Liu } 2907737d5c6SDave Liu 2917737d5c6SDave Liu /* Disable the UCC fast */ 2927737d5c6SDave Liu ucc_fast_disable(uec->uccf, mode); 2937737d5c6SDave Liu 2947737d5c6SDave Liu /* Disable the MAC */ 2957737d5c6SDave Liu uec_mac_disable(uec, mode); 2967737d5c6SDave Liu 2977737d5c6SDave Liu return 0; 2987737d5c6SDave Liu } 2997737d5c6SDave Liu 3007737d5c6SDave Liu static int uec_set_mac_duplex(uec_private_t *uec, int duplex) 3017737d5c6SDave Liu { 3027737d5c6SDave Liu uec_t *uec_regs; 3037737d5c6SDave Liu u32 maccfg2; 3047737d5c6SDave Liu 3057737d5c6SDave Liu if (!uec) { 3067737d5c6SDave Liu printf("%s: uec not initial\n", __FUNCTION__); 3077737d5c6SDave Liu return -EINVAL; 3087737d5c6SDave Liu } 3097737d5c6SDave Liu uec_regs = uec->uec_regs; 3107737d5c6SDave Liu 3117737d5c6SDave Liu if (duplex == DUPLEX_HALF) { 3127737d5c6SDave Liu maccfg2 = in_be32(&uec_regs->maccfg2); 3137737d5c6SDave Liu maccfg2 &= ~MACCFG2_FDX; 3147737d5c6SDave Liu out_be32(&uec_regs->maccfg2, maccfg2); 3157737d5c6SDave Liu } 3167737d5c6SDave Liu 3177737d5c6SDave Liu if (duplex == DUPLEX_FULL) { 3187737d5c6SDave Liu maccfg2 = in_be32(&uec_regs->maccfg2); 3197737d5c6SDave Liu maccfg2 |= MACCFG2_FDX; 3207737d5c6SDave Liu out_be32(&uec_regs->maccfg2, maccfg2); 3217737d5c6SDave Liu } 3227737d5c6SDave Liu 3237737d5c6SDave Liu return 0; 3247737d5c6SDave Liu } 3257737d5c6SDave Liu 326582c55a0SHeiko Schocher static int uec_set_mac_if_mode(uec_private_t *uec, 327582c55a0SHeiko Schocher enet_interface_type_e if_mode, int speed) 3287737d5c6SDave Liu { 329582c55a0SHeiko Schocher enet_interface_type_e enet_if_mode; 3307737d5c6SDave Liu uec_info_t *uec_info; 3317737d5c6SDave Liu uec_t *uec_regs; 3327737d5c6SDave Liu u32 upsmr; 3337737d5c6SDave Liu u32 maccfg2; 3347737d5c6SDave Liu 3357737d5c6SDave Liu if (!uec) { 3367737d5c6SDave Liu printf("%s: uec not initial\n", __FUNCTION__); 3377737d5c6SDave Liu return -EINVAL; 3387737d5c6SDave Liu } 3397737d5c6SDave Liu 3407737d5c6SDave Liu uec_info = uec->uec_info; 3417737d5c6SDave Liu uec_regs = uec->uec_regs; 3427737d5c6SDave Liu enet_if_mode = if_mode; 3437737d5c6SDave Liu 3447737d5c6SDave Liu maccfg2 = in_be32(&uec_regs->maccfg2); 3457737d5c6SDave Liu maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK; 3467737d5c6SDave Liu 3477737d5c6SDave Liu upsmr = in_be32(&uec->uccf->uf_regs->upsmr); 3487737d5c6SDave Liu upsmr &= ~(UPSMR_RPM | UPSMR_TBIM | UPSMR_R10M | UPSMR_RMM); 3497737d5c6SDave Liu 350582c55a0SHeiko Schocher switch (speed) { 351582c55a0SHeiko Schocher case 10: 352582c55a0SHeiko Schocher maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE; 3537737d5c6SDave Liu switch (enet_if_mode) { 354582c55a0SHeiko Schocher case MII: 3557737d5c6SDave Liu break; 356582c55a0SHeiko Schocher case RGMII: 3577737d5c6SDave Liu upsmr |= (UPSMR_RPM | UPSMR_R10M); 3587737d5c6SDave Liu break; 359582c55a0SHeiko Schocher case RMII: 3607737d5c6SDave Liu upsmr |= (UPSMR_R10M | UPSMR_RMM); 3617737d5c6SDave Liu break; 362582c55a0SHeiko Schocher default: 363582c55a0SHeiko Schocher return -EINVAL; 364582c55a0SHeiko Schocher break; 365582c55a0SHeiko Schocher } 366582c55a0SHeiko Schocher break; 367582c55a0SHeiko Schocher case 100: 368582c55a0SHeiko Schocher maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE; 369582c55a0SHeiko Schocher switch (enet_if_mode) { 370582c55a0SHeiko Schocher case MII: 371582c55a0SHeiko Schocher break; 372582c55a0SHeiko Schocher case RGMII: 373582c55a0SHeiko Schocher upsmr |= UPSMR_RPM; 374582c55a0SHeiko Schocher break; 375582c55a0SHeiko Schocher case RMII: 376582c55a0SHeiko Schocher upsmr |= UPSMR_RMM; 377582c55a0SHeiko Schocher break; 378582c55a0SHeiko Schocher default: 379582c55a0SHeiko Schocher return -EINVAL; 380582c55a0SHeiko Schocher break; 381582c55a0SHeiko Schocher } 382582c55a0SHeiko Schocher break; 383582c55a0SHeiko Schocher case 1000: 384e8efef7cSHaiying Wang maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE; 385582c55a0SHeiko Schocher switch (enet_if_mode) { 386582c55a0SHeiko Schocher case GMII: 387582c55a0SHeiko Schocher break; 388582c55a0SHeiko Schocher case TBI: 389582c55a0SHeiko Schocher upsmr |= UPSMR_TBIM; 390582c55a0SHeiko Schocher break; 391582c55a0SHeiko Schocher case RTBI: 392582c55a0SHeiko Schocher upsmr |= (UPSMR_RPM | UPSMR_TBIM); 393582c55a0SHeiko Schocher break; 394582c55a0SHeiko Schocher case RGMII_RXID: 395582c55a0SHeiko Schocher case RGMII_ID: 396582c55a0SHeiko Schocher case RGMII: 397582c55a0SHeiko Schocher upsmr |= UPSMR_RPM; 398582c55a0SHeiko Schocher break; 399582c55a0SHeiko Schocher case SGMII: 400e8efef7cSHaiying Wang upsmr |= UPSMR_SGMM; 401e8efef7cSHaiying Wang break; 4027737d5c6SDave Liu default: 4037737d5c6SDave Liu return -EINVAL; 4047737d5c6SDave Liu break; 4057737d5c6SDave Liu } 406582c55a0SHeiko Schocher break; 407582c55a0SHeiko Schocher default: 408582c55a0SHeiko Schocher return -EINVAL; 409582c55a0SHeiko Schocher break; 410582c55a0SHeiko Schocher } 411582c55a0SHeiko Schocher 4127737d5c6SDave Liu out_be32(&uec_regs->maccfg2, maccfg2); 4137737d5c6SDave Liu out_be32(&uec->uccf->uf_regs->upsmr, upsmr); 4147737d5c6SDave Liu 4157737d5c6SDave Liu return 0; 4167737d5c6SDave Liu } 4177737d5c6SDave Liu 418da9d4610SAndy Fleming static int init_mii_management_configuration(uec_mii_t *uec_mii_regs) 4197737d5c6SDave Liu { 4207737d5c6SDave Liu uint timeout = 0x1000; 4217737d5c6SDave Liu u32 miimcfg = 0; 4227737d5c6SDave Liu 423da9d4610SAndy Fleming miimcfg = in_be32(&uec_mii_regs->miimcfg); 4247737d5c6SDave Liu miimcfg |= MIIMCFG_MNGMNT_CLC_DIV_INIT_VALUE; 425da9d4610SAndy Fleming out_be32(&uec_mii_regs->miimcfg, miimcfg); 4267737d5c6SDave Liu 4277737d5c6SDave Liu /* Wait until the bus is free */ 428da9d4610SAndy Fleming while ((in_be32(&uec_mii_regs->miimcfg) & MIIMIND_BUSY) && timeout--); 4297737d5c6SDave Liu if (timeout <= 0) { 4307737d5c6SDave Liu printf("%s: The MII Bus is stuck!", __FUNCTION__); 4317737d5c6SDave Liu return -ETIMEDOUT; 4327737d5c6SDave Liu } 4337737d5c6SDave Liu 4347737d5c6SDave Liu return 0; 4357737d5c6SDave Liu } 4367737d5c6SDave Liu 4377737d5c6SDave Liu static int init_phy(struct eth_device *dev) 4387737d5c6SDave Liu { 4397737d5c6SDave Liu uec_private_t *uec; 440da9d4610SAndy Fleming uec_mii_t *umii_regs; 4417737d5c6SDave Liu struct uec_mii_info *mii_info; 4427737d5c6SDave Liu struct phy_info *curphy; 4437737d5c6SDave Liu int err; 4447737d5c6SDave Liu 4457737d5c6SDave Liu uec = (uec_private_t *)dev->priv; 446da9d4610SAndy Fleming umii_regs = uec->uec_mii_regs; 4477737d5c6SDave Liu 4487737d5c6SDave Liu uec->oldlink = 0; 4497737d5c6SDave Liu uec->oldspeed = 0; 4507737d5c6SDave Liu uec->oldduplex = -1; 4517737d5c6SDave Liu 4527737d5c6SDave Liu mii_info = malloc(sizeof(*mii_info)); 4537737d5c6SDave Liu if (!mii_info) { 4547737d5c6SDave Liu printf("%s: Could not allocate mii_info", dev->name); 4557737d5c6SDave Liu return -ENOMEM; 4567737d5c6SDave Liu } 4577737d5c6SDave Liu memset(mii_info, 0, sizeof(*mii_info)); 4587737d5c6SDave Liu 45924c3aca3SDave Liu if (uec->uec_info->uf_info.eth_type == GIGA_ETH) { 4607737d5c6SDave Liu mii_info->speed = SPEED_1000; 46124c3aca3SDave Liu } else { 46224c3aca3SDave Liu mii_info->speed = SPEED_100; 46324c3aca3SDave Liu } 46424c3aca3SDave Liu 4657737d5c6SDave Liu mii_info->duplex = DUPLEX_FULL; 4667737d5c6SDave Liu mii_info->pause = 0; 4677737d5c6SDave Liu mii_info->link = 1; 4687737d5c6SDave Liu 4697737d5c6SDave Liu mii_info->advertising = (ADVERTISED_10baseT_Half | 4707737d5c6SDave Liu ADVERTISED_10baseT_Full | 4717737d5c6SDave Liu ADVERTISED_100baseT_Half | 4727737d5c6SDave Liu ADVERTISED_100baseT_Full | 4737737d5c6SDave Liu ADVERTISED_1000baseT_Full); 4747737d5c6SDave Liu mii_info->autoneg = 1; 4757737d5c6SDave Liu mii_info->mii_id = uec->uec_info->phy_address; 4767737d5c6SDave Liu mii_info->dev = dev; 4777737d5c6SDave Liu 478da9d4610SAndy Fleming mii_info->mdio_read = &uec_read_phy_reg; 479da9d4610SAndy Fleming mii_info->mdio_write = &uec_write_phy_reg; 4807737d5c6SDave Liu 4817737d5c6SDave Liu uec->mii_info = mii_info; 4827737d5c6SDave Liu 483ee62ed32SKim Phillips qe_set_mii_clk_src(uec->uec_info->uf_info.ucc_num); 484ee62ed32SKim Phillips 485da9d4610SAndy Fleming if (init_mii_management_configuration(umii_regs)) { 4867737d5c6SDave Liu printf("%s: The MII Bus is stuck!", dev->name); 4877737d5c6SDave Liu err = -1; 4887737d5c6SDave Liu goto bus_fail; 4897737d5c6SDave Liu } 4907737d5c6SDave Liu 4917737d5c6SDave Liu /* get info for this PHY */ 492da9d4610SAndy Fleming curphy = uec_get_phy_info(uec->mii_info); 4937737d5c6SDave Liu if (!curphy) { 4947737d5c6SDave Liu printf("%s: No PHY found", dev->name); 4957737d5c6SDave Liu err = -1; 4967737d5c6SDave Liu goto no_phy; 4977737d5c6SDave Liu } 4987737d5c6SDave Liu 4997737d5c6SDave Liu mii_info->phyinfo = curphy; 5007737d5c6SDave Liu 5017737d5c6SDave Liu /* Run the commands which initialize the PHY */ 5027737d5c6SDave Liu if (curphy->init) { 5037737d5c6SDave Liu err = curphy->init(uec->mii_info); 5047737d5c6SDave Liu if (err) 5057737d5c6SDave Liu goto phy_init_fail; 5067737d5c6SDave Liu } 5077737d5c6SDave Liu 5087737d5c6SDave Liu return 0; 5097737d5c6SDave Liu 5107737d5c6SDave Liu phy_init_fail: 5117737d5c6SDave Liu no_phy: 5127737d5c6SDave Liu bus_fail: 5137737d5c6SDave Liu free(mii_info); 5147737d5c6SDave Liu return err; 5157737d5c6SDave Liu } 5167737d5c6SDave Liu 5177737d5c6SDave Liu static void adjust_link(struct eth_device *dev) 5187737d5c6SDave Liu { 5197737d5c6SDave Liu uec_private_t *uec = (uec_private_t *)dev->priv; 5207737d5c6SDave Liu uec_t *uec_regs; 5217737d5c6SDave Liu struct uec_mii_info *mii_info = uec->mii_info; 5227737d5c6SDave Liu 5237737d5c6SDave Liu extern void change_phy_interface_mode(struct eth_device *dev, 524582c55a0SHeiko Schocher enet_interface_type_e mode, int speed); 5257737d5c6SDave Liu uec_regs = uec->uec_regs; 5267737d5c6SDave Liu 5277737d5c6SDave Liu if (mii_info->link) { 5287737d5c6SDave Liu /* Now we make sure that we can be in full duplex mode. 5297737d5c6SDave Liu * If not, we operate in half-duplex mode. */ 5307737d5c6SDave Liu if (mii_info->duplex != uec->oldduplex) { 5317737d5c6SDave Liu if (!(mii_info->duplex)) { 5327737d5c6SDave Liu uec_set_mac_duplex(uec, DUPLEX_HALF); 5337737d5c6SDave Liu printf("%s: Half Duplex\n", dev->name); 5347737d5c6SDave Liu } else { 5357737d5c6SDave Liu uec_set_mac_duplex(uec, DUPLEX_FULL); 5367737d5c6SDave Liu printf("%s: Full Duplex\n", dev->name); 5377737d5c6SDave Liu } 5387737d5c6SDave Liu uec->oldduplex = mii_info->duplex; 5397737d5c6SDave Liu } 5407737d5c6SDave Liu 5417737d5c6SDave Liu if (mii_info->speed != uec->oldspeed) { 542582c55a0SHeiko Schocher enet_interface_type_e mode = \ 543582c55a0SHeiko Schocher uec->uec_info->enet_interface_type; 54424c3aca3SDave Liu if (uec->uec_info->uf_info.eth_type == GIGA_ETH) { 5457737d5c6SDave Liu switch (mii_info->speed) { 5467737d5c6SDave Liu case 1000: 5477737d5c6SDave Liu break; 5487737d5c6SDave Liu case 100: 5497737d5c6SDave Liu printf ("switching to rgmii 100\n"); 550582c55a0SHeiko Schocher mode = RGMII; 5517737d5c6SDave Liu break; 5527737d5c6SDave Liu case 10: 5537737d5c6SDave Liu printf ("switching to rgmii 10\n"); 554582c55a0SHeiko Schocher mode = RGMII; 5557737d5c6SDave Liu break; 5567737d5c6SDave Liu default: 5577737d5c6SDave Liu printf("%s: Ack,Speed(%d)is illegal\n", 5587737d5c6SDave Liu dev->name, mii_info->speed); 5597737d5c6SDave Liu break; 5607737d5c6SDave Liu } 56124c3aca3SDave Liu } 5627737d5c6SDave Liu 563582c55a0SHeiko Schocher /* change phy */ 564582c55a0SHeiko Schocher change_phy_interface_mode(dev, mode, mii_info->speed); 565582c55a0SHeiko Schocher /* change the MAC interface mode */ 566582c55a0SHeiko Schocher uec_set_mac_if_mode(uec, mode, mii_info->speed); 567582c55a0SHeiko Schocher 5687737d5c6SDave Liu printf("%s: Speed %dBT\n", dev->name, mii_info->speed); 5697737d5c6SDave Liu uec->oldspeed = mii_info->speed; 5707737d5c6SDave Liu } 5717737d5c6SDave Liu 5727737d5c6SDave Liu if (!uec->oldlink) { 5737737d5c6SDave Liu printf("%s: Link is up\n", dev->name); 5747737d5c6SDave Liu uec->oldlink = 1; 5757737d5c6SDave Liu } 5767737d5c6SDave Liu 5777737d5c6SDave Liu } else { /* if (mii_info->link) */ 5787737d5c6SDave Liu if (uec->oldlink) { 5797737d5c6SDave Liu printf("%s: Link is down\n", dev->name); 5807737d5c6SDave Liu uec->oldlink = 0; 5817737d5c6SDave Liu uec->oldspeed = 0; 5827737d5c6SDave Liu uec->oldduplex = -1; 5837737d5c6SDave Liu } 5847737d5c6SDave Liu } 5857737d5c6SDave Liu } 5867737d5c6SDave Liu 5877737d5c6SDave Liu static void phy_change(struct eth_device *dev) 5887737d5c6SDave Liu { 5897737d5c6SDave Liu uec_private_t *uec = (uec_private_t *)dev->priv; 5907737d5c6SDave Liu 5917737d5c6SDave Liu /* Update the link, speed, duplex */ 592ee62ed32SKim Phillips uec->mii_info->phyinfo->read_status(uec->mii_info); 5937737d5c6SDave Liu 5947737d5c6SDave Liu /* Adjust the interface according to speed */ 5957737d5c6SDave Liu adjust_link(dev); 5967737d5c6SDave Liu } 5977737d5c6SDave Liu 598*23c34af4SRichard Retanubun #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) 599d9d78ee4SBen Warren 600d9d78ee4SBen Warren /* 6010115b195Srichardretanubun * Find a device index from the devlist by name 6020115b195Srichardretanubun * 6030115b195Srichardretanubun * Returns: 6040115b195Srichardretanubun * The index where the device is located, -1 on error 6050115b195Srichardretanubun */ 6060115b195Srichardretanubun static int uec_miiphy_find_dev_by_name(char *devname) 6070115b195Srichardretanubun { 6080115b195Srichardretanubun int i; 6090115b195Srichardretanubun 6100115b195Srichardretanubun for (i = 0; i < MAXCONTROLLERS; i++) { 6110115b195Srichardretanubun if (strncmp(devname, devlist[i]->name, strlen(devname)) == 0) { 6120115b195Srichardretanubun break; 6130115b195Srichardretanubun } 6140115b195Srichardretanubun } 6150115b195Srichardretanubun 6160115b195Srichardretanubun /* If device cannot be found, returns -1 */ 6170115b195Srichardretanubun if (i == MAXCONTROLLERS) { 6180115b195Srichardretanubun debug ("%s: device %s not found in devlist\n", __FUNCTION__, devname); 6190115b195Srichardretanubun i = -1; 6200115b195Srichardretanubun } 6210115b195Srichardretanubun 6220115b195Srichardretanubun return i; 6230115b195Srichardretanubun } 6240115b195Srichardretanubun 6250115b195Srichardretanubun /* 626d9d78ee4SBen Warren * Read a MII PHY register. 627d9d78ee4SBen Warren * 628d9d78ee4SBen Warren * Returns: 629d9d78ee4SBen Warren * 0 on success 630d9d78ee4SBen Warren */ 631d9d78ee4SBen Warren static int uec_miiphy_read(char *devname, unsigned char addr, 632d9d78ee4SBen Warren unsigned char reg, unsigned short *value) 633d9d78ee4SBen Warren { 6340115b195Srichardretanubun int devindex = 0; 635d9d78ee4SBen Warren 6360115b195Srichardretanubun if (devname == NULL || value == NULL) { 6370115b195Srichardretanubun debug("%s: NULL pointer given\n", __FUNCTION__); 6380115b195Srichardretanubun } else { 6390115b195Srichardretanubun devindex = uec_miiphy_find_dev_by_name(devname); 6400115b195Srichardretanubun if (devindex >= 0) { 6410115b195Srichardretanubun *value = uec_read_phy_reg(devlist[devindex], addr, reg); 6420115b195Srichardretanubun } 6430115b195Srichardretanubun } 644d9d78ee4SBen Warren return 0; 645d9d78ee4SBen Warren } 646d9d78ee4SBen Warren 647d9d78ee4SBen Warren /* 648d9d78ee4SBen Warren * Write a MII PHY register. 649d9d78ee4SBen Warren * 650d9d78ee4SBen Warren * Returns: 651d9d78ee4SBen Warren * 0 on success 652d9d78ee4SBen Warren */ 653d9d78ee4SBen Warren static int uec_miiphy_write(char *devname, unsigned char addr, 654d9d78ee4SBen Warren unsigned char reg, unsigned short value) 655d9d78ee4SBen Warren { 6560115b195Srichardretanubun int devindex = 0; 657d9d78ee4SBen Warren 6580115b195Srichardretanubun if (devname == NULL) { 6590115b195Srichardretanubun debug("%s: NULL pointer given\n", __FUNCTION__); 6600115b195Srichardretanubun } else { 6610115b195Srichardretanubun devindex = uec_miiphy_find_dev_by_name(devname); 6620115b195Srichardretanubun if (devindex >= 0) { 6630115b195Srichardretanubun uec_write_phy_reg(devlist[devindex], addr, reg, value); 6640115b195Srichardretanubun } 6650115b195Srichardretanubun } 666d9d78ee4SBen Warren return 0; 667d9d78ee4SBen Warren } 668d9d78ee4SBen Warren #endif 669d9d78ee4SBen Warren 6707737d5c6SDave Liu static int uec_set_mac_address(uec_private_t *uec, u8 *mac_addr) 6717737d5c6SDave Liu { 6727737d5c6SDave Liu uec_t *uec_regs; 6737737d5c6SDave Liu u32 mac_addr1; 6747737d5c6SDave Liu u32 mac_addr2; 6757737d5c6SDave Liu 6767737d5c6SDave Liu if (!uec) { 6777737d5c6SDave Liu printf("%s: uec not initial\n", __FUNCTION__); 6787737d5c6SDave Liu return -EINVAL; 6797737d5c6SDave Liu } 6807737d5c6SDave Liu 6817737d5c6SDave Liu uec_regs = uec->uec_regs; 6827737d5c6SDave Liu 6837737d5c6SDave Liu /* if a station address of 0x12345678ABCD, perform a write to 6847737d5c6SDave Liu MACSTNADDR1 of 0xCDAB7856, 6857737d5c6SDave Liu MACSTNADDR2 of 0x34120000 */ 6867737d5c6SDave Liu 6877737d5c6SDave Liu mac_addr1 = (mac_addr[5] << 24) | (mac_addr[4] << 16) | \ 6887737d5c6SDave Liu (mac_addr[3] << 8) | (mac_addr[2]); 6897737d5c6SDave Liu out_be32(&uec_regs->macstnaddr1, mac_addr1); 6907737d5c6SDave Liu 6917737d5c6SDave Liu mac_addr2 = ((mac_addr[1] << 24) | (mac_addr[0] << 16)) & 0xffff0000; 6927737d5c6SDave Liu out_be32(&uec_regs->macstnaddr2, mac_addr2); 6937737d5c6SDave Liu 6947737d5c6SDave Liu return 0; 6957737d5c6SDave Liu } 6967737d5c6SDave Liu 6977737d5c6SDave Liu static int uec_convert_threads_num(uec_num_of_threads_e threads_num, 6987737d5c6SDave Liu int *threads_num_ret) 6997737d5c6SDave Liu { 7007737d5c6SDave Liu int num_threads_numerica; 7017737d5c6SDave Liu 7027737d5c6SDave Liu switch (threads_num) { 7037737d5c6SDave Liu case UEC_NUM_OF_THREADS_1: 7047737d5c6SDave Liu num_threads_numerica = 1; 7057737d5c6SDave Liu break; 7067737d5c6SDave Liu case UEC_NUM_OF_THREADS_2: 7077737d5c6SDave Liu num_threads_numerica = 2; 7087737d5c6SDave Liu break; 7097737d5c6SDave Liu case UEC_NUM_OF_THREADS_4: 7107737d5c6SDave Liu num_threads_numerica = 4; 7117737d5c6SDave Liu break; 7127737d5c6SDave Liu case UEC_NUM_OF_THREADS_6: 7137737d5c6SDave Liu num_threads_numerica = 6; 7147737d5c6SDave Liu break; 7157737d5c6SDave Liu case UEC_NUM_OF_THREADS_8: 7167737d5c6SDave Liu num_threads_numerica = 8; 7177737d5c6SDave Liu break; 7187737d5c6SDave Liu default: 7197737d5c6SDave Liu printf("%s: Bad number of threads value.", 7207737d5c6SDave Liu __FUNCTION__); 7217737d5c6SDave Liu return -EINVAL; 7227737d5c6SDave Liu } 7237737d5c6SDave Liu 7247737d5c6SDave Liu *threads_num_ret = num_threads_numerica; 7257737d5c6SDave Liu 7267737d5c6SDave Liu return 0; 7277737d5c6SDave Liu } 7287737d5c6SDave Liu 7297737d5c6SDave Liu static void uec_init_tx_parameter(uec_private_t *uec, int num_threads_tx) 7307737d5c6SDave Liu { 7317737d5c6SDave Liu uec_info_t *uec_info; 7327737d5c6SDave Liu u32 end_bd; 7337737d5c6SDave Liu u8 bmrx = 0; 7347737d5c6SDave Liu int i; 7357737d5c6SDave Liu 7367737d5c6SDave Liu uec_info = uec->uec_info; 7377737d5c6SDave Liu 7387737d5c6SDave Liu /* Alloc global Tx parameter RAM page */ 7397737d5c6SDave Liu uec->tx_glbl_pram_offset = qe_muram_alloc( 7407737d5c6SDave Liu sizeof(uec_tx_global_pram_t), 7417737d5c6SDave Liu UEC_TX_GLOBAL_PRAM_ALIGNMENT); 7427737d5c6SDave Liu uec->p_tx_glbl_pram = (uec_tx_global_pram_t *) 7437737d5c6SDave Liu qe_muram_addr(uec->tx_glbl_pram_offset); 7447737d5c6SDave Liu 7457737d5c6SDave Liu /* Zero the global Tx prameter RAM */ 7467737d5c6SDave Liu memset(uec->p_tx_glbl_pram, 0, sizeof(uec_tx_global_pram_t)); 7477737d5c6SDave Liu 7487737d5c6SDave Liu /* Init global Tx parameter RAM */ 7497737d5c6SDave Liu 7507737d5c6SDave Liu /* TEMODER, RMON statistics disable, one Tx queue */ 7517737d5c6SDave Liu out_be16(&uec->p_tx_glbl_pram->temoder, TEMODER_INIT_VALUE); 7527737d5c6SDave Liu 7537737d5c6SDave Liu /* SQPTR */ 7547737d5c6SDave Liu uec->send_q_mem_reg_offset = qe_muram_alloc( 7557737d5c6SDave Liu sizeof(uec_send_queue_qd_t), 7567737d5c6SDave Liu UEC_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT); 7577737d5c6SDave Liu uec->p_send_q_mem_reg = (uec_send_queue_mem_region_t *) 7587737d5c6SDave Liu qe_muram_addr(uec->send_q_mem_reg_offset); 7597737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->sqptr, uec->send_q_mem_reg_offset); 7607737d5c6SDave Liu 7617737d5c6SDave Liu /* Setup the table with TxBDs ring */ 7627737d5c6SDave Liu end_bd = (u32)uec->p_tx_bd_ring + (uec_info->tx_bd_ring_len - 1) 7637737d5c6SDave Liu * SIZEOFBD; 7647737d5c6SDave Liu out_be32(&uec->p_send_q_mem_reg->sqqd[0].bd_ring_base, 7657737d5c6SDave Liu (u32)(uec->p_tx_bd_ring)); 7667737d5c6SDave Liu out_be32(&uec->p_send_q_mem_reg->sqqd[0].last_bd_completed_address, 7677737d5c6SDave Liu end_bd); 7687737d5c6SDave Liu 7697737d5c6SDave Liu /* Scheduler Base Pointer, we have only one Tx queue, no need it */ 7707737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->schedulerbasepointer, 0); 7717737d5c6SDave Liu 7727737d5c6SDave Liu /* TxRMON Base Pointer, TxRMON disable, we don't need it */ 7737737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->txrmonbaseptr, 0); 7747737d5c6SDave Liu 7757737d5c6SDave Liu /* TSTATE, global snooping, big endian, the CSB bus selected */ 7767737d5c6SDave Liu bmrx = BMR_INIT_VALUE; 7777737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->tstate, ((u32)(bmrx) << BMR_SHIFT)); 7787737d5c6SDave Liu 7797737d5c6SDave Liu /* IPH_Offset */ 7807737d5c6SDave Liu for (i = 0; i < MAX_IPH_OFFSET_ENTRY; i++) { 7817737d5c6SDave Liu out_8(&uec->p_tx_glbl_pram->iphoffset[i], 0); 7827737d5c6SDave Liu } 7837737d5c6SDave Liu 7847737d5c6SDave Liu /* VTAG table */ 7857737d5c6SDave Liu for (i = 0; i < UEC_TX_VTAG_TABLE_ENTRY_MAX; i++) { 7867737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->vtagtable[i], 0); 7877737d5c6SDave Liu } 7887737d5c6SDave Liu 7897737d5c6SDave Liu /* TQPTR */ 7907737d5c6SDave Liu uec->thread_dat_tx_offset = qe_muram_alloc( 7917737d5c6SDave Liu num_threads_tx * sizeof(uec_thread_data_tx_t) + 7927737d5c6SDave Liu 32 *(num_threads_tx == 1), UEC_THREAD_DATA_ALIGNMENT); 7937737d5c6SDave Liu 7947737d5c6SDave Liu uec->p_thread_data_tx = (uec_thread_data_tx_t *) 7957737d5c6SDave Liu qe_muram_addr(uec->thread_dat_tx_offset); 7967737d5c6SDave Liu out_be32(&uec->p_tx_glbl_pram->tqptr, uec->thread_dat_tx_offset); 7977737d5c6SDave Liu } 7987737d5c6SDave Liu 7997737d5c6SDave Liu static void uec_init_rx_parameter(uec_private_t *uec, int num_threads_rx) 8007737d5c6SDave Liu { 8017737d5c6SDave Liu u8 bmrx = 0; 8027737d5c6SDave Liu int i; 8037737d5c6SDave Liu uec_82xx_address_filtering_pram_t *p_af_pram; 8047737d5c6SDave Liu 8057737d5c6SDave Liu /* Allocate global Rx parameter RAM page */ 8067737d5c6SDave Liu uec->rx_glbl_pram_offset = qe_muram_alloc( 8077737d5c6SDave Liu sizeof(uec_rx_global_pram_t), UEC_RX_GLOBAL_PRAM_ALIGNMENT); 8087737d5c6SDave Liu uec->p_rx_glbl_pram = (uec_rx_global_pram_t *) 8097737d5c6SDave Liu qe_muram_addr(uec->rx_glbl_pram_offset); 8107737d5c6SDave Liu 8117737d5c6SDave Liu /* Zero Global Rx parameter RAM */ 8127737d5c6SDave Liu memset(uec->p_rx_glbl_pram, 0, sizeof(uec_rx_global_pram_t)); 8137737d5c6SDave Liu 8147737d5c6SDave Liu /* Init global Rx parameter RAM */ 8157737d5c6SDave Liu /* REMODER, Extended feature mode disable, VLAN disable, 8167737d5c6SDave Liu LossLess flow control disable, Receive firmware statisic disable, 8177737d5c6SDave Liu Extended address parsing mode disable, One Rx queues, 8187737d5c6SDave Liu Dynamic maximum/minimum frame length disable, IP checksum check 8197737d5c6SDave Liu disable, IP address alignment disable 8207737d5c6SDave Liu */ 8217737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->remoder, REMODER_INIT_VALUE); 8227737d5c6SDave Liu 8237737d5c6SDave Liu /* RQPTR */ 8247737d5c6SDave Liu uec->thread_dat_rx_offset = qe_muram_alloc( 8257737d5c6SDave Liu num_threads_rx * sizeof(uec_thread_data_rx_t), 8267737d5c6SDave Liu UEC_THREAD_DATA_ALIGNMENT); 8277737d5c6SDave Liu uec->p_thread_data_rx = (uec_thread_data_rx_t *) 8287737d5c6SDave Liu qe_muram_addr(uec->thread_dat_rx_offset); 8297737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->rqptr, uec->thread_dat_rx_offset); 8307737d5c6SDave Liu 8317737d5c6SDave Liu /* Type_or_Len */ 8327737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->typeorlen, 3072); 8337737d5c6SDave Liu 8347737d5c6SDave Liu /* RxRMON base pointer, we don't need it */ 8357737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->rxrmonbaseptr, 0); 8367737d5c6SDave Liu 8377737d5c6SDave Liu /* IntCoalescingPTR, we don't need it, no interrupt */ 8387737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->intcoalescingptr, 0); 8397737d5c6SDave Liu 8407737d5c6SDave Liu /* RSTATE, global snooping, big endian, the CSB bus selected */ 8417737d5c6SDave Liu bmrx = BMR_INIT_VALUE; 8427737d5c6SDave Liu out_8(&uec->p_rx_glbl_pram->rstate, bmrx); 8437737d5c6SDave Liu 8447737d5c6SDave Liu /* MRBLR */ 8457737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->mrblr, MAX_RXBUF_LEN); 8467737d5c6SDave Liu 8477737d5c6SDave Liu /* RBDQPTR */ 8487737d5c6SDave Liu uec->rx_bd_qs_tbl_offset = qe_muram_alloc( 8497737d5c6SDave Liu sizeof(uec_rx_bd_queues_entry_t) + \ 8507737d5c6SDave Liu sizeof(uec_rx_prefetched_bds_t), 8517737d5c6SDave Liu UEC_RX_BD_QUEUES_ALIGNMENT); 8527737d5c6SDave Liu uec->p_rx_bd_qs_tbl = (uec_rx_bd_queues_entry_t *) 8537737d5c6SDave Liu qe_muram_addr(uec->rx_bd_qs_tbl_offset); 8547737d5c6SDave Liu 8557737d5c6SDave Liu /* Zero it */ 8567737d5c6SDave Liu memset(uec->p_rx_bd_qs_tbl, 0, sizeof(uec_rx_bd_queues_entry_t) + \ 8577737d5c6SDave Liu sizeof(uec_rx_prefetched_bds_t)); 8587737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->rbdqptr, uec->rx_bd_qs_tbl_offset); 8597737d5c6SDave Liu out_be32(&uec->p_rx_bd_qs_tbl->externalbdbaseptr, 8607737d5c6SDave Liu (u32)uec->p_rx_bd_ring); 8617737d5c6SDave Liu 8627737d5c6SDave Liu /* MFLR */ 8637737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->mflr, MAX_FRAME_LEN); 8647737d5c6SDave Liu /* MINFLR */ 8657737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->minflr, MIN_FRAME_LEN); 8667737d5c6SDave Liu /* MAXD1 */ 8677737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->maxd1, MAX_DMA1_LEN); 8687737d5c6SDave Liu /* MAXD2 */ 8697737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->maxd2, MAX_DMA2_LEN); 8707737d5c6SDave Liu /* ECAM_PTR */ 8717737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->ecamptr, 0); 8727737d5c6SDave Liu /* L2QT */ 8737737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->l2qt, 0); 8747737d5c6SDave Liu /* L3QT */ 8757737d5c6SDave Liu for (i = 0; i < 8; i++) { 8767737d5c6SDave Liu out_be32(&uec->p_rx_glbl_pram->l3qt[i], 0); 8777737d5c6SDave Liu } 8787737d5c6SDave Liu 8797737d5c6SDave Liu /* VLAN_TYPE */ 8807737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->vlantype, 0x8100); 8817737d5c6SDave Liu /* TCI */ 8827737d5c6SDave Liu out_be16(&uec->p_rx_glbl_pram->vlantci, 0); 8837737d5c6SDave Liu 8847737d5c6SDave Liu /* Clear PQ2 style address filtering hash table */ 8857737d5c6SDave Liu p_af_pram = (uec_82xx_address_filtering_pram_t *) \ 8867737d5c6SDave Liu uec->p_rx_glbl_pram->addressfiltering; 8877737d5c6SDave Liu 8887737d5c6SDave Liu p_af_pram->iaddr_h = 0; 8897737d5c6SDave Liu p_af_pram->iaddr_l = 0; 8907737d5c6SDave Liu p_af_pram->gaddr_h = 0; 8917737d5c6SDave Liu p_af_pram->gaddr_l = 0; 8927737d5c6SDave Liu } 8937737d5c6SDave Liu 8947737d5c6SDave Liu static int uec_issue_init_enet_rxtx_cmd(uec_private_t *uec, 8957737d5c6SDave Liu int thread_tx, int thread_rx) 8967737d5c6SDave Liu { 8977737d5c6SDave Liu uec_init_cmd_pram_t *p_init_enet_param; 8987737d5c6SDave Liu u32 init_enet_param_offset; 8997737d5c6SDave Liu uec_info_t *uec_info; 9007737d5c6SDave Liu int i; 9017737d5c6SDave Liu int snum; 9027737d5c6SDave Liu u32 init_enet_offset; 9037737d5c6SDave Liu u32 entry_val; 9047737d5c6SDave Liu u32 command; 9057737d5c6SDave Liu u32 cecr_subblock; 9067737d5c6SDave Liu 9077737d5c6SDave Liu uec_info = uec->uec_info; 9087737d5c6SDave Liu 9097737d5c6SDave Liu /* Allocate init enet command parameter */ 9107737d5c6SDave Liu uec->init_enet_param_offset = qe_muram_alloc( 9117737d5c6SDave Liu sizeof(uec_init_cmd_pram_t), 4); 9127737d5c6SDave Liu init_enet_param_offset = uec->init_enet_param_offset; 9137737d5c6SDave Liu uec->p_init_enet_param = (uec_init_cmd_pram_t *) 9147737d5c6SDave Liu qe_muram_addr(uec->init_enet_param_offset); 9157737d5c6SDave Liu 9167737d5c6SDave Liu /* Zero init enet command struct */ 9177737d5c6SDave Liu memset((void *)uec->p_init_enet_param, 0, sizeof(uec_init_cmd_pram_t)); 9187737d5c6SDave Liu 9197737d5c6SDave Liu /* Init the command struct */ 9207737d5c6SDave Liu p_init_enet_param = uec->p_init_enet_param; 9217737d5c6SDave Liu p_init_enet_param->resinit0 = ENET_INIT_PARAM_MAGIC_RES_INIT0; 9227737d5c6SDave Liu p_init_enet_param->resinit1 = ENET_INIT_PARAM_MAGIC_RES_INIT1; 9237737d5c6SDave Liu p_init_enet_param->resinit2 = ENET_INIT_PARAM_MAGIC_RES_INIT2; 9247737d5c6SDave Liu p_init_enet_param->resinit3 = ENET_INIT_PARAM_MAGIC_RES_INIT3; 9257737d5c6SDave Liu p_init_enet_param->resinit4 = ENET_INIT_PARAM_MAGIC_RES_INIT4; 9267737d5c6SDave Liu p_init_enet_param->largestexternallookupkeysize = 0; 9277737d5c6SDave Liu 9287737d5c6SDave Liu p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_rx) 9297737d5c6SDave Liu << ENET_INIT_PARAM_RGF_SHIFT; 9307737d5c6SDave Liu p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_tx) 9317737d5c6SDave Liu << ENET_INIT_PARAM_TGF_SHIFT; 9327737d5c6SDave Liu 9337737d5c6SDave Liu /* Init Rx global parameter pointer */ 9347737d5c6SDave Liu p_init_enet_param->rgftgfrxglobal |= uec->rx_glbl_pram_offset | 93552d6ad5eSHaiying Wang (u32)uec_info->risc_rx; 9367737d5c6SDave Liu 9377737d5c6SDave Liu /* Init Rx threads */ 9387737d5c6SDave Liu for (i = 0; i < (thread_rx + 1); i++) { 9397737d5c6SDave Liu if ((snum = qe_get_snum()) < 0) { 9407737d5c6SDave Liu printf("%s can not get snum\n", __FUNCTION__); 9417737d5c6SDave Liu return -ENOMEM; 9427737d5c6SDave Liu } 9437737d5c6SDave Liu 9447737d5c6SDave Liu if (i==0) { 9457737d5c6SDave Liu init_enet_offset = 0; 9467737d5c6SDave Liu } else { 9477737d5c6SDave Liu init_enet_offset = qe_muram_alloc( 9487737d5c6SDave Liu sizeof(uec_thread_rx_pram_t), 9497737d5c6SDave Liu UEC_THREAD_RX_PRAM_ALIGNMENT); 9507737d5c6SDave Liu } 9517737d5c6SDave Liu 9527737d5c6SDave Liu entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) | 95352d6ad5eSHaiying Wang init_enet_offset | (u32)uec_info->risc_rx; 9547737d5c6SDave Liu p_init_enet_param->rxthread[i] = entry_val; 9557737d5c6SDave Liu } 9567737d5c6SDave Liu 9577737d5c6SDave Liu /* Init Tx global parameter pointer */ 9587737d5c6SDave Liu p_init_enet_param->txglobal = uec->tx_glbl_pram_offset | 95952d6ad5eSHaiying Wang (u32)uec_info->risc_tx; 9607737d5c6SDave Liu 9617737d5c6SDave Liu /* Init Tx threads */ 9627737d5c6SDave Liu for (i = 0; i < thread_tx; i++) { 9637737d5c6SDave Liu if ((snum = qe_get_snum()) < 0) { 9647737d5c6SDave Liu printf("%s can not get snum\n", __FUNCTION__); 9657737d5c6SDave Liu return -ENOMEM; 9667737d5c6SDave Liu } 9677737d5c6SDave Liu 9687737d5c6SDave Liu init_enet_offset = qe_muram_alloc(sizeof(uec_thread_tx_pram_t), 9697737d5c6SDave Liu UEC_THREAD_TX_PRAM_ALIGNMENT); 9707737d5c6SDave Liu 9717737d5c6SDave Liu entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) | 97252d6ad5eSHaiying Wang init_enet_offset | (u32)uec_info->risc_tx; 9737737d5c6SDave Liu p_init_enet_param->txthread[i] = entry_val; 9747737d5c6SDave Liu } 9757737d5c6SDave Liu 9767737d5c6SDave Liu __asm__ __volatile__("sync"); 9777737d5c6SDave Liu 9787737d5c6SDave Liu /* Issue QE command */ 9797737d5c6SDave Liu command = QE_INIT_TX_RX; 9807737d5c6SDave Liu cecr_subblock = ucc_fast_get_qe_cr_subblock( 9817737d5c6SDave Liu uec->uec_info->uf_info.ucc_num); 9827737d5c6SDave Liu qe_issue_cmd(command, cecr_subblock, (u8) QE_CR_PROTOCOL_ETHERNET, 9837737d5c6SDave Liu init_enet_param_offset); 9847737d5c6SDave Liu 9857737d5c6SDave Liu return 0; 9867737d5c6SDave Liu } 9877737d5c6SDave Liu 9887737d5c6SDave Liu static int uec_startup(uec_private_t *uec) 9897737d5c6SDave Liu { 9907737d5c6SDave Liu uec_info_t *uec_info; 9917737d5c6SDave Liu ucc_fast_info_t *uf_info; 9927737d5c6SDave Liu ucc_fast_private_t *uccf; 9937737d5c6SDave Liu ucc_fast_t *uf_regs; 9947737d5c6SDave Liu uec_t *uec_regs; 9957737d5c6SDave Liu int num_threads_tx; 9967737d5c6SDave Liu int num_threads_rx; 9977737d5c6SDave Liu u32 utbipar; 9987737d5c6SDave Liu u32 length; 9997737d5c6SDave Liu u32 align; 10007737d5c6SDave Liu qe_bd_t *bd; 10017737d5c6SDave Liu u8 *buf; 10027737d5c6SDave Liu int i; 10037737d5c6SDave Liu 10047737d5c6SDave Liu if (!uec || !uec->uec_info) { 10057737d5c6SDave Liu printf("%s: uec or uec_info not initial\n", __FUNCTION__); 10067737d5c6SDave Liu return -EINVAL; 10077737d5c6SDave Liu } 10087737d5c6SDave Liu 10097737d5c6SDave Liu uec_info = uec->uec_info; 10107737d5c6SDave Liu uf_info = &(uec_info->uf_info); 10117737d5c6SDave Liu 10127737d5c6SDave Liu /* Check if Rx BD ring len is illegal */ 10137737d5c6SDave Liu if ((uec_info->rx_bd_ring_len < UEC_RX_BD_RING_SIZE_MIN) || \ 10147737d5c6SDave Liu (uec_info->rx_bd_ring_len % UEC_RX_BD_RING_SIZE_ALIGNMENT)) { 10157737d5c6SDave Liu printf("%s: Rx BD ring len must be multiple of 4, and > 8.\n", 10167737d5c6SDave Liu __FUNCTION__); 10177737d5c6SDave Liu return -EINVAL; 10187737d5c6SDave Liu } 10197737d5c6SDave Liu 10207737d5c6SDave Liu /* Check if Tx BD ring len is illegal */ 10217737d5c6SDave Liu if (uec_info->tx_bd_ring_len < UEC_TX_BD_RING_SIZE_MIN) { 10227737d5c6SDave Liu printf("%s: Tx BD ring length must not be smaller than 2.\n", 10237737d5c6SDave Liu __FUNCTION__); 10247737d5c6SDave Liu return -EINVAL; 10257737d5c6SDave Liu } 10267737d5c6SDave Liu 10277737d5c6SDave Liu /* Check if MRBLR is illegal */ 10287737d5c6SDave Liu if ((MAX_RXBUF_LEN == 0) || (MAX_RXBUF_LEN % UEC_MRBLR_ALIGNMENT)) { 10297737d5c6SDave Liu printf("%s: max rx buffer length must be mutliple of 128.\n", 10307737d5c6SDave Liu __FUNCTION__); 10317737d5c6SDave Liu return -EINVAL; 10327737d5c6SDave Liu } 10337737d5c6SDave Liu 10347737d5c6SDave Liu /* Both Rx and Tx are stopped */ 10357737d5c6SDave Liu uec->grace_stopped_rx = 1; 10367737d5c6SDave Liu uec->grace_stopped_tx = 1; 10377737d5c6SDave Liu 10387737d5c6SDave Liu /* Init UCC fast */ 10397737d5c6SDave Liu if (ucc_fast_init(uf_info, &uccf)) { 10407737d5c6SDave Liu printf("%s: failed to init ucc fast\n", __FUNCTION__); 10417737d5c6SDave Liu return -ENOMEM; 10427737d5c6SDave Liu } 10437737d5c6SDave Liu 10447737d5c6SDave Liu /* Save uccf */ 10457737d5c6SDave Liu uec->uccf = uccf; 10467737d5c6SDave Liu 10477737d5c6SDave Liu /* Convert the Tx threads number */ 10487737d5c6SDave Liu if (uec_convert_threads_num(uec_info->num_threads_tx, 10497737d5c6SDave Liu &num_threads_tx)) { 10507737d5c6SDave Liu return -EINVAL; 10517737d5c6SDave Liu } 10527737d5c6SDave Liu 10537737d5c6SDave Liu /* Convert the Rx threads number */ 10547737d5c6SDave Liu if (uec_convert_threads_num(uec_info->num_threads_rx, 10557737d5c6SDave Liu &num_threads_rx)) { 10567737d5c6SDave Liu return -EINVAL; 10577737d5c6SDave Liu } 10587737d5c6SDave Liu 10597737d5c6SDave Liu uf_regs = uccf->uf_regs; 10607737d5c6SDave Liu 10617737d5c6SDave Liu /* UEC register is following UCC fast registers */ 10627737d5c6SDave Liu uec_regs = (uec_t *)(&uf_regs->ucc_eth); 10637737d5c6SDave Liu 10647737d5c6SDave Liu /* Save the UEC register pointer to UEC private struct */ 10657737d5c6SDave Liu uec->uec_regs = uec_regs; 10667737d5c6SDave Liu 10677737d5c6SDave Liu /* Init UPSMR, enable hardware statistics (UCC) */ 10687737d5c6SDave Liu out_be32(&uec->uccf->uf_regs->upsmr, UPSMR_INIT_VALUE); 10697737d5c6SDave Liu 10707737d5c6SDave Liu /* Init MACCFG1, flow control disable, disable Tx and Rx */ 10717737d5c6SDave Liu out_be32(&uec_regs->maccfg1, MACCFG1_INIT_VALUE); 10727737d5c6SDave Liu 10737737d5c6SDave Liu /* Init MACCFG2, length check, MAC PAD and CRC enable */ 10747737d5c6SDave Liu out_be32(&uec_regs->maccfg2, MACCFG2_INIT_VALUE); 10757737d5c6SDave Liu 10767737d5c6SDave Liu /* Setup MAC interface mode */ 1077582c55a0SHeiko Schocher uec_set_mac_if_mode(uec, uec_info->enet_interface_type, uec_info->speed); 10787737d5c6SDave Liu 1079da9d4610SAndy Fleming /* Setup MII management base */ 1080da9d4610SAndy Fleming #ifndef CONFIG_eTSEC_MDIO_BUS 1081da9d4610SAndy Fleming uec->uec_mii_regs = (uec_mii_t *)(&uec_regs->miimcfg); 1082da9d4610SAndy Fleming #else 1083da9d4610SAndy Fleming uec->uec_mii_regs = (uec_mii_t *) CONFIG_MIIM_ADDRESS; 1084da9d4610SAndy Fleming #endif 1085da9d4610SAndy Fleming 10867737d5c6SDave Liu /* Setup MII master clock source */ 10877737d5c6SDave Liu qe_set_mii_clk_src(uec_info->uf_info.ucc_num); 10887737d5c6SDave Liu 10897737d5c6SDave Liu /* Setup UTBIPAR */ 10907737d5c6SDave Liu utbipar = in_be32(&uec_regs->utbipar); 10917737d5c6SDave Liu utbipar &= ~UTBIPAR_PHY_ADDRESS_MASK; 10927737d5c6SDave Liu 10931a951937SRichard Retanubun /* Initialize UTBIPAR address to CONFIG_UTBIPAR_INIT_TBIPA for ALL UEC. 10941a951937SRichard Retanubun * This frees up the remaining SMI addresses for use. 10951a951937SRichard Retanubun */ 10961a951937SRichard Retanubun utbipar |= CONFIG_UTBIPAR_INIT_TBIPA << UTBIPAR_PHY_ADDRESS_SHIFT; 10977737d5c6SDave Liu out_be32(&uec_regs->utbipar, utbipar); 10987737d5c6SDave Liu 1099e8efef7cSHaiying Wang /* Configure the TBI for SGMII operation */ 1100582c55a0SHeiko Schocher if ((uec->uec_info->enet_interface_type == SGMII) && 1101582c55a0SHeiko Schocher (uec->uec_info->speed == 1000)) { 1102e8efef7cSHaiying Wang uec_write_phy_reg(uec->dev, uec_regs->utbipar, 1103e8efef7cSHaiying Wang ENET_TBI_MII_ANA, TBIANA_SETTINGS); 1104e8efef7cSHaiying Wang 1105e8efef7cSHaiying Wang uec_write_phy_reg(uec->dev, uec_regs->utbipar, 1106e8efef7cSHaiying Wang ENET_TBI_MII_TBICON, TBICON_CLK_SELECT); 1107e8efef7cSHaiying Wang 1108e8efef7cSHaiying Wang uec_write_phy_reg(uec->dev, uec_regs->utbipar, 1109e8efef7cSHaiying Wang ENET_TBI_MII_CR, TBICR_SETTINGS); 1110e8efef7cSHaiying Wang } 1111e8efef7cSHaiying Wang 11127737d5c6SDave Liu /* Allocate Tx BDs */ 11137737d5c6SDave Liu length = ((uec_info->tx_bd_ring_len * SIZEOFBD) / 11147737d5c6SDave Liu UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) * 11157737d5c6SDave Liu UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT; 11167737d5c6SDave Liu if ((uec_info->tx_bd_ring_len * SIZEOFBD) % 11177737d5c6SDave Liu UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) { 11187737d5c6SDave Liu length += UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT; 11197737d5c6SDave Liu } 11207737d5c6SDave Liu 11217737d5c6SDave Liu align = UEC_TX_BD_RING_ALIGNMENT; 11227737d5c6SDave Liu uec->tx_bd_ring_offset = (u32)malloc((u32)(length + align)); 11237737d5c6SDave Liu if (uec->tx_bd_ring_offset != 0) { 11247737d5c6SDave Liu uec->p_tx_bd_ring = (u8 *)((uec->tx_bd_ring_offset + align) 11257737d5c6SDave Liu & ~(align - 1)); 11267737d5c6SDave Liu } 11277737d5c6SDave Liu 11287737d5c6SDave Liu /* Zero all of Tx BDs */ 11297737d5c6SDave Liu memset((void *)(uec->tx_bd_ring_offset), 0, length + align); 11307737d5c6SDave Liu 11317737d5c6SDave Liu /* Allocate Rx BDs */ 11327737d5c6SDave Liu length = uec_info->rx_bd_ring_len * SIZEOFBD; 11337737d5c6SDave Liu align = UEC_RX_BD_RING_ALIGNMENT; 11347737d5c6SDave Liu uec->rx_bd_ring_offset = (u32)(malloc((u32)(length + align))); 11357737d5c6SDave Liu if (uec->rx_bd_ring_offset != 0) { 11367737d5c6SDave Liu uec->p_rx_bd_ring = (u8 *)((uec->rx_bd_ring_offset + align) 11377737d5c6SDave Liu & ~(align - 1)); 11387737d5c6SDave Liu } 11397737d5c6SDave Liu 11407737d5c6SDave Liu /* Zero all of Rx BDs */ 11417737d5c6SDave Liu memset((void *)(uec->rx_bd_ring_offset), 0, length + align); 11427737d5c6SDave Liu 11437737d5c6SDave Liu /* Allocate Rx buffer */ 11447737d5c6SDave Liu length = uec_info->rx_bd_ring_len * MAX_RXBUF_LEN; 11457737d5c6SDave Liu align = UEC_RX_DATA_BUF_ALIGNMENT; 11467737d5c6SDave Liu uec->rx_buf_offset = (u32)malloc(length + align); 11477737d5c6SDave Liu if (uec->rx_buf_offset != 0) { 11487737d5c6SDave Liu uec->p_rx_buf = (u8 *)((uec->rx_buf_offset + align) 11497737d5c6SDave Liu & ~(align - 1)); 11507737d5c6SDave Liu } 11517737d5c6SDave Liu 11527737d5c6SDave Liu /* Zero all of the Rx buffer */ 11537737d5c6SDave Liu memset((void *)(uec->rx_buf_offset), 0, length + align); 11547737d5c6SDave Liu 11557737d5c6SDave Liu /* Init TxBD ring */ 11567737d5c6SDave Liu bd = (qe_bd_t *)uec->p_tx_bd_ring; 11577737d5c6SDave Liu uec->txBd = bd; 11587737d5c6SDave Liu 11597737d5c6SDave Liu for (i = 0; i < uec_info->tx_bd_ring_len; i++) { 11607737d5c6SDave Liu BD_DATA_CLEAR(bd); 11617737d5c6SDave Liu BD_STATUS_SET(bd, 0); 11627737d5c6SDave Liu BD_LENGTH_SET(bd, 0); 11637737d5c6SDave Liu bd ++; 11647737d5c6SDave Liu } 11657737d5c6SDave Liu BD_STATUS_SET((--bd), TxBD_WRAP); 11667737d5c6SDave Liu 11677737d5c6SDave Liu /* Init RxBD ring */ 11687737d5c6SDave Liu bd = (qe_bd_t *)uec->p_rx_bd_ring; 11697737d5c6SDave Liu uec->rxBd = bd; 11707737d5c6SDave Liu buf = uec->p_rx_buf; 11717737d5c6SDave Liu for (i = 0; i < uec_info->rx_bd_ring_len; i++) { 11727737d5c6SDave Liu BD_DATA_SET(bd, buf); 11737737d5c6SDave Liu BD_LENGTH_SET(bd, 0); 11747737d5c6SDave Liu BD_STATUS_SET(bd, RxBD_EMPTY); 11757737d5c6SDave Liu buf += MAX_RXBUF_LEN; 11767737d5c6SDave Liu bd ++; 11777737d5c6SDave Liu } 11787737d5c6SDave Liu BD_STATUS_SET((--bd), RxBD_WRAP | RxBD_EMPTY); 11797737d5c6SDave Liu 11807737d5c6SDave Liu /* Init global Tx parameter RAM */ 11817737d5c6SDave Liu uec_init_tx_parameter(uec, num_threads_tx); 11827737d5c6SDave Liu 11837737d5c6SDave Liu /* Init global Rx parameter RAM */ 11847737d5c6SDave Liu uec_init_rx_parameter(uec, num_threads_rx); 11857737d5c6SDave Liu 11867737d5c6SDave Liu /* Init ethernet Tx and Rx parameter command */ 11877737d5c6SDave Liu if (uec_issue_init_enet_rxtx_cmd(uec, num_threads_tx, 11887737d5c6SDave Liu num_threads_rx)) { 11897737d5c6SDave Liu printf("%s issue init enet cmd failed\n", __FUNCTION__); 11907737d5c6SDave Liu return -ENOMEM; 11917737d5c6SDave Liu } 11927737d5c6SDave Liu 11937737d5c6SDave Liu return 0; 11947737d5c6SDave Liu } 11957737d5c6SDave Liu 11967737d5c6SDave Liu static int uec_init(struct eth_device* dev, bd_t *bd) 11977737d5c6SDave Liu { 11987737d5c6SDave Liu uec_private_t *uec; 1199ee62ed32SKim Phillips int err, i; 1200ee62ed32SKim Phillips struct phy_info *curphy; 12017737d5c6SDave Liu 12027737d5c6SDave Liu uec = (uec_private_t *)dev->priv; 12037737d5c6SDave Liu 12047737d5c6SDave Liu if (uec->the_first_run == 0) { 1205ee62ed32SKim Phillips err = init_phy(dev); 1206ee62ed32SKim Phillips if (err) { 1207ee62ed32SKim Phillips printf("%s: Cannot initialize PHY, aborting.\n", 1208ee62ed32SKim Phillips dev->name); 1209ee62ed32SKim Phillips return err; 1210ee62ed32SKim Phillips } 1211ee62ed32SKim Phillips 1212ee62ed32SKim Phillips curphy = uec->mii_info->phyinfo; 1213ee62ed32SKim Phillips 1214ee62ed32SKim Phillips if (curphy->config_aneg) { 1215ee62ed32SKim Phillips err = curphy->config_aneg(uec->mii_info); 1216ee62ed32SKim Phillips if (err) { 1217ee62ed32SKim Phillips printf("%s: Can't negotiate PHY\n", dev->name); 1218ee62ed32SKim Phillips return err; 1219ee62ed32SKim Phillips } 1220ee62ed32SKim Phillips } 1221ee62ed32SKim Phillips 1222ee62ed32SKim Phillips /* Give PHYs up to 5 sec to report a link */ 1223ee62ed32SKim Phillips i = 50; 1224ee62ed32SKim Phillips do { 1225ee62ed32SKim Phillips err = curphy->read_status(uec->mii_info); 1226ee62ed32SKim Phillips udelay(100000); 1227ee62ed32SKim Phillips } while (((i-- > 0) && !uec->mii_info->link) || err); 1228ee62ed32SKim Phillips 1229ee62ed32SKim Phillips if (err || i <= 0) 1230ee62ed32SKim Phillips printf("warning: %s: timeout on PHY link\n", dev->name); 1231ee62ed32SKim Phillips 1232582c55a0SHeiko Schocher adjust_link(dev); 1233ee62ed32SKim Phillips uec->the_first_run = 1; 1234ee62ed32SKim Phillips } 1235ee62ed32SKim Phillips 12367737d5c6SDave Liu /* Set up the MAC address */ 12377737d5c6SDave Liu if (dev->enetaddr[0] & 0x01) { 12387737d5c6SDave Liu printf("%s: MacAddress is multcast address\n", 12397737d5c6SDave Liu __FUNCTION__); 1240422b1a01SBen Warren return -1; 12417737d5c6SDave Liu } 12427737d5c6SDave Liu uec_set_mac_address(uec, dev->enetaddr); 1243ee62ed32SKim Phillips 12447737d5c6SDave Liu 12457737d5c6SDave Liu err = uec_open(uec, COMM_DIR_RX_AND_TX); 12467737d5c6SDave Liu if (err) { 12477737d5c6SDave Liu printf("%s: cannot enable UEC device\n", dev->name); 1248422b1a01SBen Warren return -1; 12497737d5c6SDave Liu } 12507737d5c6SDave Liu 1251ee62ed32SKim Phillips phy_change(dev); 1252ee62ed32SKim Phillips 1253422b1a01SBen Warren return (uec->mii_info->link ? 0 : -1); 12547737d5c6SDave Liu } 12557737d5c6SDave Liu 12567737d5c6SDave Liu static void uec_halt(struct eth_device* dev) 12577737d5c6SDave Liu { 12587737d5c6SDave Liu uec_private_t *uec = (uec_private_t *)dev->priv; 12597737d5c6SDave Liu uec_stop(uec, COMM_DIR_RX_AND_TX); 12607737d5c6SDave Liu } 12617737d5c6SDave Liu 12627737d5c6SDave Liu static int uec_send(struct eth_device* dev, volatile void *buf, int len) 12637737d5c6SDave Liu { 12647737d5c6SDave Liu uec_private_t *uec; 12657737d5c6SDave Liu ucc_fast_private_t *uccf; 12667737d5c6SDave Liu volatile qe_bd_t *bd; 1267ddd02492SDave Liu u16 status; 12687737d5c6SDave Liu int i; 12697737d5c6SDave Liu int result = 0; 12707737d5c6SDave Liu 12717737d5c6SDave Liu uec = (uec_private_t *)dev->priv; 12727737d5c6SDave Liu uccf = uec->uccf; 12737737d5c6SDave Liu bd = uec->txBd; 12747737d5c6SDave Liu 12757737d5c6SDave Liu /* Find an empty TxBD */ 1276ddd02492SDave Liu for (i = 0; bd->status & TxBD_READY; i++) { 12777737d5c6SDave Liu if (i > 0x100000) { 12787737d5c6SDave Liu printf("%s: tx buffer not ready\n", dev->name); 12797737d5c6SDave Liu return result; 12807737d5c6SDave Liu } 12817737d5c6SDave Liu } 12827737d5c6SDave Liu 12837737d5c6SDave Liu /* Init TxBD */ 12847737d5c6SDave Liu BD_DATA_SET(bd, buf); 12857737d5c6SDave Liu BD_LENGTH_SET(bd, len); 1286a28899c9SEmilian Medve status = bd->status; 12877737d5c6SDave Liu status &= BD_WRAP; 12887737d5c6SDave Liu status |= (TxBD_READY | TxBD_LAST); 12897737d5c6SDave Liu BD_STATUS_SET(bd, status); 12907737d5c6SDave Liu 12917737d5c6SDave Liu /* Tell UCC to transmit the buffer */ 12927737d5c6SDave Liu ucc_fast_transmit_on_demand(uccf); 12937737d5c6SDave Liu 12947737d5c6SDave Liu /* Wait for buffer to be transmitted */ 1295ddd02492SDave Liu for (i = 0; bd->status & TxBD_READY; i++) { 12967737d5c6SDave Liu if (i > 0x100000) { 12977737d5c6SDave Liu printf("%s: tx error\n", dev->name); 12987737d5c6SDave Liu return result; 12997737d5c6SDave Liu } 13007737d5c6SDave Liu } 13017737d5c6SDave Liu 13027737d5c6SDave Liu /* Ok, the buffer be transimitted */ 13037737d5c6SDave Liu BD_ADVANCE(bd, status, uec->p_tx_bd_ring); 13047737d5c6SDave Liu uec->txBd = bd; 13057737d5c6SDave Liu result = 1; 13067737d5c6SDave Liu 13077737d5c6SDave Liu return result; 13087737d5c6SDave Liu } 13097737d5c6SDave Liu 13107737d5c6SDave Liu static int uec_recv(struct eth_device* dev) 13117737d5c6SDave Liu { 13127737d5c6SDave Liu uec_private_t *uec = dev->priv; 13137737d5c6SDave Liu volatile qe_bd_t *bd; 1314ddd02492SDave Liu u16 status; 13157737d5c6SDave Liu u16 len; 13167737d5c6SDave Liu u8 *data; 13177737d5c6SDave Liu 13187737d5c6SDave Liu bd = uec->rxBd; 1319ddd02492SDave Liu status = bd->status; 13207737d5c6SDave Liu 13217737d5c6SDave Liu while (!(status & RxBD_EMPTY)) { 13227737d5c6SDave Liu if (!(status & RxBD_ERROR)) { 13237737d5c6SDave Liu data = BD_DATA(bd); 13247737d5c6SDave Liu len = BD_LENGTH(bd); 13257737d5c6SDave Liu NetReceive(data, len); 13267737d5c6SDave Liu } else { 13277737d5c6SDave Liu printf("%s: Rx error\n", dev->name); 13287737d5c6SDave Liu } 13297737d5c6SDave Liu status &= BD_CLEAN; 13307737d5c6SDave Liu BD_LENGTH_SET(bd, 0); 13317737d5c6SDave Liu BD_STATUS_SET(bd, status | RxBD_EMPTY); 13327737d5c6SDave Liu BD_ADVANCE(bd, status, uec->p_rx_bd_ring); 1333ddd02492SDave Liu status = bd->status; 13347737d5c6SDave Liu } 13357737d5c6SDave Liu uec->rxBd = bd; 13367737d5c6SDave Liu 13377737d5c6SDave Liu return 1; 13387737d5c6SDave Liu } 13397737d5c6SDave Liu 13408e55258fSHaiying Wang int uec_initialize(bd_t *bis, uec_info_t *uec_info) 13417737d5c6SDave Liu { 13427737d5c6SDave Liu struct eth_device *dev; 13437737d5c6SDave Liu int i; 13447737d5c6SDave Liu uec_private_t *uec; 13457737d5c6SDave Liu int err; 13467737d5c6SDave Liu 13477737d5c6SDave Liu dev = (struct eth_device *)malloc(sizeof(struct eth_device)); 13487737d5c6SDave Liu if (!dev) 13497737d5c6SDave Liu return 0; 13507737d5c6SDave Liu memset(dev, 0, sizeof(struct eth_device)); 13517737d5c6SDave Liu 13527737d5c6SDave Liu /* Allocate the UEC private struct */ 13537737d5c6SDave Liu uec = (uec_private_t *)malloc(sizeof(uec_private_t)); 13547737d5c6SDave Liu if (!uec) { 13557737d5c6SDave Liu return -ENOMEM; 13567737d5c6SDave Liu } 13577737d5c6SDave Liu memset(uec, 0, sizeof(uec_private_t)); 13587737d5c6SDave Liu 13598e55258fSHaiying Wang /* Adjust uec_info */ 13608e55258fSHaiying Wang #if (MAX_QE_RISC == 4) 13618e55258fSHaiying Wang uec_info->risc_tx = QE_RISC_ALLOCATION_FOUR_RISCS; 13628e55258fSHaiying Wang uec_info->risc_rx = QE_RISC_ALLOCATION_FOUR_RISCS; 13637737d5c6SDave Liu #endif 13647737d5c6SDave Liu 13658e55258fSHaiying Wang devlist[uec_info->uf_info.ucc_num] = dev; 1366d5d28fe4SDavid Saada 13677737d5c6SDave Liu uec->uec_info = uec_info; 1368e8efef7cSHaiying Wang uec->dev = dev; 13697737d5c6SDave Liu 13708e55258fSHaiying Wang sprintf(dev->name, "FSL UEC%d", uec_info->uf_info.ucc_num); 13717737d5c6SDave Liu dev->iobase = 0; 13727737d5c6SDave Liu dev->priv = (void *)uec; 13737737d5c6SDave Liu dev->init = uec_init; 13747737d5c6SDave Liu dev->halt = uec_halt; 13757737d5c6SDave Liu dev->send = uec_send; 13767737d5c6SDave Liu dev->recv = uec_recv; 13777737d5c6SDave Liu 13787737d5c6SDave Liu /* Clear the ethnet address */ 13797737d5c6SDave Liu for (i = 0; i < 6; i++) 13807737d5c6SDave Liu dev->enetaddr[i] = 0; 13817737d5c6SDave Liu 13827737d5c6SDave Liu eth_register(dev); 13837737d5c6SDave Liu 13847737d5c6SDave Liu err = uec_startup(uec); 13857737d5c6SDave Liu if (err) { 13867737d5c6SDave Liu printf("%s: Cannot configure net device, aborting.",dev->name); 13877737d5c6SDave Liu return err; 13887737d5c6SDave Liu } 13897737d5c6SDave Liu 1390*23c34af4SRichard Retanubun #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) 1391d5d28fe4SDavid Saada miiphy_register(dev->name, uec_miiphy_read, uec_miiphy_write); 1392d5d28fe4SDavid Saada #endif 1393d5d28fe4SDavid Saada 13947737d5c6SDave Liu return 1; 13957737d5c6SDave Liu } 13968e55258fSHaiying Wang 13978e55258fSHaiying Wang int uec_eth_init(bd_t *bis, uec_info_t *uecs, int num) 13988e55258fSHaiying Wang { 13998e55258fSHaiying Wang int i; 14008e55258fSHaiying Wang 14018e55258fSHaiying Wang for (i = 0; i < num; i++) 14028e55258fSHaiying Wang uec_initialize(bis, &uecs[i]); 14038e55258fSHaiying Wang 14048e55258fSHaiying Wang return 0; 14058e55258fSHaiying Wang } 14068e55258fSHaiying Wang 14078e55258fSHaiying Wang int uec_standard_init(bd_t *bis) 14088e55258fSHaiying Wang { 14098e55258fSHaiying Wang return uec_eth_init(bis, uec_info, ARRAY_SIZE(uec_info)); 14108e55258fSHaiying Wang } 1411