17737d5c6SDave Liu /* 27737d5c6SDave Liu * Copyright (C) 2006 Freescale Semiconductor, Inc. 37737d5c6SDave Liu * 47737d5c6SDave Liu * Dave Liu <daveliu@freescale.com> 57737d5c6SDave Liu * based on source code of Shlomi Gridish 67737d5c6SDave Liu * 71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 87737d5c6SDave Liu */ 97737d5c6SDave Liu 10*b5bf5cb3SMasahiro Yamada #include <common.h> 11*b5bf5cb3SMasahiro Yamada #include <malloc.h> 12*b5bf5cb3SMasahiro Yamada #include <asm/errno.h> 13*b5bf5cb3SMasahiro Yamada #include <asm/io.h> 14*b5bf5cb3SMasahiro Yamada #include <linux/immap_qe.h> 157737d5c6SDave Liu #include "uccf.h" 162459afb1SQianyu Gong #include <fsl_qe.h> 177737d5c6SDave Liu 187737d5c6SDave Liu void ucc_fast_transmit_on_demand(ucc_fast_private_t *uccf) 197737d5c6SDave Liu { 207737d5c6SDave Liu out_be16(&uccf->uf_regs->utodr, UCC_FAST_TOD); 217737d5c6SDave Liu } 227737d5c6SDave Liu 237737d5c6SDave Liu u32 ucc_fast_get_qe_cr_subblock(int ucc_num) 247737d5c6SDave Liu { 257737d5c6SDave Liu switch (ucc_num) { 267737d5c6SDave Liu case 0: return QE_CR_SUBBLOCK_UCCFAST1; 277737d5c6SDave Liu case 1: return QE_CR_SUBBLOCK_UCCFAST2; 287737d5c6SDave Liu case 2: return QE_CR_SUBBLOCK_UCCFAST3; 297737d5c6SDave Liu case 3: return QE_CR_SUBBLOCK_UCCFAST4; 307737d5c6SDave Liu case 4: return QE_CR_SUBBLOCK_UCCFAST5; 317737d5c6SDave Liu case 5: return QE_CR_SUBBLOCK_UCCFAST6; 327737d5c6SDave Liu case 6: return QE_CR_SUBBLOCK_UCCFAST7; 337737d5c6SDave Liu case 7: return QE_CR_SUBBLOCK_UCCFAST8; 347737d5c6SDave Liu default: return QE_CR_SUBBLOCK_INVALID; 357737d5c6SDave Liu } 367737d5c6SDave Liu } 377737d5c6SDave Liu 387737d5c6SDave Liu static void ucc_get_cmxucr_reg(int ucc_num, volatile u32 **p_cmxucr, 397737d5c6SDave Liu u8 *reg_num, u8 *shift) 407737d5c6SDave Liu { 417737d5c6SDave Liu switch (ucc_num) { 427737d5c6SDave Liu case 0: /* UCC1 */ 437737d5c6SDave Liu *p_cmxucr = &(qe_immr->qmx.cmxucr1); 447737d5c6SDave Liu *reg_num = 1; 457737d5c6SDave Liu *shift = 16; 467737d5c6SDave Liu break; 477737d5c6SDave Liu case 2: /* UCC3 */ 487737d5c6SDave Liu *p_cmxucr = &(qe_immr->qmx.cmxucr1); 497737d5c6SDave Liu *reg_num = 1; 507737d5c6SDave Liu *shift = 0; 517737d5c6SDave Liu break; 527737d5c6SDave Liu case 4: /* UCC5 */ 537737d5c6SDave Liu *p_cmxucr = &(qe_immr->qmx.cmxucr2); 547737d5c6SDave Liu *reg_num = 2; 557737d5c6SDave Liu *shift = 16; 567737d5c6SDave Liu break; 577737d5c6SDave Liu case 6: /* UCC7 */ 587737d5c6SDave Liu *p_cmxucr = &(qe_immr->qmx.cmxucr2); 597737d5c6SDave Liu *reg_num = 2; 607737d5c6SDave Liu *shift = 0; 617737d5c6SDave Liu break; 627737d5c6SDave Liu case 1: /* UCC2 */ 637737d5c6SDave Liu *p_cmxucr = &(qe_immr->qmx.cmxucr3); 647737d5c6SDave Liu *reg_num = 3; 657737d5c6SDave Liu *shift = 16; 667737d5c6SDave Liu break; 677737d5c6SDave Liu case 3: /* UCC4 */ 687737d5c6SDave Liu *p_cmxucr = &(qe_immr->qmx.cmxucr3); 697737d5c6SDave Liu *reg_num = 3; 707737d5c6SDave Liu *shift = 0; 717737d5c6SDave Liu break; 727737d5c6SDave Liu case 5: /* UCC6 */ 737737d5c6SDave Liu *p_cmxucr = &(qe_immr->qmx.cmxucr4); 747737d5c6SDave Liu *reg_num = 4; 757737d5c6SDave Liu *shift = 16; 767737d5c6SDave Liu break; 777737d5c6SDave Liu case 7: /* UCC8 */ 787737d5c6SDave Liu *p_cmxucr = &(qe_immr->qmx.cmxucr4); 797737d5c6SDave Liu *reg_num = 4; 807737d5c6SDave Liu *shift = 0; 817737d5c6SDave Liu break; 827737d5c6SDave Liu default: 837737d5c6SDave Liu break; 847737d5c6SDave Liu } 857737d5c6SDave Liu } 867737d5c6SDave Liu 877737d5c6SDave Liu static int ucc_set_clk_src(int ucc_num, qe_clock_e clock, comm_dir_e mode) 887737d5c6SDave Liu { 891aa934c8SKim Phillips volatile u32 *p_cmxucr = NULL; 901aa934c8SKim Phillips u8 reg_num = 0; 911aa934c8SKim Phillips u8 shift = 0; 927737d5c6SDave Liu u32 clockBits; 937737d5c6SDave Liu u32 clockMask; 947737d5c6SDave Liu int source = -1; 957737d5c6SDave Liu 967737d5c6SDave Liu /* check if the UCC number is in range. */ 977737d5c6SDave Liu if ((ucc_num > UCC_MAX_NUM - 1) || (ucc_num < 0)) 987737d5c6SDave Liu return -EINVAL; 997737d5c6SDave Liu 1007737d5c6SDave Liu if (! ((mode == COMM_DIR_RX) || (mode == COMM_DIR_TX))) { 1017737d5c6SDave Liu printf("%s: bad comm mode type passed\n", __FUNCTION__); 1027737d5c6SDave Liu return -EINVAL; 1037737d5c6SDave Liu } 1047737d5c6SDave Liu 1057737d5c6SDave Liu ucc_get_cmxucr_reg(ucc_num, &p_cmxucr, ®_num, &shift); 1067737d5c6SDave Liu 1077737d5c6SDave Liu switch (reg_num) { 1087737d5c6SDave Liu case 1: 1097737d5c6SDave Liu switch (clock) { 1107737d5c6SDave Liu case QE_BRG1: source = 1; break; 1117737d5c6SDave Liu case QE_BRG2: source = 2; break; 1127737d5c6SDave Liu case QE_BRG7: source = 3; break; 1137737d5c6SDave Liu case QE_BRG8: source = 4; break; 1147737d5c6SDave Liu case QE_CLK9: source = 5; break; 1157737d5c6SDave Liu case QE_CLK10: source = 6; break; 1167737d5c6SDave Liu case QE_CLK11: source = 7; break; 1177737d5c6SDave Liu case QE_CLK12: source = 8; break; 1187737d5c6SDave Liu case QE_CLK15: source = 9; break; 1197737d5c6SDave Liu case QE_CLK16: source = 10; break; 1207737d5c6SDave Liu default: source = -1; break; 1217737d5c6SDave Liu } 1227737d5c6SDave Liu break; 1237737d5c6SDave Liu case 2: 1247737d5c6SDave Liu switch (clock) { 1257737d5c6SDave Liu case QE_BRG5: source = 1; break; 1267737d5c6SDave Liu case QE_BRG6: source = 2; break; 1277737d5c6SDave Liu case QE_BRG7: source = 3; break; 1287737d5c6SDave Liu case QE_BRG8: source = 4; break; 1297737d5c6SDave Liu case QE_CLK13: source = 5; break; 1307737d5c6SDave Liu case QE_CLK14: source = 6; break; 1317737d5c6SDave Liu case QE_CLK19: source = 7; break; 1327737d5c6SDave Liu case QE_CLK20: source = 8; break; 1337737d5c6SDave Liu case QE_CLK15: source = 9; break; 1347737d5c6SDave Liu case QE_CLK16: source = 10; break; 1357737d5c6SDave Liu default: source = -1; break; 1367737d5c6SDave Liu } 1377737d5c6SDave Liu break; 1387737d5c6SDave Liu case 3: 1397737d5c6SDave Liu switch (clock) { 1407737d5c6SDave Liu case QE_BRG9: source = 1; break; 1417737d5c6SDave Liu case QE_BRG10: source = 2; break; 1427737d5c6SDave Liu case QE_BRG15: source = 3; break; 1437737d5c6SDave Liu case QE_BRG16: source = 4; break; 1447737d5c6SDave Liu case QE_CLK3: source = 5; break; 1457737d5c6SDave Liu case QE_CLK4: source = 6; break; 1467737d5c6SDave Liu case QE_CLK17: source = 7; break; 1477737d5c6SDave Liu case QE_CLK18: source = 8; break; 1487737d5c6SDave Liu case QE_CLK7: source = 9; break; 1497737d5c6SDave Liu case QE_CLK8: source = 10; break; 1507737d5c6SDave Liu case QE_CLK16: source = 11; break; 1517737d5c6SDave Liu default: source = -1; break; 1527737d5c6SDave Liu } 1537737d5c6SDave Liu break; 1547737d5c6SDave Liu case 4: 1557737d5c6SDave Liu switch (clock) { 1567737d5c6SDave Liu case QE_BRG13: source = 1; break; 1577737d5c6SDave Liu case QE_BRG14: source = 2; break; 1587737d5c6SDave Liu case QE_BRG15: source = 3; break; 1597737d5c6SDave Liu case QE_BRG16: source = 4; break; 1607737d5c6SDave Liu case QE_CLK5: source = 5; break; 1617737d5c6SDave Liu case QE_CLK6: source = 6; break; 1627737d5c6SDave Liu case QE_CLK21: source = 7; break; 1637737d5c6SDave Liu case QE_CLK22: source = 8; break; 1647737d5c6SDave Liu case QE_CLK7: source = 9; break; 1657737d5c6SDave Liu case QE_CLK8: source = 10; break; 1667737d5c6SDave Liu case QE_CLK16: source = 11; break; 1677737d5c6SDave Liu default: source = -1; break; 1687737d5c6SDave Liu } 1697737d5c6SDave Liu break; 1707737d5c6SDave Liu default: 1717737d5c6SDave Liu source = -1; 1727737d5c6SDave Liu break; 1737737d5c6SDave Liu } 1747737d5c6SDave Liu 1757737d5c6SDave Liu if (source == -1) { 1767737d5c6SDave Liu printf("%s: Bad combination of clock and UCC\n", __FUNCTION__); 1777737d5c6SDave Liu return -ENOENT; 1787737d5c6SDave Liu } 1797737d5c6SDave Liu 1807737d5c6SDave Liu clockBits = (u32) source; 1817737d5c6SDave Liu clockMask = QE_CMXUCR_TX_CLK_SRC_MASK; 1827737d5c6SDave Liu if (mode == COMM_DIR_RX) { 1837737d5c6SDave Liu clockBits <<= 4; /* Rx field is 4 bits to left of Tx field */ 1847737d5c6SDave Liu clockMask <<= 4; /* Rx field is 4 bits to left of Tx field */ 1857737d5c6SDave Liu } 1867737d5c6SDave Liu clockBits <<= shift; 1877737d5c6SDave Liu clockMask <<= shift; 1887737d5c6SDave Liu 1897737d5c6SDave Liu out_be32(p_cmxucr, (in_be32(p_cmxucr) & ~clockMask) | clockBits); 1907737d5c6SDave Liu 1917737d5c6SDave Liu return 0; 1927737d5c6SDave Liu } 1937737d5c6SDave Liu 1947737d5c6SDave Liu static uint ucc_get_reg_baseaddr(int ucc_num) 1957737d5c6SDave Liu { 1967737d5c6SDave Liu uint base = 0; 1977737d5c6SDave Liu 1987737d5c6SDave Liu /* check if the UCC number is in range */ 1997737d5c6SDave Liu if ((ucc_num > UCC_MAX_NUM - 1) || (ucc_num < 0)) { 2007737d5c6SDave Liu printf("%s: the UCC num not in ranges\n", __FUNCTION__); 2017737d5c6SDave Liu return 0; 2027737d5c6SDave Liu } 2037737d5c6SDave Liu 2047737d5c6SDave Liu switch (ucc_num) { 2057737d5c6SDave Liu case 0: base = 0x00002000; break; 2067737d5c6SDave Liu case 1: base = 0x00003000; break; 2077737d5c6SDave Liu case 2: base = 0x00002200; break; 2087737d5c6SDave Liu case 3: base = 0x00003200; break; 2097737d5c6SDave Liu case 4: base = 0x00002400; break; 2107737d5c6SDave Liu case 5: base = 0x00003400; break; 2117737d5c6SDave Liu case 6: base = 0x00002600; break; 2127737d5c6SDave Liu case 7: base = 0x00003600; break; 2137737d5c6SDave Liu default: break; 2147737d5c6SDave Liu } 2157737d5c6SDave Liu 2167737d5c6SDave Liu base = (uint)qe_immr + base; 2177737d5c6SDave Liu return base; 2187737d5c6SDave Liu } 2197737d5c6SDave Liu 2207737d5c6SDave Liu void ucc_fast_enable(ucc_fast_private_t *uccf, comm_dir_e mode) 2217737d5c6SDave Liu { 2227737d5c6SDave Liu ucc_fast_t *uf_regs; 2237737d5c6SDave Liu u32 gumr; 2247737d5c6SDave Liu 2257737d5c6SDave Liu uf_regs = uccf->uf_regs; 2267737d5c6SDave Liu 2277737d5c6SDave Liu /* Enable reception and/or transmission on this UCC. */ 2287737d5c6SDave Liu gumr = in_be32(&uf_regs->gumr); 2297737d5c6SDave Liu if (mode & COMM_DIR_TX) { 2307737d5c6SDave Liu gumr |= UCC_FAST_GUMR_ENT; 2317737d5c6SDave Liu uccf->enabled_tx = 1; 2327737d5c6SDave Liu } 2337737d5c6SDave Liu if (mode & COMM_DIR_RX) { 2347737d5c6SDave Liu gumr |= UCC_FAST_GUMR_ENR; 2357737d5c6SDave Liu uccf->enabled_rx = 1; 2367737d5c6SDave Liu } 2377737d5c6SDave Liu out_be32(&uf_regs->gumr, gumr); 2387737d5c6SDave Liu } 2397737d5c6SDave Liu 2407737d5c6SDave Liu void ucc_fast_disable(ucc_fast_private_t *uccf, comm_dir_e mode) 2417737d5c6SDave Liu { 2427737d5c6SDave Liu ucc_fast_t *uf_regs; 2437737d5c6SDave Liu u32 gumr; 2447737d5c6SDave Liu 2457737d5c6SDave Liu uf_regs = uccf->uf_regs; 2467737d5c6SDave Liu 2477737d5c6SDave Liu /* Disable reception and/or transmission on this UCC. */ 2487737d5c6SDave Liu gumr = in_be32(&uf_regs->gumr); 2497737d5c6SDave Liu if (mode & COMM_DIR_TX) { 2507737d5c6SDave Liu gumr &= ~UCC_FAST_GUMR_ENT; 2517737d5c6SDave Liu uccf->enabled_tx = 0; 2527737d5c6SDave Liu } 2537737d5c6SDave Liu if (mode & COMM_DIR_RX) { 2547737d5c6SDave Liu gumr &= ~UCC_FAST_GUMR_ENR; 2557737d5c6SDave Liu uccf->enabled_rx = 0; 2567737d5c6SDave Liu } 2577737d5c6SDave Liu out_be32(&uf_regs->gumr, gumr); 2587737d5c6SDave Liu } 2597737d5c6SDave Liu 2607737d5c6SDave Liu int ucc_fast_init(ucc_fast_info_t *uf_info, ucc_fast_private_t **uccf_ret) 2617737d5c6SDave Liu { 2627737d5c6SDave Liu ucc_fast_private_t *uccf; 2637737d5c6SDave Liu ucc_fast_t *uf_regs; 2647737d5c6SDave Liu 2657737d5c6SDave Liu if (!uf_info) 2667737d5c6SDave Liu return -EINVAL; 2677737d5c6SDave Liu 2687737d5c6SDave Liu if ((uf_info->ucc_num < 0) || (uf_info->ucc_num > UCC_MAX_NUM - 1)) { 2697737d5c6SDave Liu printf("%s: Illagal UCC number!\n", __FUNCTION__); 2707737d5c6SDave Liu return -EINVAL; 2717737d5c6SDave Liu } 2727737d5c6SDave Liu 2737737d5c6SDave Liu uccf = (ucc_fast_private_t *)malloc(sizeof(ucc_fast_private_t)); 2747737d5c6SDave Liu if (!uccf) { 2757737d5c6SDave Liu printf("%s: No memory for UCC fast data structure!\n", 2767737d5c6SDave Liu __FUNCTION__); 2777737d5c6SDave Liu return -ENOMEM; 2787737d5c6SDave Liu } 2797737d5c6SDave Liu memset(uccf, 0, sizeof(ucc_fast_private_t)); 2807737d5c6SDave Liu 2817737d5c6SDave Liu /* Save fast UCC structure */ 2827737d5c6SDave Liu uccf->uf_info = uf_info; 2837737d5c6SDave Liu uccf->uf_regs = (ucc_fast_t *)ucc_get_reg_baseaddr(uf_info->ucc_num); 2847737d5c6SDave Liu 2857737d5c6SDave Liu if (uccf->uf_regs == NULL) { 2867737d5c6SDave Liu printf("%s: No memory map for UCC fast controller!\n", 2877737d5c6SDave Liu __FUNCTION__); 2887737d5c6SDave Liu return -ENOMEM; 2897737d5c6SDave Liu } 2907737d5c6SDave Liu 2917737d5c6SDave Liu uccf->enabled_tx = 0; 2927737d5c6SDave Liu uccf->enabled_rx = 0; 2937737d5c6SDave Liu 2947737d5c6SDave Liu uf_regs = uccf->uf_regs; 2957737d5c6SDave Liu uccf->p_ucce = (u32 *) &(uf_regs->ucce); 2967737d5c6SDave Liu uccf->p_uccm = (u32 *) &(uf_regs->uccm); 2977737d5c6SDave Liu 2987737d5c6SDave Liu /* Init GUEMR register, UCC both Rx and Tx is Fast protocol */ 2997737d5c6SDave Liu out_8(&uf_regs->guemr, UCC_GUEMR_SET_RESERVED3 | UCC_GUEMR_MODE_FAST_RX 3007737d5c6SDave Liu | UCC_GUEMR_MODE_FAST_TX); 3017737d5c6SDave Liu 3027737d5c6SDave Liu /* Set GUMR, disable UCC both Rx and Tx, Ethernet protocol */ 3037737d5c6SDave Liu out_be32(&uf_regs->gumr, UCC_FAST_GUMR_ETH); 3047737d5c6SDave Liu 3057737d5c6SDave Liu /* Set the Giga ethernet VFIFO stuff */ 3067737d5c6SDave Liu if (uf_info->eth_type == GIGA_ETH) { 3077737d5c6SDave Liu /* Allocate memory for Tx Virtual Fifo */ 3087737d5c6SDave Liu uccf->ucc_fast_tx_virtual_fifo_base_offset = 3097737d5c6SDave Liu qe_muram_alloc(UCC_GETH_UTFS_GIGA_INIT, 3107737d5c6SDave Liu UCC_FAST_VIRT_FIFO_REGS_ALIGNMENT); 3117737d5c6SDave Liu 3127737d5c6SDave Liu /* Allocate memory for Rx Virtual Fifo */ 3137737d5c6SDave Liu uccf->ucc_fast_rx_virtual_fifo_base_offset = 3147737d5c6SDave Liu qe_muram_alloc(UCC_GETH_URFS_GIGA_INIT + 3157737d5c6SDave Liu UCC_FAST_RX_VIRTUAL_FIFO_SIZE_PAD, 3167737d5c6SDave Liu UCC_FAST_VIRT_FIFO_REGS_ALIGNMENT); 3177737d5c6SDave Liu 3187737d5c6SDave Liu /* utfb, urfb are offsets from MURAM base */ 3197737d5c6SDave Liu out_be32(&uf_regs->utfb, 3207737d5c6SDave Liu uccf->ucc_fast_tx_virtual_fifo_base_offset); 3217737d5c6SDave Liu out_be32(&uf_regs->urfb, 3227737d5c6SDave Liu uccf->ucc_fast_rx_virtual_fifo_base_offset); 3237737d5c6SDave Liu 3247737d5c6SDave Liu /* Set Virtual Fifo registers */ 3257737d5c6SDave Liu out_be16(&uf_regs->urfs, UCC_GETH_URFS_GIGA_INIT); 3267737d5c6SDave Liu out_be16(&uf_regs->urfet, UCC_GETH_URFET_GIGA_INIT); 3277737d5c6SDave Liu out_be16(&uf_regs->urfset, UCC_GETH_URFSET_GIGA_INIT); 3287737d5c6SDave Liu out_be16(&uf_regs->utfs, UCC_GETH_UTFS_GIGA_INIT); 3297737d5c6SDave Liu out_be16(&uf_regs->utfet, UCC_GETH_UTFET_GIGA_INIT); 3307737d5c6SDave Liu out_be16(&uf_regs->utftt, UCC_GETH_UTFTT_GIGA_INIT); 3317737d5c6SDave Liu } 3327737d5c6SDave Liu 3337737d5c6SDave Liu /* Set the Fast ethernet VFIFO stuff */ 3347737d5c6SDave Liu if (uf_info->eth_type == FAST_ETH) { 3357737d5c6SDave Liu /* Allocate memory for Tx Virtual Fifo */ 3367737d5c6SDave Liu uccf->ucc_fast_tx_virtual_fifo_base_offset = 3377737d5c6SDave Liu qe_muram_alloc(UCC_GETH_UTFS_INIT, 3387737d5c6SDave Liu UCC_FAST_VIRT_FIFO_REGS_ALIGNMENT); 3397737d5c6SDave Liu 3407737d5c6SDave Liu /* Allocate memory for Rx Virtual Fifo */ 3417737d5c6SDave Liu uccf->ucc_fast_rx_virtual_fifo_base_offset = 3427737d5c6SDave Liu qe_muram_alloc(UCC_GETH_URFS_INIT + 3437737d5c6SDave Liu UCC_FAST_RX_VIRTUAL_FIFO_SIZE_PAD, 3447737d5c6SDave Liu UCC_FAST_VIRT_FIFO_REGS_ALIGNMENT); 3457737d5c6SDave Liu 3467737d5c6SDave Liu /* utfb, urfb are offsets from MURAM base */ 3477737d5c6SDave Liu out_be32(&uf_regs->utfb, 3487737d5c6SDave Liu uccf->ucc_fast_tx_virtual_fifo_base_offset); 3497737d5c6SDave Liu out_be32(&uf_regs->urfb, 3507737d5c6SDave Liu uccf->ucc_fast_rx_virtual_fifo_base_offset); 3517737d5c6SDave Liu 3527737d5c6SDave Liu /* Set Virtual Fifo registers */ 3537737d5c6SDave Liu out_be16(&uf_regs->urfs, UCC_GETH_URFS_INIT); 3547737d5c6SDave Liu out_be16(&uf_regs->urfet, UCC_GETH_URFET_INIT); 3557737d5c6SDave Liu out_be16(&uf_regs->urfset, UCC_GETH_URFSET_INIT); 3567737d5c6SDave Liu out_be16(&uf_regs->utfs, UCC_GETH_UTFS_INIT); 3577737d5c6SDave Liu out_be16(&uf_regs->utfet, UCC_GETH_UTFET_INIT); 3587737d5c6SDave Liu out_be16(&uf_regs->utftt, UCC_GETH_UTFTT_INIT); 3597737d5c6SDave Liu } 3607737d5c6SDave Liu 3617737d5c6SDave Liu /* Rx clock routing */ 3627737d5c6SDave Liu if (uf_info->rx_clock != QE_CLK_NONE) { 3637737d5c6SDave Liu if (ucc_set_clk_src(uf_info->ucc_num, 3647737d5c6SDave Liu uf_info->rx_clock, COMM_DIR_RX)) { 3657737d5c6SDave Liu printf("%s: Illegal value for parameter 'RxClock'.\n", 3667737d5c6SDave Liu __FUNCTION__); 3677737d5c6SDave Liu return -EINVAL; 3687737d5c6SDave Liu } 3697737d5c6SDave Liu } 3707737d5c6SDave Liu 3717737d5c6SDave Liu /* Tx clock routing */ 3727737d5c6SDave Liu if (uf_info->tx_clock != QE_CLK_NONE) { 3737737d5c6SDave Liu if (ucc_set_clk_src(uf_info->ucc_num, 3747737d5c6SDave Liu uf_info->tx_clock, COMM_DIR_TX)) { 3757737d5c6SDave Liu printf("%s: Illegal value for parameter 'TxClock'.\n", 3767737d5c6SDave Liu __FUNCTION__); 3777737d5c6SDave Liu return -EINVAL; 3787737d5c6SDave Liu } 3797737d5c6SDave Liu } 3807737d5c6SDave Liu 3817737d5c6SDave Liu /* Clear interrupt mask register to disable all of interrupts */ 3827737d5c6SDave Liu out_be32(&uf_regs->uccm, 0x0); 3837737d5c6SDave Liu 3847737d5c6SDave Liu /* Writing '1' to clear all of envents */ 3857737d5c6SDave Liu out_be32(&uf_regs->ucce, 0xffffffff); 3867737d5c6SDave Liu 3877737d5c6SDave Liu *uccf_ret = uccf; 3887737d5c6SDave Liu return 0; 3897737d5c6SDave Liu } 390