1*24cdf1a9SStephen Warren /*
2*24cdf1a9SStephen Warren * Copyright (c) 2016, NVIDIA CORPORATION.
3*24cdf1a9SStephen Warren *
4*24cdf1a9SStephen Warren * SPDX-License-Identifier: GPL-2.0
5*24cdf1a9SStephen Warren */
6*24cdf1a9SStephen Warren
7*24cdf1a9SStephen Warren #include <common.h>
8*24cdf1a9SStephen Warren #include <dm.h>
9*24cdf1a9SStephen Warren #include <misc.h>
10*24cdf1a9SStephen Warren #include <power-domain-uclass.h>
11*24cdf1a9SStephen Warren #include <asm/arch-tegra/bpmp_abi.h>
12*24cdf1a9SStephen Warren
13*24cdf1a9SStephen Warren #define UPDATE BIT(0)
14*24cdf1a9SStephen Warren #define ON BIT(1)
15*24cdf1a9SStephen Warren
tegra186_power_domain_common(struct power_domain * power_domain,bool on)16*24cdf1a9SStephen Warren static int tegra186_power_domain_common(struct power_domain *power_domain,
17*24cdf1a9SStephen Warren bool on)
18*24cdf1a9SStephen Warren {
19*24cdf1a9SStephen Warren struct mrq_pg_update_state_request req;
20*24cdf1a9SStephen Warren int on_state = on ? ON : 0;
21*24cdf1a9SStephen Warren int ret;
22*24cdf1a9SStephen Warren
23*24cdf1a9SStephen Warren req.partition_id = power_domain->id;
24*24cdf1a9SStephen Warren req.logic_state = UPDATE | on_state;
25*24cdf1a9SStephen Warren req.sram_state = UPDATE | on_state;
26*24cdf1a9SStephen Warren /*
27*24cdf1a9SStephen Warren * Drivers manage their own clocks so they don't get out of sync, and
28*24cdf1a9SStephen Warren * since some power domains have many clocks, only a subset of which
29*24cdf1a9SStephen Warren * are actually needed depending on use-case.
30*24cdf1a9SStephen Warren */
31*24cdf1a9SStephen Warren req.clock_state = UPDATE;
32*24cdf1a9SStephen Warren
33*24cdf1a9SStephen Warren ret = misc_call(power_domain->dev->parent, MRQ_PG_UPDATE_STATE, &req,
34*24cdf1a9SStephen Warren sizeof(req), NULL, 0);
35*24cdf1a9SStephen Warren if (ret < 0)
36*24cdf1a9SStephen Warren return ret;
37*24cdf1a9SStephen Warren
38*24cdf1a9SStephen Warren return 0;
39*24cdf1a9SStephen Warren }
40*24cdf1a9SStephen Warren
tegra186_power_domain_on(struct power_domain * power_domain)41*24cdf1a9SStephen Warren static int tegra186_power_domain_on(struct power_domain *power_domain)
42*24cdf1a9SStephen Warren {
43*24cdf1a9SStephen Warren debug("%s(power_domain=%p) (dev=%p, id=%lu)\n", __func__,
44*24cdf1a9SStephen Warren power_domain, power_domain->dev, power_domain->id);
45*24cdf1a9SStephen Warren
46*24cdf1a9SStephen Warren return tegra186_power_domain_common(power_domain, true);
47*24cdf1a9SStephen Warren }
48*24cdf1a9SStephen Warren
tegra186_power_domain_off(struct power_domain * power_domain)49*24cdf1a9SStephen Warren static int tegra186_power_domain_off(struct power_domain *power_domain)
50*24cdf1a9SStephen Warren {
51*24cdf1a9SStephen Warren debug("%s(power_domain=%p) (dev=%p, id=%lu)\n", __func__,
52*24cdf1a9SStephen Warren power_domain, power_domain->dev, power_domain->id);
53*24cdf1a9SStephen Warren
54*24cdf1a9SStephen Warren return tegra186_power_domain_common(power_domain, false);
55*24cdf1a9SStephen Warren }
56*24cdf1a9SStephen Warren
57*24cdf1a9SStephen Warren struct power_domain_ops tegra186_power_domain_ops = {
58*24cdf1a9SStephen Warren .on = tegra186_power_domain_on,
59*24cdf1a9SStephen Warren .off = tegra186_power_domain_off,
60*24cdf1a9SStephen Warren };
61*24cdf1a9SStephen Warren
62*24cdf1a9SStephen Warren U_BOOT_DRIVER(tegra186_power_domain) = {
63*24cdf1a9SStephen Warren .name = "tegra186_power_domain",
64*24cdf1a9SStephen Warren .id = UCLASS_POWER_DOMAIN,
65*24cdf1a9SStephen Warren .ops = &tegra186_power_domain_ops,
66*24cdf1a9SStephen Warren };
67