xref: /rk3399_rockchip-uboot/drivers/pinctrl/rockchip/pinctrl-rv1108.c (revision 5635c457ecd5539a48b8876fda1e8e5e6ce52401)
1f2e4e921SDavid Wu // SPDX-License-Identifier: GPL-2.0+
2f2e4e921SDavid Wu /*
3f2e4e921SDavid Wu  * (C) Copyright 2019 Rockchip Electronics Co., Ltd
4f2e4e921SDavid Wu  */
5f2e4e921SDavid Wu 
6f2e4e921SDavid Wu #include <common.h>
7f2e4e921SDavid Wu #include <dm.h>
8f2e4e921SDavid Wu #include <dm/pinctrl.h>
9f2e4e921SDavid Wu #include <regmap.h>
10f2e4e921SDavid Wu #include <syscon.h>
11f2e4e921SDavid Wu 
12f2e4e921SDavid Wu #include "pinctrl-rockchip.h"
13f2e4e921SDavid Wu 
14f2e4e921SDavid Wu static struct rockchip_mux_recalced_data rv1108_mux_recalced_data[] = {
15f2e4e921SDavid Wu 	{
16f2e4e921SDavid Wu 		.num = 1,
17f2e4e921SDavid Wu 		.pin = 0,
18f2e4e921SDavid Wu 		.reg = 0x418,
19f2e4e921SDavid Wu 		.bit = 0,
20f2e4e921SDavid Wu 		.mask = 0x3
21f2e4e921SDavid Wu 	}, {
22f2e4e921SDavid Wu 		.num = 1,
23f2e4e921SDavid Wu 		.pin = 1,
24f2e4e921SDavid Wu 		.reg = 0x418,
25f2e4e921SDavid Wu 		.bit = 2,
26f2e4e921SDavid Wu 		.mask = 0x3
27f2e4e921SDavid Wu 	}, {
28f2e4e921SDavid Wu 		.num = 1,
29f2e4e921SDavid Wu 		.pin = 2,
30f2e4e921SDavid Wu 		.reg = 0x418,
31f2e4e921SDavid Wu 		.bit = 4,
32f2e4e921SDavid Wu 		.mask = 0x3
33f2e4e921SDavid Wu 	}, {
34f2e4e921SDavid Wu 		.num = 1,
35f2e4e921SDavid Wu 		.pin = 3,
36f2e4e921SDavid Wu 		.reg = 0x418,
37f2e4e921SDavid Wu 		.bit = 6,
38f2e4e921SDavid Wu 		.mask = 0x3
39f2e4e921SDavid Wu 	}, {
40f2e4e921SDavid Wu 		.num = 1,
41f2e4e921SDavid Wu 		.pin = 4,
42f2e4e921SDavid Wu 		.reg = 0x418,
43f2e4e921SDavid Wu 		.bit = 8,
44f2e4e921SDavid Wu 		.mask = 0x3
45f2e4e921SDavid Wu 	}, {
46f2e4e921SDavid Wu 		.num = 1,
47f2e4e921SDavid Wu 		.pin = 5,
48f2e4e921SDavid Wu 		.reg = 0x418,
49f2e4e921SDavid Wu 		.bit = 10,
50f2e4e921SDavid Wu 		.mask = 0x3
51f2e4e921SDavid Wu 	}, {
52f2e4e921SDavid Wu 		.num = 1,
53f2e4e921SDavid Wu 		.pin = 6,
54f2e4e921SDavid Wu 		.reg = 0x418,
55f2e4e921SDavid Wu 		.bit = 12,
56f2e4e921SDavid Wu 		.mask = 0x3
57f2e4e921SDavid Wu 	}, {
58f2e4e921SDavid Wu 		.num = 1,
59f2e4e921SDavid Wu 		.pin = 7,
60f2e4e921SDavid Wu 		.reg = 0x418,
61f2e4e921SDavid Wu 		.bit = 14,
62f2e4e921SDavid Wu 		.mask = 0x3
63f2e4e921SDavid Wu 	}, {
64f2e4e921SDavid Wu 		.num = 1,
65f2e4e921SDavid Wu 		.pin = 8,
66f2e4e921SDavid Wu 		.reg = 0x41c,
67f2e4e921SDavid Wu 		.bit = 0,
68f2e4e921SDavid Wu 		.mask = 0x3
69f2e4e921SDavid Wu 	}, {
70f2e4e921SDavid Wu 		.num = 1,
71f2e4e921SDavid Wu 		.pin = 9,
72f2e4e921SDavid Wu 		.reg = 0x41c,
73f2e4e921SDavid Wu 		.bit = 2,
74f2e4e921SDavid Wu 		.mask = 0x3
75f2e4e921SDavid Wu 	},
76f2e4e921SDavid Wu };
77f2e4e921SDavid Wu 
rv1108_set_mux(struct rockchip_pin_bank * bank,int pin,int mux)785f55bbd7SDavid Wu static int rv1108_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
795f55bbd7SDavid Wu {
805f55bbd7SDavid Wu 	struct rockchip_pinctrl_priv *priv = bank->priv;
815f55bbd7SDavid Wu 	int iomux_num = (pin / 8);
825f55bbd7SDavid Wu 	struct regmap *regmap;
835f55bbd7SDavid Wu 	int reg, ret, mask, mux_type;
845f55bbd7SDavid Wu 	u8 bit;
855f55bbd7SDavid Wu 	u32 data;
865f55bbd7SDavid Wu 
875f55bbd7SDavid Wu 	regmap = (bank->iomux[iomux_num].type & IOMUX_SOURCE_PMU)
885f55bbd7SDavid Wu 				? priv->regmap_pmu : priv->regmap_base;
895f55bbd7SDavid Wu 
905f55bbd7SDavid Wu 	/* get basic quadrupel of mux registers and the correct reg inside */
915f55bbd7SDavid Wu 	mux_type = bank->iomux[iomux_num].type;
925f55bbd7SDavid Wu 	reg = bank->iomux[iomux_num].offset;
935f55bbd7SDavid Wu 	reg += rockchip_get_mux_data(mux_type, pin, &bit, &mask);
945f55bbd7SDavid Wu 
955f55bbd7SDavid Wu 	if (bank->recalced_mask & BIT(pin))
965f55bbd7SDavid Wu 		rockchip_get_recalced_mux(bank, pin, &reg, &bit, &mask);
975f55bbd7SDavid Wu 
985f55bbd7SDavid Wu 	data = (mask << (bit + 16));
995f55bbd7SDavid Wu 	data |= (mux & mask) << bit;
1005f55bbd7SDavid Wu 	ret = regmap_write(regmap, reg, data);
1015f55bbd7SDavid Wu 
1025f55bbd7SDavid Wu 	return ret;
1035f55bbd7SDavid Wu }
1045f55bbd7SDavid Wu 
105f2e4e921SDavid Wu #define RV1108_PULL_PMU_OFFSET		0x10
106f2e4e921SDavid Wu #define RV1108_PULL_OFFSET		0x110
107f2e4e921SDavid Wu 
rv1108_calc_pull_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)108f2e4e921SDavid Wu static void rv1108_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
109f2e4e921SDavid Wu 					 int pin_num, struct regmap **regmap,
110f2e4e921SDavid Wu 					 int *reg, u8 *bit)
111f2e4e921SDavid Wu {
112f2e4e921SDavid Wu 	struct rockchip_pinctrl_priv *priv = bank->priv;
113f2e4e921SDavid Wu 
114f2e4e921SDavid Wu 	/* The first 24 pins of the first bank are located in PMU */
115f2e4e921SDavid Wu 	if (bank->bank_num == 0) {
116f2e4e921SDavid Wu 		*regmap = priv->regmap_pmu;
117f2e4e921SDavid Wu 		*reg = RV1108_PULL_PMU_OFFSET;
118f2e4e921SDavid Wu 	} else {
119f2e4e921SDavid Wu 		*reg = RV1108_PULL_OFFSET;
120f2e4e921SDavid Wu 		*regmap = priv->regmap_base;
121f2e4e921SDavid Wu 		/* correct the offset, as we're starting with the 2nd bank */
122f2e4e921SDavid Wu 		*reg -= 0x10;
123f2e4e921SDavid Wu 		*reg += bank->bank_num * ROCKCHIP_PULL_BANK_STRIDE;
124f2e4e921SDavid Wu 	}
125f2e4e921SDavid Wu 
126f2e4e921SDavid Wu 	*reg += ((pin_num / ROCKCHIP_PULL_PINS_PER_REG) * 4);
127f2e4e921SDavid Wu 	*bit = (pin_num % ROCKCHIP_PULL_PINS_PER_REG);
128f2e4e921SDavid Wu 	*bit *= ROCKCHIP_PULL_BITS_PER_PIN;
129f2e4e921SDavid Wu }
130f2e4e921SDavid Wu 
rv1108_set_pull(struct rockchip_pin_bank * bank,int pin_num,int pull)13105a5688eSDavid Wu static int rv1108_set_pull(struct rockchip_pin_bank *bank,
13205a5688eSDavid Wu 			   int pin_num, int pull)
13305a5688eSDavid Wu {
13405a5688eSDavid Wu 	struct regmap *regmap;
13505a5688eSDavid Wu 	int reg, ret;
13605a5688eSDavid Wu 	u8 bit, type;
13705a5688eSDavid Wu 	u32 data;
13805a5688eSDavid Wu 
13905a5688eSDavid Wu 	if (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT)
14005a5688eSDavid Wu 		return -ENOTSUPP;
14105a5688eSDavid Wu 
14205a5688eSDavid Wu 	rv1108_calc_pull_reg_and_bit(bank, pin_num, &regmap, &reg, &bit);
14305a5688eSDavid Wu 	type = bank->pull_type[pin_num / 8];
14405a5688eSDavid Wu 	ret = rockchip_translate_pull_value(type, pull);
14505a5688eSDavid Wu 	if (ret < 0) {
14605a5688eSDavid Wu 		debug("unsupported pull setting %d\n", pull);
14705a5688eSDavid Wu 		return ret;
14805a5688eSDavid Wu 	}
14905a5688eSDavid Wu 
15005a5688eSDavid Wu 	/* enable the write to the equivalent lower bits */
15105a5688eSDavid Wu 	data = ((1 << ROCKCHIP_PULL_BITS_PER_PIN) - 1) << (bit + 16);
15205a5688eSDavid Wu 
15305a5688eSDavid Wu 	data |= (ret << bit);
15405a5688eSDavid Wu 	ret = regmap_write(regmap, reg, data);
15505a5688eSDavid Wu 
15605a5688eSDavid Wu 	return ret;
15705a5688eSDavid Wu }
15805a5688eSDavid Wu 
159f2e4e921SDavid Wu #define RV1108_DRV_PMU_OFFSET		0x20
160f2e4e921SDavid Wu #define RV1108_DRV_GRF_OFFSET		0x210
161f2e4e921SDavid Wu 
rv1108_calc_drv_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)162f2e4e921SDavid Wu static void rv1108_calc_drv_reg_and_bit(struct rockchip_pin_bank *bank,
163f2e4e921SDavid Wu 					int pin_num, struct regmap **regmap,
164f2e4e921SDavid Wu 					int *reg, u8 *bit)
165f2e4e921SDavid Wu {
166f2e4e921SDavid Wu 	struct rockchip_pinctrl_priv *priv = bank->priv;
167f2e4e921SDavid Wu 
168f2e4e921SDavid Wu 	/* The first 24 pins of the first bank are located in PMU */
169f2e4e921SDavid Wu 	if (bank->bank_num == 0) {
170f2e4e921SDavid Wu 		*regmap = priv->regmap_pmu;
171f2e4e921SDavid Wu 		*reg = RV1108_DRV_PMU_OFFSET;
172f2e4e921SDavid Wu 	} else {
173f2e4e921SDavid Wu 		*regmap = priv->regmap_base;
174f2e4e921SDavid Wu 		*reg = RV1108_DRV_GRF_OFFSET;
175f2e4e921SDavid Wu 
176f2e4e921SDavid Wu 		/* correct the offset, as we're starting with the 2nd bank */
177f2e4e921SDavid Wu 		*reg -= 0x10;
178f2e4e921SDavid Wu 		*reg += bank->bank_num * ROCKCHIP_DRV_BANK_STRIDE;
179f2e4e921SDavid Wu 	}
180f2e4e921SDavid Wu 
181f2e4e921SDavid Wu 	*reg += ((pin_num / ROCKCHIP_DRV_PINS_PER_REG) * 4);
182f2e4e921SDavid Wu 	*bit = pin_num % ROCKCHIP_DRV_PINS_PER_REG;
183f2e4e921SDavid Wu 	*bit *= ROCKCHIP_DRV_BITS_PER_PIN;
184f2e4e921SDavid Wu }
185f2e4e921SDavid Wu 
rv1108_set_drive(struct rockchip_pin_bank * bank,int pin_num,int strength)186681441e6SDavid Wu static int rv1108_set_drive(struct rockchip_pin_bank *bank,
187681441e6SDavid Wu 			    int pin_num, int strength)
188681441e6SDavid Wu {
189681441e6SDavid Wu 	struct regmap *regmap;
190681441e6SDavid Wu 	int reg, ret;
191681441e6SDavid Wu 	u32 data;
192681441e6SDavid Wu 	u8 bit;
193681441e6SDavid Wu 	int type = bank->drv[pin_num / 8].drv_type;
194681441e6SDavid Wu 
195681441e6SDavid Wu 	rv1108_calc_drv_reg_and_bit(bank, pin_num, &regmap, &reg, &bit);
196681441e6SDavid Wu 	ret = rockchip_translate_drive_value(type, strength);
197681441e6SDavid Wu 	if (ret < 0) {
198681441e6SDavid Wu 		debug("unsupported driver strength %d\n", strength);
199681441e6SDavid Wu 		return ret;
200681441e6SDavid Wu 	}
201681441e6SDavid Wu 
202681441e6SDavid Wu 	/* enable the write to the equivalent lower bits */
203681441e6SDavid Wu 	data = ((1 << ROCKCHIP_DRV_BITS_PER_PIN) - 1) << (bit + 16);
204681441e6SDavid Wu 
205681441e6SDavid Wu 	data |= (ret << bit);
206681441e6SDavid Wu 	ret = regmap_write(regmap, reg, data);
207681441e6SDavid Wu 	return ret;
208681441e6SDavid Wu }
209681441e6SDavid Wu 
210f2e4e921SDavid Wu #define RV1108_SCHMITT_PMU_OFFSET		0x30
211f2e4e921SDavid Wu #define RV1108_SCHMITT_GRF_OFFSET		0x388
212f2e4e921SDavid Wu #define RV1108_SCHMITT_BANK_STRIDE		8
213f2e4e921SDavid Wu #define RV1108_SCHMITT_PINS_PER_GRF_REG		16
214f2e4e921SDavid Wu #define RV1108_SCHMITT_PINS_PER_PMU_REG		8
215f2e4e921SDavid Wu 
rv1108_calc_schmitt_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)216f2e4e921SDavid Wu static int rv1108_calc_schmitt_reg_and_bit(struct rockchip_pin_bank *bank,
217f2e4e921SDavid Wu 					   int pin_num,
218f2e4e921SDavid Wu 					   struct regmap **regmap,
219f2e4e921SDavid Wu 					   int *reg, u8 *bit)
220f2e4e921SDavid Wu {
221f2e4e921SDavid Wu 	struct rockchip_pinctrl_priv *priv = bank->priv;
222f2e4e921SDavid Wu 	int pins_per_reg;
223f2e4e921SDavid Wu 
224f2e4e921SDavid Wu 	if (bank->bank_num == 0) {
225f2e4e921SDavid Wu 		*regmap = priv->regmap_pmu;
226f2e4e921SDavid Wu 		*reg = RV1108_SCHMITT_PMU_OFFSET;
227f2e4e921SDavid Wu 		pins_per_reg = RV1108_SCHMITT_PINS_PER_PMU_REG;
228f2e4e921SDavid Wu 	} else {
229f2e4e921SDavid Wu 		*regmap = priv->regmap_base;
230f2e4e921SDavid Wu 		*reg = RV1108_SCHMITT_GRF_OFFSET;
231f2e4e921SDavid Wu 		pins_per_reg = RV1108_SCHMITT_PINS_PER_GRF_REG;
232f2e4e921SDavid Wu 		*reg += (bank->bank_num  - 1) * RV1108_SCHMITT_BANK_STRIDE;
233f2e4e921SDavid Wu 	}
234f2e4e921SDavid Wu 	*reg += ((pin_num / pins_per_reg) * 4);
235f2e4e921SDavid Wu 	*bit = pin_num % pins_per_reg;
236f2e4e921SDavid Wu 
237f2e4e921SDavid Wu 	return 0;
238f2e4e921SDavid Wu }
239f2e4e921SDavid Wu 
rv1108_set_schmitt(struct rockchip_pin_bank * bank,int pin_num,int enable)240*5635c457SDavid Wu static int rv1108_set_schmitt(struct rockchip_pin_bank *bank,
241*5635c457SDavid Wu 			      int pin_num, int enable)
242*5635c457SDavid Wu {
243*5635c457SDavid Wu 	struct regmap *regmap;
244*5635c457SDavid Wu 	int reg;
245*5635c457SDavid Wu 	u8 bit;
246*5635c457SDavid Wu 	u32 data;
247*5635c457SDavid Wu 
248*5635c457SDavid Wu 	rv1108_calc_schmitt_reg_and_bit(bank, pin_num, &regmap, &reg, &bit);
249*5635c457SDavid Wu 	/* enable the write to the equivalent lower bits */
250*5635c457SDavid Wu 	data = BIT(bit + 16) | (enable << bit);
251*5635c457SDavid Wu 
252*5635c457SDavid Wu 	return regmap_write(regmap, reg, data);
253*5635c457SDavid Wu }
254*5635c457SDavid Wu 
255f2e4e921SDavid Wu static struct rockchip_pin_bank rv1108_pin_banks[] = {
256f2e4e921SDavid Wu 	PIN_BANK_IOMUX_FLAGS(0, 32, "gpio0", IOMUX_SOURCE_PMU,
257f2e4e921SDavid Wu 					     IOMUX_SOURCE_PMU,
258f2e4e921SDavid Wu 					     IOMUX_SOURCE_PMU,
259f2e4e921SDavid Wu 					     IOMUX_SOURCE_PMU),
260f2e4e921SDavid Wu 	PIN_BANK_IOMUX_FLAGS(1, 32, "gpio1", 0, 0, 0, 0),
261f2e4e921SDavid Wu 	PIN_BANK_IOMUX_FLAGS(2, 32, "gpio2", 0, 0, 0, 0),
262f2e4e921SDavid Wu 	PIN_BANK_IOMUX_FLAGS(3, 32, "gpio3", 0, 0, 0, 0),
263f2e4e921SDavid Wu };
264f2e4e921SDavid Wu 
265f2e4e921SDavid Wu static struct rockchip_pin_ctrl rv1108_pin_ctrl = {
266f2e4e921SDavid Wu 	.pin_banks		= rv1108_pin_banks,
267f2e4e921SDavid Wu 	.nr_banks		= ARRAY_SIZE(rv1108_pin_banks),
268f2e4e921SDavid Wu 	.grf_mux_offset		= 0x10,
269f2e4e921SDavid Wu 	.pmu_mux_offset		= 0x0,
270f2e4e921SDavid Wu 	.iomux_recalced		= rv1108_mux_recalced_data,
271f2e4e921SDavid Wu 	.niomux_recalced	= ARRAY_SIZE(rv1108_mux_recalced_data),
2725f55bbd7SDavid Wu 	.set_mux		= rv1108_set_mux,
27305a5688eSDavid Wu 	.set_pull		= rv1108_set_pull,
274681441e6SDavid Wu 	.set_drive		= rv1108_set_drive,
275*5635c457SDavid Wu 	.set_schmitt		= rv1108_set_schmitt,
276f2e4e921SDavid Wu };
277f2e4e921SDavid Wu 
278f2e4e921SDavid Wu static const struct udevice_id rv1108_pinctrl_ids[] = {
279f2e4e921SDavid Wu 	{
280f2e4e921SDavid Wu 		.compatible = "rockchip,rv1108-pinctrl",
281f2e4e921SDavid Wu 		.data = (ulong)&rv1108_pin_ctrl
282f2e4e921SDavid Wu 	},
283f2e4e921SDavid Wu 	{ }
284f2e4e921SDavid Wu };
285f2e4e921SDavid Wu 
286f2e4e921SDavid Wu U_BOOT_DRIVER(pinctrl_rv1108) = {
287f2e4e921SDavid Wu 	.name           = "pinctrl_rv1108",
288f2e4e921SDavid Wu 	.id             = UCLASS_PINCTRL,
289f2e4e921SDavid Wu 	.of_match       = rv1108_pinctrl_ids,
290f2e4e921SDavid Wu 	.priv_auto_alloc_size = sizeof(struct rockchip_pinctrl_priv),
291f2e4e921SDavid Wu 	.ops            = &rockchip_pinctrl_ops,
292f2e4e921SDavid Wu #if !CONFIG_IS_ENABLED(OF_PLATDATA)
293f2e4e921SDavid Wu 	.bind		= dm_scan_fdt_dev,
294f2e4e921SDavid Wu #endif
295f2e4e921SDavid Wu 	.probe          = rockchip_pinctrl_probe,
296f2e4e921SDavid Wu };
297