1*18e43ef6SSteven Liu // SPDX-License-Identifier: GPL-2.0+
2*18e43ef6SSteven Liu /*
3*18e43ef6SSteven Liu * (C) Copyright 2022 Rockchip Electronics Co., Ltd
4*18e43ef6SSteven Liu */
5*18e43ef6SSteven Liu
6*18e43ef6SSteven Liu #include <common.h>
7*18e43ef6SSteven Liu #include <dm.h>
8*18e43ef6SSteven Liu #include <dm/pinctrl.h>
9*18e43ef6SSteven Liu #include <regmap.h>
10*18e43ef6SSteven Liu #include <syscon.h>
11*18e43ef6SSteven Liu
12*18e43ef6SSteven Liu #include "pinctrl-rockchip.h"
13*18e43ef6SSteven Liu
rk3528_set_mux(struct rockchip_pin_bank * bank,int pin,int mux)14*18e43ef6SSteven Liu static int rk3528_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
15*18e43ef6SSteven Liu {
16*18e43ef6SSteven Liu struct rockchip_pinctrl_priv *priv = bank->priv;
17*18e43ef6SSteven Liu int iomux_num = (pin / 8);
18*18e43ef6SSteven Liu struct regmap *regmap;
19*18e43ef6SSteven Liu int reg, ret, mask;
20*18e43ef6SSteven Liu u8 bit;
21*18e43ef6SSteven Liu u32 data;
22*18e43ef6SSteven Liu
23*18e43ef6SSteven Liu debug("setting mux of GPIO%d-%d to %d\n", bank->bank_num, pin, mux);
24*18e43ef6SSteven Liu
25*18e43ef6SSteven Liu regmap = priv->regmap_base;
26*18e43ef6SSteven Liu reg = bank->iomux[iomux_num].offset;
27*18e43ef6SSteven Liu if ((pin % 8) >= 4)
28*18e43ef6SSteven Liu reg += 0x4;
29*18e43ef6SSteven Liu bit = (pin % 4) * 4;
30*18e43ef6SSteven Liu mask = 0xf;
31*18e43ef6SSteven Liu
32*18e43ef6SSteven Liu data = (mask << (bit + 16));
33*18e43ef6SSteven Liu data |= (mux & mask) << bit;
34*18e43ef6SSteven Liu
35*18e43ef6SSteven Liu debug("iomux write reg = %x data = %x\n", reg, data);
36*18e43ef6SSteven Liu
37*18e43ef6SSteven Liu ret = regmap_write(regmap, reg, data);
38*18e43ef6SSteven Liu
39*18e43ef6SSteven Liu return ret;
40*18e43ef6SSteven Liu }
41*18e43ef6SSteven Liu
42*18e43ef6SSteven Liu #define RK3528_DRV_BITS_PER_PIN 8
43*18e43ef6SSteven Liu #define RK3528_DRV_PINS_PER_REG 2
44*18e43ef6SSteven Liu #define RK3528_DRV_GPIO0_OFFSET 0x100
45*18e43ef6SSteven Liu #define RK3528_DRV_GPIO1_OFFSET 0x20120
46*18e43ef6SSteven Liu #define RK3528_DRV_GPIO2_OFFSET 0x30160
47*18e43ef6SSteven Liu #define RK3528_DRV_GPIO3_OFFSET 0x20190
48*18e43ef6SSteven Liu #define RK3528_DRV_GPIO4_OFFSET 0x101C0
49*18e43ef6SSteven Liu
rk3528_calc_drv_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)50*18e43ef6SSteven Liu static void rk3528_calc_drv_reg_and_bit(struct rockchip_pin_bank *bank,
51*18e43ef6SSteven Liu int pin_num, struct regmap **regmap,
52*18e43ef6SSteven Liu int *reg, u8 *bit)
53*18e43ef6SSteven Liu {
54*18e43ef6SSteven Liu struct rockchip_pinctrl_priv *priv = bank->priv;
55*18e43ef6SSteven Liu
56*18e43ef6SSteven Liu *regmap = priv->regmap_base;
57*18e43ef6SSteven Liu switch (bank->bank_num) {
58*18e43ef6SSteven Liu case 0:
59*18e43ef6SSteven Liu *reg = RK3528_DRV_GPIO0_OFFSET;
60*18e43ef6SSteven Liu break;
61*18e43ef6SSteven Liu
62*18e43ef6SSteven Liu case 1:
63*18e43ef6SSteven Liu *reg = RK3528_DRV_GPIO1_OFFSET;
64*18e43ef6SSteven Liu break;
65*18e43ef6SSteven Liu
66*18e43ef6SSteven Liu case 2:
67*18e43ef6SSteven Liu *reg = RK3528_DRV_GPIO2_OFFSET;
68*18e43ef6SSteven Liu break;
69*18e43ef6SSteven Liu
70*18e43ef6SSteven Liu case 3:
71*18e43ef6SSteven Liu *reg = RK3528_DRV_GPIO3_OFFSET;
72*18e43ef6SSteven Liu break;
73*18e43ef6SSteven Liu
74*18e43ef6SSteven Liu case 4:
75*18e43ef6SSteven Liu *reg = RK3528_DRV_GPIO4_OFFSET;
76*18e43ef6SSteven Liu break;
77*18e43ef6SSteven Liu
78*18e43ef6SSteven Liu default:
79*18e43ef6SSteven Liu *reg = 0;
80*18e43ef6SSteven Liu dev_err(priv->dev, "unsupported bank_num %d\n", bank->bank_num);
81*18e43ef6SSteven Liu break;
82*18e43ef6SSteven Liu }
83*18e43ef6SSteven Liu
84*18e43ef6SSteven Liu *reg += ((pin_num / RK3528_DRV_PINS_PER_REG) * 4);
85*18e43ef6SSteven Liu *bit = pin_num % RK3528_DRV_PINS_PER_REG;
86*18e43ef6SSteven Liu *bit *= RK3528_DRV_BITS_PER_PIN;
87*18e43ef6SSteven Liu }
88*18e43ef6SSteven Liu
rk3528_set_drive(struct rockchip_pin_bank * bank,int pin_num,int strength)89*18e43ef6SSteven Liu static int rk3528_set_drive(struct rockchip_pin_bank *bank,
90*18e43ef6SSteven Liu int pin_num, int strength)
91*18e43ef6SSteven Liu {
92*18e43ef6SSteven Liu struct regmap *regmap;
93*18e43ef6SSteven Liu int reg, ret;
94*18e43ef6SSteven Liu u32 data;
95*18e43ef6SSteven Liu u8 bit;
96*18e43ef6SSteven Liu int drv = (1 << (strength + 1)) - 1;
97*18e43ef6SSteven Liu
98*18e43ef6SSteven Liu rk3528_calc_drv_reg_and_bit(bank, pin_num, ®map, ®, &bit);
99*18e43ef6SSteven Liu
100*18e43ef6SSteven Liu /* enable the write to the equivalent lower bits */
101*18e43ef6SSteven Liu data = ((1 << RK3528_DRV_BITS_PER_PIN) - 1) << (bit + 16);
102*18e43ef6SSteven Liu data |= (drv << bit);
103*18e43ef6SSteven Liu ret = regmap_write(regmap, reg, data);
104*18e43ef6SSteven Liu
105*18e43ef6SSteven Liu return ret;
106*18e43ef6SSteven Liu }
107*18e43ef6SSteven Liu
108*18e43ef6SSteven Liu #define RK3528_PULL_BITS_PER_PIN 2
109*18e43ef6SSteven Liu #define RK3528_PULL_PINS_PER_REG 8
110*18e43ef6SSteven Liu #define RK3528_PULL_GPIO0_OFFSET 0x200
111*18e43ef6SSteven Liu #define RK3528_PULL_GPIO1_OFFSET 0x20210
112*18e43ef6SSteven Liu #define RK3528_PULL_GPIO2_OFFSET 0x30220
113*18e43ef6SSteven Liu #define RK3528_PULL_GPIO3_OFFSET 0x20230
114*18e43ef6SSteven Liu #define RK3528_PULL_GPIO4_OFFSET 0x10240
115*18e43ef6SSteven Liu
rk3528_calc_pull_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)116*18e43ef6SSteven Liu static void rk3528_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
117*18e43ef6SSteven Liu int pin_num, struct regmap **regmap,
118*18e43ef6SSteven Liu int *reg, u8 *bit)
119*18e43ef6SSteven Liu {
120*18e43ef6SSteven Liu struct rockchip_pinctrl_priv *priv = bank->priv;
121*18e43ef6SSteven Liu
122*18e43ef6SSteven Liu *regmap = priv->regmap_base;
123*18e43ef6SSteven Liu switch (bank->bank_num) {
124*18e43ef6SSteven Liu case 0:
125*18e43ef6SSteven Liu *reg = RK3528_PULL_GPIO0_OFFSET;
126*18e43ef6SSteven Liu break;
127*18e43ef6SSteven Liu
128*18e43ef6SSteven Liu case 1:
129*18e43ef6SSteven Liu *reg = RK3528_PULL_GPIO1_OFFSET;
130*18e43ef6SSteven Liu break;
131*18e43ef6SSteven Liu
132*18e43ef6SSteven Liu case 2:
133*18e43ef6SSteven Liu *reg = RK3528_PULL_GPIO2_OFFSET;
134*18e43ef6SSteven Liu break;
135*18e43ef6SSteven Liu
136*18e43ef6SSteven Liu case 3:
137*18e43ef6SSteven Liu *reg = RK3528_PULL_GPIO3_OFFSET;
138*18e43ef6SSteven Liu break;
139*18e43ef6SSteven Liu
140*18e43ef6SSteven Liu case 4:
141*18e43ef6SSteven Liu *reg = RK3528_PULL_GPIO4_OFFSET;
142*18e43ef6SSteven Liu break;
143*18e43ef6SSteven Liu
144*18e43ef6SSteven Liu default:
145*18e43ef6SSteven Liu *reg = 0;
146*18e43ef6SSteven Liu dev_err(priv->dev, "unsupported bank_num %d\n", bank->bank_num);
147*18e43ef6SSteven Liu break;
148*18e43ef6SSteven Liu }
149*18e43ef6SSteven Liu
150*18e43ef6SSteven Liu *reg += ((pin_num / RK3528_PULL_PINS_PER_REG) * 4);
151*18e43ef6SSteven Liu *bit = pin_num % RK3528_PULL_PINS_PER_REG;
152*18e43ef6SSteven Liu *bit *= RK3528_PULL_BITS_PER_PIN;
153*18e43ef6SSteven Liu }
154*18e43ef6SSteven Liu
rk3528_set_pull(struct rockchip_pin_bank * bank,int pin_num,int pull)155*18e43ef6SSteven Liu static int rk3528_set_pull(struct rockchip_pin_bank *bank,
156*18e43ef6SSteven Liu int pin_num, int pull)
157*18e43ef6SSteven Liu {
158*18e43ef6SSteven Liu struct regmap *regmap;
159*18e43ef6SSteven Liu int reg, ret;
160*18e43ef6SSteven Liu u8 bit, type;
161*18e43ef6SSteven Liu u32 data;
162*18e43ef6SSteven Liu
163*18e43ef6SSteven Liu if (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT)
164*18e43ef6SSteven Liu return -ENOTSUPP;
165*18e43ef6SSteven Liu
166*18e43ef6SSteven Liu rk3528_calc_pull_reg_and_bit(bank, pin_num, ®map, ®, &bit);
167*18e43ef6SSteven Liu type = bank->pull_type[pin_num / 8];
168*18e43ef6SSteven Liu ret = rockchip_translate_pull_value(type, pull);
169*18e43ef6SSteven Liu if (ret < 0) {
170*18e43ef6SSteven Liu debug("unsupported pull setting %d\n", pull);
171*18e43ef6SSteven Liu return ret;
172*18e43ef6SSteven Liu }
173*18e43ef6SSteven Liu
174*18e43ef6SSteven Liu /* enable the write to the equivalent lower bits */
175*18e43ef6SSteven Liu data = ((1 << RK3528_PULL_BITS_PER_PIN) - 1) << (bit + 16);
176*18e43ef6SSteven Liu
177*18e43ef6SSteven Liu data |= (ret << bit);
178*18e43ef6SSteven Liu ret = regmap_write(regmap, reg, data);
179*18e43ef6SSteven Liu
180*18e43ef6SSteven Liu return ret;
181*18e43ef6SSteven Liu }
182*18e43ef6SSteven Liu
183*18e43ef6SSteven Liu #define RK3528_SMT_BITS_PER_PIN 1
184*18e43ef6SSteven Liu #define RK3528_SMT_PINS_PER_REG 8
185*18e43ef6SSteven Liu #define RK3528_SMT_GPIO0_OFFSET 0x400
186*18e43ef6SSteven Liu #define RK3528_SMT_GPIO1_OFFSET 0x20410
187*18e43ef6SSteven Liu #define RK3528_SMT_GPIO2_OFFSET 0x30420
188*18e43ef6SSteven Liu #define RK3528_SMT_GPIO3_OFFSET 0x20430
189*18e43ef6SSteven Liu #define RK3528_SMT_GPIO4_OFFSET 0x10440
190*18e43ef6SSteven Liu
rk3528_calc_schmitt_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)191*18e43ef6SSteven Liu static int rk3528_calc_schmitt_reg_and_bit(struct rockchip_pin_bank *bank,
192*18e43ef6SSteven Liu int pin_num,
193*18e43ef6SSteven Liu struct regmap **regmap,
194*18e43ef6SSteven Liu int *reg, u8 *bit)
195*18e43ef6SSteven Liu {
196*18e43ef6SSteven Liu struct rockchip_pinctrl_priv *priv = bank->priv;
197*18e43ef6SSteven Liu
198*18e43ef6SSteven Liu *regmap = priv->regmap_base;
199*18e43ef6SSteven Liu switch (bank->bank_num) {
200*18e43ef6SSteven Liu case 0:
201*18e43ef6SSteven Liu *reg = RK3528_SMT_GPIO0_OFFSET;
202*18e43ef6SSteven Liu break;
203*18e43ef6SSteven Liu
204*18e43ef6SSteven Liu case 1:
205*18e43ef6SSteven Liu *reg = RK3528_SMT_GPIO1_OFFSET;
206*18e43ef6SSteven Liu break;
207*18e43ef6SSteven Liu
208*18e43ef6SSteven Liu case 2:
209*18e43ef6SSteven Liu *reg = RK3528_SMT_GPIO2_OFFSET;
210*18e43ef6SSteven Liu break;
211*18e43ef6SSteven Liu
212*18e43ef6SSteven Liu case 3:
213*18e43ef6SSteven Liu *reg = RK3528_SMT_GPIO3_OFFSET;
214*18e43ef6SSteven Liu break;
215*18e43ef6SSteven Liu
216*18e43ef6SSteven Liu case 4:
217*18e43ef6SSteven Liu *reg = RK3528_SMT_GPIO4_OFFSET;
218*18e43ef6SSteven Liu break;
219*18e43ef6SSteven Liu
220*18e43ef6SSteven Liu default:
221*18e43ef6SSteven Liu *reg = 0;
222*18e43ef6SSteven Liu dev_err(priv->dev, "unsupported bank_num %d\n", bank->bank_num);
223*18e43ef6SSteven Liu break;
224*18e43ef6SSteven Liu }
225*18e43ef6SSteven Liu
226*18e43ef6SSteven Liu *reg += ((pin_num / RK3528_SMT_PINS_PER_REG) * 4);
227*18e43ef6SSteven Liu *bit = pin_num % RK3528_SMT_PINS_PER_REG;
228*18e43ef6SSteven Liu *bit *= RK3528_SMT_BITS_PER_PIN;
229*18e43ef6SSteven Liu return 0;
230*18e43ef6SSteven Liu }
231*18e43ef6SSteven Liu
rk3528_set_schmitt(struct rockchip_pin_bank * bank,int pin_num,int enable)232*18e43ef6SSteven Liu static int rk3528_set_schmitt(struct rockchip_pin_bank *bank,
233*18e43ef6SSteven Liu int pin_num, int enable)
234*18e43ef6SSteven Liu {
235*18e43ef6SSteven Liu struct regmap *regmap;
236*18e43ef6SSteven Liu int reg, ret;
237*18e43ef6SSteven Liu u32 data;
238*18e43ef6SSteven Liu u8 bit;
239*18e43ef6SSteven Liu
240*18e43ef6SSteven Liu rk3528_calc_schmitt_reg_and_bit(bank, pin_num, ®map, ®, &bit);
241*18e43ef6SSteven Liu
242*18e43ef6SSteven Liu /* enable the write to the equivalent lower bits */
243*18e43ef6SSteven Liu data = ((1 << RK3528_SMT_BITS_PER_PIN) - 1) << (bit + 16);
244*18e43ef6SSteven Liu data |= (enable << bit);
245*18e43ef6SSteven Liu ret = regmap_write(regmap, reg, data);
246*18e43ef6SSteven Liu
247*18e43ef6SSteven Liu return ret;
248*18e43ef6SSteven Liu }
249*18e43ef6SSteven Liu
250*18e43ef6SSteven Liu static struct rockchip_pin_bank rk3528_pin_banks[] = {
251*18e43ef6SSteven Liu PIN_BANK_IOMUX_FLAGS_OFFSET(0, 32, "gpio0",
252*18e43ef6SSteven Liu IOMUX_WIDTH_4BIT,
253*18e43ef6SSteven Liu IOMUX_WIDTH_4BIT,
254*18e43ef6SSteven Liu IOMUX_WIDTH_4BIT,
255*18e43ef6SSteven Liu IOMUX_WIDTH_4BIT,
256*18e43ef6SSteven Liu 0, 0, 0, 0),
257*18e43ef6SSteven Liu PIN_BANK_IOMUX_FLAGS_OFFSET(1, 32, "gpio1",
258*18e43ef6SSteven Liu IOMUX_WIDTH_4BIT,
259*18e43ef6SSteven Liu IOMUX_WIDTH_4BIT,
260*18e43ef6SSteven Liu IOMUX_WIDTH_4BIT,
261*18e43ef6SSteven Liu IOMUX_WIDTH_4BIT,
262*18e43ef6SSteven Liu 0x20020, 0x20028, 0x20030, 0x20038),
263*18e43ef6SSteven Liu PIN_BANK_IOMUX_FLAGS_OFFSET(2, 32, "gpio2",
264*18e43ef6SSteven Liu IOMUX_WIDTH_4BIT,
265*18e43ef6SSteven Liu IOMUX_WIDTH_4BIT,
266*18e43ef6SSteven Liu IOMUX_WIDTH_4BIT,
267*18e43ef6SSteven Liu IOMUX_WIDTH_4BIT,
268*18e43ef6SSteven Liu 0x30040, 0, 0, 0),
269*18e43ef6SSteven Liu PIN_BANK_IOMUX_FLAGS_OFFSET(3, 32, "gpio3",
270*18e43ef6SSteven Liu IOMUX_WIDTH_4BIT,
271*18e43ef6SSteven Liu IOMUX_WIDTH_4BIT,
272*18e43ef6SSteven Liu IOMUX_WIDTH_4BIT,
273*18e43ef6SSteven Liu IOMUX_WIDTH_4BIT,
274*18e43ef6SSteven Liu 0x20060, 0x20068, 0x20070, 0),
275*18e43ef6SSteven Liu PIN_BANK_IOMUX_FLAGS_OFFSET(4, 32, "gpio4",
276*18e43ef6SSteven Liu IOMUX_WIDTH_4BIT,
277*18e43ef6SSteven Liu IOMUX_WIDTH_4BIT,
278*18e43ef6SSteven Liu IOMUX_WIDTH_4BIT,
279*18e43ef6SSteven Liu IOMUX_WIDTH_4BIT,
280*18e43ef6SSteven Liu 0x10080, 0x10088, 0x10090, 0x10098),
281*18e43ef6SSteven Liu };
282*18e43ef6SSteven Liu
283*18e43ef6SSteven Liu static const struct rockchip_pin_ctrl rk3528_pin_ctrl = {
284*18e43ef6SSteven Liu .pin_banks = rk3528_pin_banks,
285*18e43ef6SSteven Liu .nr_banks = ARRAY_SIZE(rk3528_pin_banks),
286*18e43ef6SSteven Liu .nr_pins = 160,
287*18e43ef6SSteven Liu .grf_mux_offset = 0x0,
288*18e43ef6SSteven Liu .set_mux = rk3528_set_mux,
289*18e43ef6SSteven Liu .set_pull = rk3528_set_pull,
290*18e43ef6SSteven Liu .set_drive = rk3528_set_drive,
291*18e43ef6SSteven Liu .set_schmitt = rk3528_set_schmitt,
292*18e43ef6SSteven Liu };
293*18e43ef6SSteven Liu
294*18e43ef6SSteven Liu static const struct udevice_id rk3528_pinctrl_ids[] = {
295*18e43ef6SSteven Liu {
296*18e43ef6SSteven Liu .compatible = "rockchip,rk3528-pinctrl",
297*18e43ef6SSteven Liu .data = (ulong)&rk3528_pin_ctrl
298*18e43ef6SSteven Liu },
299*18e43ef6SSteven Liu { }
300*18e43ef6SSteven Liu };
301*18e43ef6SSteven Liu
302*18e43ef6SSteven Liu U_BOOT_DRIVER(pinctrl_rk3528) = {
303*18e43ef6SSteven Liu .name = "rockchip_rk3528_pinctrl",
304*18e43ef6SSteven Liu .id = UCLASS_PINCTRL,
305*18e43ef6SSteven Liu .of_match = rk3528_pinctrl_ids,
306*18e43ef6SSteven Liu .priv_auto_alloc_size = sizeof(struct rockchip_pinctrl_priv),
307*18e43ef6SSteven Liu .ops = &rockchip_pinctrl_ops,
308*18e43ef6SSteven Liu #if !CONFIG_IS_ENABLED(OF_PLATDATA)
309*18e43ef6SSteven Liu .bind = dm_scan_fdt_dev,
310*18e43ef6SSteven Liu #endif
311*18e43ef6SSteven Liu .probe = rockchip_pinctrl_probe,
312*18e43ef6SSteven Liu };
313*18e43ef6SSteven Liu
314