1f2e4e921SDavid Wu // SPDX-License-Identifier: GPL-2.0+
2f2e4e921SDavid Wu /*
3f2e4e921SDavid Wu * (C) Copyright 2019 Rockchip Electronics Co., Ltd
4f2e4e921SDavid Wu */
5f2e4e921SDavid Wu
6f2e4e921SDavid Wu #include <common.h>
7f2e4e921SDavid Wu #include <dm.h>
8f2e4e921SDavid Wu #include <dm/pinctrl.h>
9f2e4e921SDavid Wu #include <regmap.h>
10f2e4e921SDavid Wu #include <syscon.h>
11f2e4e921SDavid Wu
12f2e4e921SDavid Wu #include "pinctrl-rockchip.h"
13f2e4e921SDavid Wu
14f2e4e921SDavid Wu static struct rockchip_mux_route_data rk3399_mux_route_data[] = {
15f2e4e921SDavid Wu {
16f2e4e921SDavid Wu /* uart2dbga_rx */
17f2e4e921SDavid Wu .bank_num = 4,
18f2e4e921SDavid Wu .pin = 8,
19f2e4e921SDavid Wu .func = 2,
20f2e4e921SDavid Wu .route_offset = 0xe21c,
21f2e4e921SDavid Wu .route_val = BIT(16 + 10) | BIT(16 + 11),
22f2e4e921SDavid Wu }, {
23f2e4e921SDavid Wu /* uart2dbgb_rx */
24f2e4e921SDavid Wu .bank_num = 4,
25f2e4e921SDavid Wu .pin = 16,
26f2e4e921SDavid Wu .func = 2,
27f2e4e921SDavid Wu .route_offset = 0xe21c,
28f2e4e921SDavid Wu .route_val = BIT(16 + 10) | BIT(16 + 11) | BIT(10),
29f2e4e921SDavid Wu }, {
30f2e4e921SDavid Wu /* uart2dbgc_rx */
31f2e4e921SDavid Wu .bank_num = 4,
32f2e4e921SDavid Wu .pin = 19,
33f2e4e921SDavid Wu .func = 1,
34f2e4e921SDavid Wu .route_offset = 0xe21c,
35f2e4e921SDavid Wu .route_val = BIT(16 + 10) | BIT(16 + 11) | BIT(11),
36f2e4e921SDavid Wu }, {
37f2e4e921SDavid Wu /* pcie_clkreqn */
38f2e4e921SDavid Wu .bank_num = 2,
39f2e4e921SDavid Wu .pin = 26,
40f2e4e921SDavid Wu .func = 2,
41f2e4e921SDavid Wu .route_offset = 0xe21c,
42f2e4e921SDavid Wu .route_val = BIT(16 + 14),
43f2e4e921SDavid Wu }, {
44f2e4e921SDavid Wu /* pcie_clkreqnb */
45f2e4e921SDavid Wu .bank_num = 4,
46f2e4e921SDavid Wu .pin = 24,
47f2e4e921SDavid Wu .func = 1,
48f2e4e921SDavid Wu .route_offset = 0xe21c,
49f2e4e921SDavid Wu .route_val = BIT(16 + 14) | BIT(14),
50f2e4e921SDavid Wu },
51f2e4e921SDavid Wu };
52f2e4e921SDavid Wu
rk3399_set_mux(struct rockchip_pin_bank * bank,int pin,int mux)535f55bbd7SDavid Wu static int rk3399_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
545f55bbd7SDavid Wu {
555f55bbd7SDavid Wu struct rockchip_pinctrl_priv *priv = bank->priv;
565f55bbd7SDavid Wu int iomux_num = (pin / 8);
575f55bbd7SDavid Wu struct regmap *regmap;
585f55bbd7SDavid Wu int reg, ret, mask, mux_type;
595f55bbd7SDavid Wu u8 bit;
60*b8d3e6ffSJianqun Xu u32 data;
615f55bbd7SDavid Wu
625f55bbd7SDavid Wu regmap = (bank->iomux[iomux_num].type & IOMUX_SOURCE_PMU)
635f55bbd7SDavid Wu ? priv->regmap_pmu : priv->regmap_base;
645f55bbd7SDavid Wu
655f55bbd7SDavid Wu /* get basic quadrupel of mux registers and the correct reg inside */
665f55bbd7SDavid Wu mux_type = bank->iomux[iomux_num].type;
675f55bbd7SDavid Wu reg = bank->iomux[iomux_num].offset;
685f55bbd7SDavid Wu reg += rockchip_get_mux_data(mux_type, pin, &bit, &mask);
695f55bbd7SDavid Wu
705f55bbd7SDavid Wu data = (mask << (bit + 16));
715f55bbd7SDavid Wu data |= (mux & mask) << bit;
725f55bbd7SDavid Wu ret = regmap_write(regmap, reg, data);
735f55bbd7SDavid Wu
745f55bbd7SDavid Wu return ret;
755f55bbd7SDavid Wu }
765f55bbd7SDavid Wu
77f2e4e921SDavid Wu #define RK3399_PULL_GRF_OFFSET 0xe040
78f2e4e921SDavid Wu #define RK3399_PULL_PMU_OFFSET 0x40
79f2e4e921SDavid Wu
rk3399_calc_pull_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)80f2e4e921SDavid Wu static void rk3399_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
81f2e4e921SDavid Wu int pin_num, struct regmap **regmap,
82f2e4e921SDavid Wu int *reg, u8 *bit)
83f2e4e921SDavid Wu {
84f2e4e921SDavid Wu struct rockchip_pinctrl_priv *priv = bank->priv;
85f2e4e921SDavid Wu
86f2e4e921SDavid Wu /* The bank0:16 and bank1:32 pins are located in PMU */
87f2e4e921SDavid Wu if (bank->bank_num == 0 || bank->bank_num == 1) {
88f2e4e921SDavid Wu *regmap = priv->regmap_pmu;
89f2e4e921SDavid Wu *reg = RK3399_PULL_PMU_OFFSET;
90f2e4e921SDavid Wu
91f2e4e921SDavid Wu *reg += bank->bank_num * ROCKCHIP_PULL_BANK_STRIDE;
92f2e4e921SDavid Wu } else {
93f2e4e921SDavid Wu *regmap = priv->regmap_base;
94f2e4e921SDavid Wu *reg = RK3399_PULL_GRF_OFFSET;
95f2e4e921SDavid Wu
96f2e4e921SDavid Wu /* correct the offset, as we're starting with the 3rd bank */
97f2e4e921SDavid Wu *reg -= 0x20;
98f2e4e921SDavid Wu *reg += bank->bank_num * ROCKCHIP_PULL_BANK_STRIDE;
9905a5688eSDavid Wu }
10005a5688eSDavid Wu
101f2e4e921SDavid Wu *reg += ((pin_num / ROCKCHIP_PULL_PINS_PER_REG) * 4);
102f2e4e921SDavid Wu
103f2e4e921SDavid Wu *bit = (pin_num % ROCKCHIP_PULL_PINS_PER_REG);
104f2e4e921SDavid Wu *bit *= ROCKCHIP_PULL_BITS_PER_PIN;
105f2e4e921SDavid Wu }
10605a5688eSDavid Wu
rk3399_set_pull(struct rockchip_pin_bank * bank,int pin_num,int pull)10705a5688eSDavid Wu static int rk3399_set_pull(struct rockchip_pin_bank *bank,
10805a5688eSDavid Wu int pin_num, int pull)
10905a5688eSDavid Wu {
11005a5688eSDavid Wu struct regmap *regmap;
11105a5688eSDavid Wu int reg, ret;
11205a5688eSDavid Wu u8 bit, type;
11305a5688eSDavid Wu u32 data;
11405a5688eSDavid Wu
11505a5688eSDavid Wu if (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT)
11605a5688eSDavid Wu return -ENOTSUPP;
11705a5688eSDavid Wu
11805a5688eSDavid Wu rk3399_calc_pull_reg_and_bit(bank, pin_num, ®map, ®, &bit);
11905a5688eSDavid Wu type = bank->pull_type[pin_num / 8];
12005a5688eSDavid Wu ret = rockchip_translate_pull_value(type, pull);
12105a5688eSDavid Wu if (ret < 0) {
12205a5688eSDavid Wu debug("unsupported pull setting %d\n", pull);
12305a5688eSDavid Wu return ret;
12405a5688eSDavid Wu }
12505a5688eSDavid Wu
12605a5688eSDavid Wu /* enable the write to the equivalent lower bits */
12705a5688eSDavid Wu data = ((1 << ROCKCHIP_PULL_BITS_PER_PIN) - 1) << (bit + 16);
12805a5688eSDavid Wu data |= (ret << bit);
12905a5688eSDavid Wu ret = regmap_write(regmap, reg, data);
13005a5688eSDavid Wu
13105a5688eSDavid Wu return ret;
132f2e4e921SDavid Wu }
133f2e4e921SDavid Wu
rk3399_calc_drv_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)134f2e4e921SDavid Wu static void rk3399_calc_drv_reg_and_bit(struct rockchip_pin_bank *bank,
135f2e4e921SDavid Wu int pin_num, struct regmap **regmap,
136f2e4e921SDavid Wu int *reg, u8 *bit)
137f2e4e921SDavid Wu {
138f2e4e921SDavid Wu struct rockchip_pinctrl_priv *priv = bank->priv;
139f2e4e921SDavid Wu int drv_num = (pin_num / 8);
140f2e4e921SDavid Wu
141f2e4e921SDavid Wu /* The bank0:16 and bank1:32 pins are located in PMU */
142f2e4e921SDavid Wu if (bank->bank_num == 0 || bank->bank_num == 1)
143f2e4e921SDavid Wu *regmap = priv->regmap_pmu;
144f2e4e921SDavid Wu else
145f2e4e921SDavid Wu *regmap = priv->regmap_base;
146f2e4e921SDavid Wu
147f2e4e921SDavid Wu *reg = bank->drv[drv_num].offset;
148f2e4e921SDavid Wu if (bank->drv[drv_num].drv_type == DRV_TYPE_IO_1V8_3V0_AUTO ||
149f2e4e921SDavid Wu bank->drv[drv_num].drv_type == DRV_TYPE_IO_3V3_ONLY)
150f2e4e921SDavid Wu *bit = (pin_num % 8) * 3;
151f2e4e921SDavid Wu else
152f2e4e921SDavid Wu *bit = (pin_num % 8) * 2;
153f2e4e921SDavid Wu }
154f2e4e921SDavid Wu
rk3399_set_drive(struct rockchip_pin_bank * bank,int pin_num,int strength)155681441e6SDavid Wu static int rk3399_set_drive(struct rockchip_pin_bank *bank,
156681441e6SDavid Wu int pin_num, int strength)
157681441e6SDavid Wu {
158681441e6SDavid Wu struct regmap *regmap;
159681441e6SDavid Wu int reg, ret;
160681441e6SDavid Wu u32 data, rmask_bits, temp;
161681441e6SDavid Wu u8 bit;
162681441e6SDavid Wu int drv_type = bank->drv[pin_num / 8].drv_type;
163681441e6SDavid Wu
164681441e6SDavid Wu rk3399_calc_drv_reg_and_bit(bank, pin_num, ®map, ®, &bit);
165681441e6SDavid Wu ret = rockchip_translate_drive_value(drv_type, strength);
166681441e6SDavid Wu if (ret < 0) {
167681441e6SDavid Wu debug("unsupported driver strength %d\n", strength);
168681441e6SDavid Wu return ret;
169681441e6SDavid Wu }
170681441e6SDavid Wu
171681441e6SDavid Wu switch (drv_type) {
172681441e6SDavid Wu case DRV_TYPE_IO_1V8_3V0_AUTO:
173681441e6SDavid Wu case DRV_TYPE_IO_3V3_ONLY:
174681441e6SDavid Wu rmask_bits = ROCKCHIP_DRV_3BITS_PER_PIN;
175681441e6SDavid Wu switch (bit) {
176681441e6SDavid Wu case 0 ... 12:
177681441e6SDavid Wu /* regular case, nothing to do */
178681441e6SDavid Wu break;
179681441e6SDavid Wu case 15:
180681441e6SDavid Wu /*
181681441e6SDavid Wu * drive-strength offset is special, as it is spread
182681441e6SDavid Wu * over 2 registers, the bit data[15] contains bit 0
183681441e6SDavid Wu * of the value while temp[1:0] contains bits 2 and 1
184681441e6SDavid Wu */
185681441e6SDavid Wu data = (ret & 0x1) << 15;
186681441e6SDavid Wu temp = (ret >> 0x1) & 0x3;
187681441e6SDavid Wu
188681441e6SDavid Wu data |= BIT(31);
189681441e6SDavid Wu ret = regmap_write(regmap, reg, data);
190681441e6SDavid Wu if (ret)
191681441e6SDavid Wu return ret;
192681441e6SDavid Wu
193681441e6SDavid Wu temp |= (0x3 << 16);
194681441e6SDavid Wu reg += 0x4;
195681441e6SDavid Wu ret = regmap_write(regmap, reg, temp);
196681441e6SDavid Wu
197681441e6SDavid Wu return ret;
198681441e6SDavid Wu case 18 ... 21:
199681441e6SDavid Wu /* setting fully enclosed in the second register */
200681441e6SDavid Wu reg += 4;
201681441e6SDavid Wu bit -= 16;
202681441e6SDavid Wu break;
203681441e6SDavid Wu default:
204681441e6SDavid Wu debug("unsupported bit: %d for pinctrl drive type: %d\n",
205681441e6SDavid Wu bit, drv_type);
206681441e6SDavid Wu return -EINVAL;
207681441e6SDavid Wu }
208681441e6SDavid Wu break;
209681441e6SDavid Wu case DRV_TYPE_IO_DEFAULT:
210681441e6SDavid Wu case DRV_TYPE_IO_1V8_OR_3V0:
211681441e6SDavid Wu case DRV_TYPE_IO_1V8_ONLY:
212681441e6SDavid Wu rmask_bits = ROCKCHIP_DRV_BITS_PER_PIN;
213681441e6SDavid Wu break;
214681441e6SDavid Wu default:
215681441e6SDavid Wu debug("unsupported pinctrl drive type: %d\n",
216681441e6SDavid Wu drv_type);
217681441e6SDavid Wu return -EINVAL;
218681441e6SDavid Wu }
219681441e6SDavid Wu
220681441e6SDavid Wu /* enable the write to the equivalent lower bits */
221681441e6SDavid Wu data = ((1 << rmask_bits) - 1) << (bit + 16);
222681441e6SDavid Wu data |= (ret << bit);
223681441e6SDavid Wu ret = regmap_write(regmap, reg, data);
224681441e6SDavid Wu
225681441e6SDavid Wu return ret;
226681441e6SDavid Wu }
227681441e6SDavid Wu
228f2e4e921SDavid Wu static struct rockchip_pin_bank rk3399_pin_banks[] = {
229f2e4e921SDavid Wu PIN_BANK_IOMUX_FLAGS_DRV_FLAGS_OFFSET_PULL_FLAGS(0, 32, "gpio0",
230f2e4e921SDavid Wu IOMUX_SOURCE_PMU,
231f2e4e921SDavid Wu IOMUX_SOURCE_PMU,
232f2e4e921SDavid Wu IOMUX_SOURCE_PMU,
233f2e4e921SDavid Wu IOMUX_SOURCE_PMU,
234f2e4e921SDavid Wu DRV_TYPE_IO_1V8_ONLY,
235f2e4e921SDavid Wu DRV_TYPE_IO_1V8_ONLY,
236f2e4e921SDavid Wu DRV_TYPE_IO_DEFAULT,
237f2e4e921SDavid Wu DRV_TYPE_IO_DEFAULT,
238f2e4e921SDavid Wu 0x80,
239f2e4e921SDavid Wu 0x88,
240f2e4e921SDavid Wu -1,
241f2e4e921SDavid Wu -1,
242f2e4e921SDavid Wu PULL_TYPE_IO_1V8_ONLY,
243f2e4e921SDavid Wu PULL_TYPE_IO_1V8_ONLY,
244f2e4e921SDavid Wu PULL_TYPE_IO_DEFAULT,
245f2e4e921SDavid Wu PULL_TYPE_IO_DEFAULT
246f2e4e921SDavid Wu ),
247f2e4e921SDavid Wu PIN_BANK_IOMUX_DRV_FLAGS_OFFSET(1, 32, "gpio1", IOMUX_SOURCE_PMU,
248f2e4e921SDavid Wu IOMUX_SOURCE_PMU,
249f2e4e921SDavid Wu IOMUX_SOURCE_PMU,
250f2e4e921SDavid Wu IOMUX_SOURCE_PMU,
251f2e4e921SDavid Wu DRV_TYPE_IO_1V8_OR_3V0,
252f2e4e921SDavid Wu DRV_TYPE_IO_1V8_OR_3V0,
253f2e4e921SDavid Wu DRV_TYPE_IO_1V8_OR_3V0,
254f2e4e921SDavid Wu DRV_TYPE_IO_1V8_OR_3V0,
255f2e4e921SDavid Wu 0xa0,
256f2e4e921SDavid Wu 0xa8,
257f2e4e921SDavid Wu 0xb0,
258f2e4e921SDavid Wu 0xb8
259f2e4e921SDavid Wu ),
260f2e4e921SDavid Wu PIN_BANK_DRV_FLAGS_PULL_FLAGS(2, 32, "gpio2", DRV_TYPE_IO_1V8_OR_3V0,
261f2e4e921SDavid Wu DRV_TYPE_IO_1V8_OR_3V0,
262f2e4e921SDavid Wu DRV_TYPE_IO_1V8_ONLY,
263f2e4e921SDavid Wu DRV_TYPE_IO_1V8_ONLY,
264f2e4e921SDavid Wu PULL_TYPE_IO_DEFAULT,
265f2e4e921SDavid Wu PULL_TYPE_IO_DEFAULT,
266f2e4e921SDavid Wu PULL_TYPE_IO_1V8_ONLY,
267f2e4e921SDavid Wu PULL_TYPE_IO_1V8_ONLY
268f2e4e921SDavid Wu ),
269f2e4e921SDavid Wu PIN_BANK_DRV_FLAGS(3, 32, "gpio3", DRV_TYPE_IO_3V3_ONLY,
270f2e4e921SDavid Wu DRV_TYPE_IO_3V3_ONLY,
271f2e4e921SDavid Wu DRV_TYPE_IO_3V3_ONLY,
272f2e4e921SDavid Wu DRV_TYPE_IO_1V8_OR_3V0
273f2e4e921SDavid Wu ),
274f2e4e921SDavid Wu PIN_BANK_DRV_FLAGS(4, 32, "gpio4", DRV_TYPE_IO_1V8_OR_3V0,
275f2e4e921SDavid Wu DRV_TYPE_IO_1V8_3V0_AUTO,
276f2e4e921SDavid Wu DRV_TYPE_IO_1V8_OR_3V0,
277f2e4e921SDavid Wu DRV_TYPE_IO_1V8_OR_3V0
278f2e4e921SDavid Wu ),
279f2e4e921SDavid Wu };
280f2e4e921SDavid Wu
281f2e4e921SDavid Wu static struct rockchip_pin_ctrl rk3399_pin_ctrl = {
282f2e4e921SDavid Wu .pin_banks = rk3399_pin_banks,
283f2e4e921SDavid Wu .nr_banks = ARRAY_SIZE(rk3399_pin_banks),
2843624458aSJianqun Xu .nr_pins = 160,
285f2e4e921SDavid Wu .grf_mux_offset = 0xe000,
286f2e4e921SDavid Wu .pmu_mux_offset = 0x0,
287f2e4e921SDavid Wu .grf_drv_offset = 0xe100,
288f2e4e921SDavid Wu .pmu_drv_offset = 0x80,
289f2e4e921SDavid Wu .iomux_routes = rk3399_mux_route_data,
290f2e4e921SDavid Wu .niomux_routes = ARRAY_SIZE(rk3399_mux_route_data),
2915f55bbd7SDavid Wu .set_mux = rk3399_set_mux,
29205a5688eSDavid Wu .set_pull = rk3399_set_pull,
293681441e6SDavid Wu .set_drive = rk3399_set_drive,
294f2e4e921SDavid Wu };
295f2e4e921SDavid Wu
296f2e4e921SDavid Wu static const struct udevice_id rk3399_pinctrl_ids[] = {
297f2e4e921SDavid Wu {
298f2e4e921SDavid Wu .compatible = "rockchip,rk3399-pinctrl",
299f2e4e921SDavid Wu .data = (ulong)&rk3399_pin_ctrl
300f2e4e921SDavid Wu },
301f2e4e921SDavid Wu { }
302f2e4e921SDavid Wu };
303f2e4e921SDavid Wu
304f2e4e921SDavid Wu U_BOOT_DRIVER(pinctrl_rk3399) = {
305f2e4e921SDavid Wu .name = "rockchip_rk3399_pinctrl",
306f2e4e921SDavid Wu .id = UCLASS_PINCTRL,
307f2e4e921SDavid Wu .of_match = rk3399_pinctrl_ids,
308f2e4e921SDavid Wu .priv_auto_alloc_size = sizeof(struct rockchip_pinctrl_priv),
309f2e4e921SDavid Wu .ops = &rockchip_pinctrl_ops,
310f2e4e921SDavid Wu #if !CONFIG_IS_ENABLED(OF_PLATDATA)
311f2e4e921SDavid Wu .bind = dm_scan_fdt_dev,
312f2e4e921SDavid Wu #endif
313f2e4e921SDavid Wu .probe = rockchip_pinctrl_probe,
314f2e4e921SDavid Wu };
315