xref: /rk3399_rockchip-uboot/drivers/pinctrl/rockchip/pinctrl-rk3368.c (revision 3624458ab007973cc54d433f7763cacbb7a772b4)
1f2e4e921SDavid Wu // SPDX-License-Identifier: GPL-2.0+
2f2e4e921SDavid Wu /*
3f2e4e921SDavid Wu  * (C) Copyright 2019 Rockchip Electronics Co., Ltd
4f2e4e921SDavid Wu  */
5f2e4e921SDavid Wu 
6f2e4e921SDavid Wu #include <common.h>
7f2e4e921SDavid Wu #include <dm.h>
8f2e4e921SDavid Wu #include <dm/pinctrl.h>
9f2e4e921SDavid Wu #include <regmap.h>
10f2e4e921SDavid Wu #include <syscon.h>
11f2e4e921SDavid Wu 
12f2e4e921SDavid Wu #include "pinctrl-rockchip.h"
13f2e4e921SDavid Wu 
rk3368_set_mux(struct rockchip_pin_bank * bank,int pin,int mux)145f55bbd7SDavid Wu static int rk3368_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
155f55bbd7SDavid Wu {
165f55bbd7SDavid Wu 	struct rockchip_pinctrl_priv *priv = bank->priv;
175f55bbd7SDavid Wu 	int iomux_num = (pin / 8);
185f55bbd7SDavid Wu 	struct regmap *regmap;
195f55bbd7SDavid Wu 	int reg, ret, mask, mux_type;
205f55bbd7SDavid Wu 	u8 bit;
215f55bbd7SDavid Wu 	u32 data;
225f55bbd7SDavid Wu 
235f55bbd7SDavid Wu 	regmap = (bank->iomux[iomux_num].type & IOMUX_SOURCE_PMU)
245f55bbd7SDavid Wu 				? priv->regmap_pmu : priv->regmap_base;
255f55bbd7SDavid Wu 
265f55bbd7SDavid Wu 	/* get basic quadrupel of mux registers and the correct reg inside */
275f55bbd7SDavid Wu 	mux_type = bank->iomux[iomux_num].type;
285f55bbd7SDavid Wu 	reg = bank->iomux[iomux_num].offset;
295f55bbd7SDavid Wu 	reg += rockchip_get_mux_data(mux_type, pin, &bit, &mask);
305f55bbd7SDavid Wu 
315f55bbd7SDavid Wu 	data = (mask << (bit + 16));
325f55bbd7SDavid Wu 	data |= (mux & mask) << bit;
335f55bbd7SDavid Wu 	ret = regmap_write(regmap, reg, data);
345f55bbd7SDavid Wu 
355f55bbd7SDavid Wu 	return ret;
365f55bbd7SDavid Wu }
375f55bbd7SDavid Wu 
38f2e4e921SDavid Wu #define RK3368_PULL_GRF_OFFSET		0x100
39f2e4e921SDavid Wu #define RK3368_PULL_PMU_OFFSET		0x10
40f2e4e921SDavid Wu 
rk3368_calc_pull_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)41f2e4e921SDavid Wu static void rk3368_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
42f2e4e921SDavid Wu 					 int pin_num, struct regmap **regmap,
43f2e4e921SDavid Wu 					 int *reg, u8 *bit)
44f2e4e921SDavid Wu {
45f2e4e921SDavid Wu 	struct rockchip_pinctrl_priv *priv = bank->priv;
46f2e4e921SDavid Wu 
47f2e4e921SDavid Wu 	/* The first 32 pins of the first bank are located in PMU */
48f2e4e921SDavid Wu 	if (bank->bank_num == 0) {
49f2e4e921SDavid Wu 		*regmap = priv->regmap_pmu;
50f2e4e921SDavid Wu 		*reg = RK3368_PULL_PMU_OFFSET;
51f2e4e921SDavid Wu 	} else {
52f2e4e921SDavid Wu 		*regmap = priv->regmap_base;
53f2e4e921SDavid Wu 		*reg = RK3368_PULL_GRF_OFFSET;
54f2e4e921SDavid Wu 
55f2e4e921SDavid Wu 		/* correct the offset, as we're starting with the 2nd bank */
56f2e4e921SDavid Wu 		*reg -= 0x10;
57f2e4e921SDavid Wu 		*reg += bank->bank_num * ROCKCHIP_PULL_BANK_STRIDE;
5805a5688eSDavid Wu 	}
5905a5688eSDavid Wu 
60f2e4e921SDavid Wu 	*reg += ((pin_num / ROCKCHIP_PULL_PINS_PER_REG) * 4);
61f2e4e921SDavid Wu 
62f2e4e921SDavid Wu 	*bit = (pin_num % ROCKCHIP_PULL_PINS_PER_REG);
63f2e4e921SDavid Wu 	*bit *= ROCKCHIP_PULL_BITS_PER_PIN;
64f2e4e921SDavid Wu }
6505a5688eSDavid Wu 
rk3368_set_pull(struct rockchip_pin_bank * bank,int pin_num,int pull)6605a5688eSDavid Wu static int rk3368_set_pull(struct rockchip_pin_bank *bank,
6705a5688eSDavid Wu 			   int pin_num, int pull)
6805a5688eSDavid Wu {
6905a5688eSDavid Wu 	struct regmap *regmap;
7005a5688eSDavid Wu 	int reg, ret;
7105a5688eSDavid Wu 	u8 bit, type;
7205a5688eSDavid Wu 	u32 data;
7305a5688eSDavid Wu 
7405a5688eSDavid Wu 	if (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT)
7505a5688eSDavid Wu 		return -ENOTSUPP;
7605a5688eSDavid Wu 
7705a5688eSDavid Wu 	rk3368_calc_pull_reg_and_bit(bank, pin_num, &regmap, &reg, &bit);
7805a5688eSDavid Wu 	type = bank->pull_type[pin_num / 8];
7905a5688eSDavid Wu 	ret = rockchip_translate_pull_value(type, pull);
8005a5688eSDavid Wu 	if (ret < 0) {
8105a5688eSDavid Wu 		debug("unsupported pull setting %d\n", pull);
8205a5688eSDavid Wu 		return ret;
8305a5688eSDavid Wu 	}
8405a5688eSDavid Wu 
8505a5688eSDavid Wu 	/* enable the write to the equivalent lower bits */
8605a5688eSDavid Wu 	data = ((1 << ROCKCHIP_PULL_BITS_PER_PIN) - 1) << (bit + 16);
8705a5688eSDavid Wu 	data |= (ret << bit);
8805a5688eSDavid Wu 	ret = regmap_write(regmap, reg, data);
8905a5688eSDavid Wu 
9005a5688eSDavid Wu 	return ret;
91f2e4e921SDavid Wu }
92f2e4e921SDavid Wu 
93f2e4e921SDavid Wu #define RK3368_DRV_PMU_OFFSET		0x20
94f2e4e921SDavid Wu #define RK3368_DRV_GRF_OFFSET		0x200
95f2e4e921SDavid Wu 
rk3368_calc_drv_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)96f2e4e921SDavid Wu static void rk3368_calc_drv_reg_and_bit(struct rockchip_pin_bank *bank,
97f2e4e921SDavid Wu 					int pin_num, struct regmap **regmap,
98f2e4e921SDavid Wu 					int *reg, u8 *bit)
99f2e4e921SDavid Wu {
100f2e4e921SDavid Wu 	struct rockchip_pinctrl_priv *priv = bank->priv;
101f2e4e921SDavid Wu 
102f2e4e921SDavid Wu 	/* The first 32 pins of the first bank are located in PMU */
103f2e4e921SDavid Wu 	if (bank->bank_num == 0) {
104f2e4e921SDavid Wu 		*regmap = priv->regmap_pmu;
105f2e4e921SDavid Wu 		*reg = RK3368_DRV_PMU_OFFSET;
106f2e4e921SDavid Wu 	} else {
107f2e4e921SDavid Wu 		*regmap = priv->regmap_base;
108f2e4e921SDavid Wu 		*reg = RK3368_DRV_GRF_OFFSET;
109f2e4e921SDavid Wu 
110f2e4e921SDavid Wu 		/* correct the offset, as we're starting with the 2nd bank */
111f2e4e921SDavid Wu 		*reg -= 0x10;
112f2e4e921SDavid Wu 		*reg += bank->bank_num * ROCKCHIP_DRV_BANK_STRIDE;
113681441e6SDavid Wu 	}
114f2e4e921SDavid Wu 
115681441e6SDavid Wu 	*reg += ((pin_num / ROCKCHIP_DRV_PINS_PER_REG) * 4);
116f2e4e921SDavid Wu 	*bit = (pin_num % ROCKCHIP_DRV_PINS_PER_REG);
117f2e4e921SDavid Wu 	*bit *= ROCKCHIP_DRV_BITS_PER_PIN;
118f2e4e921SDavid Wu }
119681441e6SDavid Wu 
rk3368_set_drive(struct rockchip_pin_bank * bank,int pin_num,int strength)120681441e6SDavid Wu static int rk3368_set_drive(struct rockchip_pin_bank *bank,
121681441e6SDavid Wu 			    int pin_num, int strength)
122681441e6SDavid Wu {
123681441e6SDavid Wu 	struct regmap *regmap;
124681441e6SDavid Wu 	int reg, ret;
125681441e6SDavid Wu 	u32 data;
126681441e6SDavid Wu 	u8 bit;
127681441e6SDavid Wu 	int type = bank->drv[pin_num / 8].drv_type;
128681441e6SDavid Wu 
129681441e6SDavid Wu 	rk3368_calc_drv_reg_and_bit(bank, pin_num, &regmap, &reg, &bit);
130681441e6SDavid Wu 	ret = rockchip_translate_drive_value(type, strength);
131681441e6SDavid Wu 	if (ret < 0) {
132681441e6SDavid Wu 		debug("unsupported driver strength %d\n", strength);
133681441e6SDavid Wu 		return ret;
134681441e6SDavid Wu 	}
135681441e6SDavid Wu 
136681441e6SDavid Wu 	/* enable the write to the equivalent lower bits */
137681441e6SDavid Wu 	data = ((1 << ROCKCHIP_DRV_BITS_PER_PIN) - 1) << (bit + 16);
138681441e6SDavid Wu 	data |= (ret << bit);
139681441e6SDavid Wu 	ret = regmap_write(regmap, reg, data);
140681441e6SDavid Wu 
141681441e6SDavid Wu 	return ret;
142f2e4e921SDavid Wu }
143f2e4e921SDavid Wu 
144f2e4e921SDavid Wu static struct rockchip_pin_bank rk3368_pin_banks[] = {
145f2e4e921SDavid Wu 	PIN_BANK_IOMUX_FLAGS(0, 32, "gpio0", IOMUX_SOURCE_PMU,
146f2e4e921SDavid Wu 					     IOMUX_SOURCE_PMU,
147f2e4e921SDavid Wu 					     IOMUX_SOURCE_PMU,
148f2e4e921SDavid Wu 					     IOMUX_SOURCE_PMU
149f2e4e921SDavid Wu 			    ),
150f2e4e921SDavid Wu 	PIN_BANK(1, 32, "gpio1"),
151f2e4e921SDavid Wu 	PIN_BANK(2, 32, "gpio2"),
152f2e4e921SDavid Wu 	PIN_BANK(3, 32, "gpio3"),
153f2e4e921SDavid Wu };
154f2e4e921SDavid Wu 
155f2e4e921SDavid Wu static struct rockchip_pin_ctrl rk3368_pin_ctrl = {
156f2e4e921SDavid Wu 	.pin_banks		= rk3368_pin_banks,
157f2e4e921SDavid Wu 	.nr_banks		= ARRAY_SIZE(rk3368_pin_banks),
158*3624458aSJianqun Xu 	.nr_pins		= 128,
159f2e4e921SDavid Wu 	.grf_mux_offset		= 0x0,
160f2e4e921SDavid Wu 	.pmu_mux_offset		= 0x0,
1615f55bbd7SDavid Wu 	.set_mux		= rk3368_set_mux,
16205a5688eSDavid Wu 	.set_pull		= rk3368_set_pull,
163681441e6SDavid Wu 	.set_drive		= rk3368_set_drive,
164f2e4e921SDavid Wu };
165f2e4e921SDavid Wu 
166f2e4e921SDavid Wu static const struct udevice_id rk3368_pinctrl_ids[] = {
167f2e4e921SDavid Wu 	{
168f2e4e921SDavid Wu 		.compatible = "rockchip,rk3368-pinctrl",
169f2e4e921SDavid Wu 		.data = (ulong)&rk3368_pin_ctrl
170f2e4e921SDavid Wu 	},
171f2e4e921SDavid Wu 	{ }
172f2e4e921SDavid Wu };
173f2e4e921SDavid Wu 
174f2e4e921SDavid Wu U_BOOT_DRIVER(pinctrl_rk3368) = {
175f2e4e921SDavid Wu 	.name		= "rockchip_rk3368_pinctrl",
176f2e4e921SDavid Wu 	.id		= UCLASS_PINCTRL,
177f2e4e921SDavid Wu 	.of_match	= rk3368_pinctrl_ids,
178f2e4e921SDavid Wu 	.priv_auto_alloc_size = sizeof(struct rockchip_pinctrl_priv),
179f2e4e921SDavid Wu 	.ops		= &rockchip_pinctrl_ops,
180f2e4e921SDavid Wu #if !CONFIG_IS_ENABLED(OF_PLATDATA)
181f2e4e921SDavid Wu 	.bind		= dm_scan_fdt_dev,
182f2e4e921SDavid Wu #endif
183f2e4e921SDavid Wu 	.probe		= rockchip_pinctrl_probe,
184f2e4e921SDavid Wu };
185