1f2e4e921SDavid Wu // SPDX-License-Identifier: GPL-2.0+
2f2e4e921SDavid Wu /*
3f2e4e921SDavid Wu * (C) Copyright 2019 Rockchip Electronics Co., Ltd
4f2e4e921SDavid Wu */
5f2e4e921SDavid Wu
6f2e4e921SDavid Wu #include <common.h>
7f2e4e921SDavid Wu #include <dm.h>
8f2e4e921SDavid Wu #include <dm/pinctrl.h>
9f2e4e921SDavid Wu #include <regmap.h>
10f2e4e921SDavid Wu #include <syscon.h>
11f2e4e921SDavid Wu
12f2e4e921SDavid Wu #include "pinctrl-rockchip.h"
13f2e4e921SDavid Wu
14f2e4e921SDavid Wu static struct rockchip_mux_recalced_data rk3328_mux_recalced_data[] = {
15f2e4e921SDavid Wu {
16*878372faSYe Zhang /* gpio2_b7_sel */
17f2e4e921SDavid Wu .num = 2,
18f2e4e921SDavid Wu .pin = 15,
19f2e4e921SDavid Wu .reg = 0x28,
20f2e4e921SDavid Wu .bit = 0,
21f2e4e921SDavid Wu .mask = 0x7
22f2e4e921SDavid Wu }, {
23*878372faSYe Zhang /* gpio2_c7_sel */
24f2e4e921SDavid Wu .num = 2,
25f2e4e921SDavid Wu .pin = 23,
26f2e4e921SDavid Wu .reg = 0x30,
27f2e4e921SDavid Wu .bit = 14,
28f2e4e921SDavid Wu .mask = 0x3
29*878372faSYe Zhang }, {
30*878372faSYe Zhang /* gpio3_b1_sel */
31*878372faSYe Zhang .num = 3,
32*878372faSYe Zhang .pin = 9,
33*878372faSYe Zhang .reg = 0x44,
34*878372faSYe Zhang .bit = 2,
35*878372faSYe Zhang .mask = 0x3
36*878372faSYe Zhang }, {
37*878372faSYe Zhang /* gpio3_b2_sel */
38*878372faSYe Zhang .num = 3,
39*878372faSYe Zhang .pin = 10,
40*878372faSYe Zhang .reg = 0x44,
41*878372faSYe Zhang .bit = 4,
42*878372faSYe Zhang .mask = 0x3
43*878372faSYe Zhang }, {
44*878372faSYe Zhang /* gpio3_b3_sel */
45*878372faSYe Zhang .num = 3,
46*878372faSYe Zhang .pin = 11,
47*878372faSYe Zhang .reg = 0x44,
48*878372faSYe Zhang .bit = 6,
49*878372faSYe Zhang .mask = 0x3
50*878372faSYe Zhang }, {
51*878372faSYe Zhang /* gpio3_b4_sel */
52*878372faSYe Zhang .num = 3,
53*878372faSYe Zhang .pin = 12,
54*878372faSYe Zhang .reg = 0x44,
55*878372faSYe Zhang .bit = 8,
56*878372faSYe Zhang .mask = 0x3
57*878372faSYe Zhang }, {
58*878372faSYe Zhang /* gpio3_b5_sel */
59*878372faSYe Zhang .num = 3,
60*878372faSYe Zhang .pin = 13,
61*878372faSYe Zhang .reg = 0x44,
62*878372faSYe Zhang .bit = 10,
63*878372faSYe Zhang .mask = 0x3
64*878372faSYe Zhang }, {
65*878372faSYe Zhang /* gpio3_b6_sel */
66*878372faSYe Zhang .num = 3,
67*878372faSYe Zhang .pin = 14,
68*878372faSYe Zhang .reg = 0x44,
69*878372faSYe Zhang .bit = 12,
70*878372faSYe Zhang .mask = 0x3
71*878372faSYe Zhang }, {
72*878372faSYe Zhang /* gpio3_b7_sel */
73*878372faSYe Zhang .num = 3,
74*878372faSYe Zhang .pin = 15,
75*878372faSYe Zhang .reg = 0x44,
76*878372faSYe Zhang .bit = 14,
77*878372faSYe Zhang .mask = 0x3
78f2e4e921SDavid Wu },
79f2e4e921SDavid Wu };
80f2e4e921SDavid Wu
81f2e4e921SDavid Wu static struct rockchip_mux_route_data rk3328_mux_route_data[] = {
82f2e4e921SDavid Wu {
83f2e4e921SDavid Wu /* uart2dbg_rxm0 */
84f2e4e921SDavid Wu .bank_num = 1,
85f2e4e921SDavid Wu .pin = 1,
86f2e4e921SDavid Wu .func = 2,
87f2e4e921SDavid Wu .route_offset = 0x50,
88f2e4e921SDavid Wu .route_val = BIT(16) | BIT(16 + 1),
89f2e4e921SDavid Wu }, {
90f2e4e921SDavid Wu /* uart2dbg_rxm1 */
91f2e4e921SDavid Wu .bank_num = 2,
92f2e4e921SDavid Wu .pin = 1,
93f2e4e921SDavid Wu .func = 1,
94f2e4e921SDavid Wu .route_offset = 0x50,
95f2e4e921SDavid Wu .route_val = BIT(16) | BIT(16 + 1) | BIT(0),
96f2e4e921SDavid Wu }, {
97f2e4e921SDavid Wu /* gmac-m1_rxd0 */
98f2e4e921SDavid Wu .bank_num = 1,
99f2e4e921SDavid Wu .pin = 11,
100f2e4e921SDavid Wu .func = 2,
101f2e4e921SDavid Wu .route_offset = 0x50,
102f2e4e921SDavid Wu .route_val = BIT(16 + 2) | BIT(2),
103f2e4e921SDavid Wu }, {
104f2e4e921SDavid Wu /* gmac-m1-optimized_rxd3 */
105f2e4e921SDavid Wu .bank_num = 1,
106f2e4e921SDavid Wu .pin = 14,
107f2e4e921SDavid Wu .func = 2,
108f2e4e921SDavid Wu .route_offset = 0x50,
109f2e4e921SDavid Wu .route_val = BIT(16 + 10) | BIT(10),
110f2e4e921SDavid Wu }, {
111f2e4e921SDavid Wu /* pdm_sdi0m0 */
112f2e4e921SDavid Wu .bank_num = 2,
113f2e4e921SDavid Wu .pin = 19,
114f2e4e921SDavid Wu .func = 2,
115f2e4e921SDavid Wu .route_offset = 0x50,
116f2e4e921SDavid Wu .route_val = BIT(16 + 3),
117f2e4e921SDavid Wu }, {
118f2e4e921SDavid Wu /* pdm_sdi0m1 */
119f2e4e921SDavid Wu .bank_num = 1,
120f2e4e921SDavid Wu .pin = 23,
121f2e4e921SDavid Wu .func = 3,
122f2e4e921SDavid Wu .route_offset = 0x50,
123f2e4e921SDavid Wu .route_val = BIT(16 + 3) | BIT(3),
124f2e4e921SDavid Wu }, {
125f2e4e921SDavid Wu /* spi_rxdm2 */
126f2e4e921SDavid Wu .bank_num = 3,
127f2e4e921SDavid Wu .pin = 2,
128f2e4e921SDavid Wu .func = 4,
129f2e4e921SDavid Wu .route_offset = 0x50,
130f2e4e921SDavid Wu .route_val = BIT(16 + 4) | BIT(16 + 5) | BIT(5),
131f2e4e921SDavid Wu }, {
132f2e4e921SDavid Wu /* i2s2_sdim0 */
133f2e4e921SDavid Wu .bank_num = 1,
134f2e4e921SDavid Wu .pin = 24,
135f2e4e921SDavid Wu .func = 1,
136f2e4e921SDavid Wu .route_offset = 0x50,
137f2e4e921SDavid Wu .route_val = BIT(16 + 6),
138f2e4e921SDavid Wu }, {
139f2e4e921SDavid Wu /* i2s2_sdim1 */
140f2e4e921SDavid Wu .bank_num = 3,
141f2e4e921SDavid Wu .pin = 2,
142f2e4e921SDavid Wu .func = 6,
143f2e4e921SDavid Wu .route_offset = 0x50,
144f2e4e921SDavid Wu .route_val = BIT(16 + 6) | BIT(6),
145f2e4e921SDavid Wu }, {
146f2e4e921SDavid Wu /* card_iom1 */
147f2e4e921SDavid Wu .bank_num = 2,
148f2e4e921SDavid Wu .pin = 22,
149f2e4e921SDavid Wu .func = 3,
150f2e4e921SDavid Wu .route_offset = 0x50,
151f2e4e921SDavid Wu .route_val = BIT(16 + 7) | BIT(7),
152f2e4e921SDavid Wu }, {
153f2e4e921SDavid Wu /* tsp_d5m1 */
154f2e4e921SDavid Wu .bank_num = 2,
155f2e4e921SDavid Wu .pin = 16,
156f2e4e921SDavid Wu .func = 3,
157f2e4e921SDavid Wu .route_offset = 0x50,
158f2e4e921SDavid Wu .route_val = BIT(16 + 8) | BIT(8),
159f2e4e921SDavid Wu }, {
160f2e4e921SDavid Wu /* cif_data5m1 */
161f2e4e921SDavid Wu .bank_num = 2,
162f2e4e921SDavid Wu .pin = 16,
163f2e4e921SDavid Wu .func = 4,
164f2e4e921SDavid Wu .route_offset = 0x50,
165f2e4e921SDavid Wu .route_val = BIT(16 + 9) | BIT(9),
166f2e4e921SDavid Wu },
167f2e4e921SDavid Wu };
168f2e4e921SDavid Wu
rk3328_set_mux(struct rockchip_pin_bank * bank,int pin,int mux)1695f55bbd7SDavid Wu static int rk3328_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
1705f55bbd7SDavid Wu {
1715f55bbd7SDavid Wu struct rockchip_pinctrl_priv *priv = bank->priv;
1725f55bbd7SDavid Wu int iomux_num = (pin / 8);
1735f55bbd7SDavid Wu struct regmap *regmap;
1745f55bbd7SDavid Wu int reg, ret, mask, mux_type;
1755f55bbd7SDavid Wu u8 bit;
176b8d3e6ffSJianqun Xu u32 data;
1775f55bbd7SDavid Wu
1785f55bbd7SDavid Wu regmap = (bank->iomux[iomux_num].type & IOMUX_SOURCE_PMU)
1795f55bbd7SDavid Wu ? priv->regmap_pmu : priv->regmap_base;
1805f55bbd7SDavid Wu
1815f55bbd7SDavid Wu /* get basic quadrupel of mux registers and the correct reg inside */
1825f55bbd7SDavid Wu mux_type = bank->iomux[iomux_num].type;
1835f55bbd7SDavid Wu reg = bank->iomux[iomux_num].offset;
1845f55bbd7SDavid Wu reg += rockchip_get_mux_data(mux_type, pin, &bit, &mask);
1855f55bbd7SDavid Wu
1865f55bbd7SDavid Wu if (bank->recalced_mask & BIT(pin))
1875f55bbd7SDavid Wu rockchip_get_recalced_mux(bank, pin, ®, &bit, &mask);
1885f55bbd7SDavid Wu
1895f55bbd7SDavid Wu data = (mask << (bit + 16));
1905f55bbd7SDavid Wu data |= (mux & mask) << bit;
1915f55bbd7SDavid Wu ret = regmap_write(regmap, reg, data);
1925f55bbd7SDavid Wu
1935f55bbd7SDavid Wu return ret;
1945f55bbd7SDavid Wu }
1955f55bbd7SDavid Wu
196f2e4e921SDavid Wu #define RK3328_PULL_OFFSET 0x100
197f2e4e921SDavid Wu
rk3328_calc_pull_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)198f2e4e921SDavid Wu static void rk3328_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
199f2e4e921SDavid Wu int pin_num, struct regmap **regmap,
200f2e4e921SDavid Wu int *reg, u8 *bit)
201f2e4e921SDavid Wu {
202f2e4e921SDavid Wu struct rockchip_pinctrl_priv *priv = bank->priv;
203f2e4e921SDavid Wu
204f2e4e921SDavid Wu *regmap = priv->regmap_base;
205f2e4e921SDavid Wu *reg = RK3328_PULL_OFFSET;
206f2e4e921SDavid Wu *reg += bank->bank_num * ROCKCHIP_PULL_BANK_STRIDE;
207f2e4e921SDavid Wu *reg += ((pin_num / ROCKCHIP_PULL_PINS_PER_REG) * 4);
208f2e4e921SDavid Wu
209f2e4e921SDavid Wu *bit = (pin_num % ROCKCHIP_PULL_PINS_PER_REG);
210f2e4e921SDavid Wu *bit *= ROCKCHIP_PULL_BITS_PER_PIN;
211f2e4e921SDavid Wu }
212f2e4e921SDavid Wu
rk3328_set_pull(struct rockchip_pin_bank * bank,int pin_num,int pull)21305a5688eSDavid Wu static int rk3328_set_pull(struct rockchip_pin_bank *bank,
21405a5688eSDavid Wu int pin_num, int pull)
21505a5688eSDavid Wu {
21605a5688eSDavid Wu struct regmap *regmap;
21705a5688eSDavid Wu int reg, ret;
21805a5688eSDavid Wu u8 bit, type;
21905a5688eSDavid Wu u32 data;
22005a5688eSDavid Wu
22105a5688eSDavid Wu if (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT)
22205a5688eSDavid Wu return -ENOTSUPP;
22305a5688eSDavid Wu
22405a5688eSDavid Wu rk3328_calc_pull_reg_and_bit(bank, pin_num, ®map, ®, &bit);
22505a5688eSDavid Wu type = bank->pull_type[pin_num / 8];
22605a5688eSDavid Wu ret = rockchip_translate_pull_value(type, pull);
22705a5688eSDavid Wu if (ret < 0) {
22805a5688eSDavid Wu debug("unsupported pull setting %d\n", pull);
22905a5688eSDavid Wu return ret;
23005a5688eSDavid Wu }
23105a5688eSDavid Wu
23205a5688eSDavid Wu /* enable the write to the equivalent lower bits */
23305a5688eSDavid Wu data = ((1 << ROCKCHIP_PULL_BITS_PER_PIN) - 1) << (bit + 16);
23405a5688eSDavid Wu data |= (ret << bit);
23505a5688eSDavid Wu ret = regmap_write(regmap, reg, data);
23605a5688eSDavid Wu
23705a5688eSDavid Wu return ret;
23805a5688eSDavid Wu }
23905a5688eSDavid Wu
240f2e4e921SDavid Wu #define RK3328_DRV_GRF_OFFSET 0x200
241f2e4e921SDavid Wu
rk3328_calc_drv_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)242f2e4e921SDavid Wu static void rk3328_calc_drv_reg_and_bit(struct rockchip_pin_bank *bank,
243f2e4e921SDavid Wu int pin_num, struct regmap **regmap,
244f2e4e921SDavid Wu int *reg, u8 *bit)
245f2e4e921SDavid Wu {
246f2e4e921SDavid Wu struct rockchip_pinctrl_priv *priv = bank->priv;
247f2e4e921SDavid Wu
248f2e4e921SDavid Wu *regmap = priv->regmap_base;
249f2e4e921SDavid Wu *reg = RK3328_DRV_GRF_OFFSET;
250f2e4e921SDavid Wu *reg += bank->bank_num * ROCKCHIP_DRV_BANK_STRIDE;
251f2e4e921SDavid Wu *reg += ((pin_num / ROCKCHIP_DRV_PINS_PER_REG) * 4);
252f2e4e921SDavid Wu
253f2e4e921SDavid Wu *bit = (pin_num % ROCKCHIP_DRV_PINS_PER_REG);
254f2e4e921SDavid Wu *bit *= ROCKCHIP_DRV_BITS_PER_PIN;
255f2e4e921SDavid Wu }
256f2e4e921SDavid Wu
rk3328_set_drive(struct rockchip_pin_bank * bank,int pin_num,int strength)257681441e6SDavid Wu static int rk3328_set_drive(struct rockchip_pin_bank *bank,
258681441e6SDavid Wu int pin_num, int strength)
259681441e6SDavid Wu {
260681441e6SDavid Wu struct regmap *regmap;
261681441e6SDavid Wu int reg, ret;
262681441e6SDavid Wu u32 data;
263681441e6SDavid Wu u8 bit;
264681441e6SDavid Wu int type = bank->drv[pin_num / 8].drv_type;
265681441e6SDavid Wu
266681441e6SDavid Wu rk3328_calc_drv_reg_and_bit(bank, pin_num, ®map, ®, &bit);
267681441e6SDavid Wu ret = rockchip_translate_drive_value(type, strength);
268681441e6SDavid Wu if (ret < 0) {
269681441e6SDavid Wu debug("unsupported driver strength %d\n", strength);
270681441e6SDavid Wu return ret;
271681441e6SDavid Wu }
272681441e6SDavid Wu
273681441e6SDavid Wu /* enable the write to the equivalent lower bits */
274681441e6SDavid Wu data = ((1 << ROCKCHIP_DRV_BITS_PER_PIN) - 1) << (bit + 16);
275681441e6SDavid Wu data |= (ret << bit);
276681441e6SDavid Wu ret = regmap_write(regmap, reg, data);
277681441e6SDavid Wu
278681441e6SDavid Wu return ret;
279681441e6SDavid Wu }
280681441e6SDavid Wu
281f2e4e921SDavid Wu #define RK3328_SCHMITT_BITS_PER_PIN 1
282f2e4e921SDavid Wu #define RK3328_SCHMITT_PINS_PER_REG 16
283f2e4e921SDavid Wu #define RK3328_SCHMITT_BANK_STRIDE 8
284f2e4e921SDavid Wu #define RK3328_SCHMITT_GRF_OFFSET 0x380
285f2e4e921SDavid Wu
rk3328_calc_schmitt_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)286f2e4e921SDavid Wu static int rk3328_calc_schmitt_reg_and_bit(struct rockchip_pin_bank *bank,
287f2e4e921SDavid Wu int pin_num,
288f2e4e921SDavid Wu struct regmap **regmap,
289f2e4e921SDavid Wu int *reg, u8 *bit)
290f2e4e921SDavid Wu {
291f2e4e921SDavid Wu struct rockchip_pinctrl_priv *priv = bank->priv;
292f2e4e921SDavid Wu
293f2e4e921SDavid Wu *regmap = priv->regmap_base;
294f2e4e921SDavid Wu *reg = RK3328_SCHMITT_GRF_OFFSET;
295f2e4e921SDavid Wu
296f2e4e921SDavid Wu *reg += bank->bank_num * RK3328_SCHMITT_BANK_STRIDE;
297f2e4e921SDavid Wu *reg += ((pin_num / RK3328_SCHMITT_PINS_PER_REG) * 4);
298f2e4e921SDavid Wu *bit = pin_num % RK3328_SCHMITT_PINS_PER_REG;
299f2e4e921SDavid Wu
300f2e4e921SDavid Wu return 0;
301f2e4e921SDavid Wu }
302f2e4e921SDavid Wu
rk3328_set_schmitt(struct rockchip_pin_bank * bank,int pin_num,int enable)3035635c457SDavid Wu static int rk3328_set_schmitt(struct rockchip_pin_bank *bank,
3045635c457SDavid Wu int pin_num, int enable)
3055635c457SDavid Wu {
3065635c457SDavid Wu struct regmap *regmap;
3075635c457SDavid Wu int reg;
3085635c457SDavid Wu u8 bit;
3095635c457SDavid Wu u32 data;
3105635c457SDavid Wu
3115635c457SDavid Wu rk3328_calc_schmitt_reg_and_bit(bank, pin_num, ®map, ®, &bit);
3125635c457SDavid Wu /* enable the write to the equivalent lower bits */
3135635c457SDavid Wu data = BIT(bit + 16) | (enable << bit);
3145635c457SDavid Wu
3155635c457SDavid Wu return regmap_write(regmap, reg, data);
3165635c457SDavid Wu }
3175635c457SDavid Wu
318f2e4e921SDavid Wu static struct rockchip_pin_bank rk3328_pin_banks[] = {
319f2e4e921SDavid Wu PIN_BANK_IOMUX_FLAGS(0, 32, "gpio0", 0, 0, 0, 0),
320f2e4e921SDavid Wu PIN_BANK_IOMUX_FLAGS(1, 32, "gpio1", 0, 0, 0, 0),
321f2e4e921SDavid Wu PIN_BANK_IOMUX_FLAGS(2, 32, "gpio2", 0,
322*878372faSYe Zhang IOMUX_8WIDTH_2BIT,
323f2e4e921SDavid Wu IOMUX_WIDTH_3BIT,
324f2e4e921SDavid Wu 0),
325f2e4e921SDavid Wu PIN_BANK_IOMUX_FLAGS(3, 32, "gpio3",
326f2e4e921SDavid Wu IOMUX_WIDTH_3BIT,
327f2e4e921SDavid Wu IOMUX_WIDTH_3BIT,
328f2e4e921SDavid Wu 0,
329f2e4e921SDavid Wu 0),
330f2e4e921SDavid Wu };
331f2e4e921SDavid Wu
332f2e4e921SDavid Wu static struct rockchip_pin_ctrl rk3328_pin_ctrl = {
333f2e4e921SDavid Wu .pin_banks = rk3328_pin_banks,
334f2e4e921SDavid Wu .nr_banks = ARRAY_SIZE(rk3328_pin_banks),
3353624458aSJianqun Xu .nr_pins = 128,
336f2e4e921SDavid Wu .grf_mux_offset = 0x0,
337f2e4e921SDavid Wu .iomux_recalced = rk3328_mux_recalced_data,
338f2e4e921SDavid Wu .niomux_recalced = ARRAY_SIZE(rk3328_mux_recalced_data),
339f2e4e921SDavid Wu .iomux_routes = rk3328_mux_route_data,
340f2e4e921SDavid Wu .niomux_routes = ARRAY_SIZE(rk3328_mux_route_data),
3415f55bbd7SDavid Wu .set_mux = rk3328_set_mux,
34205a5688eSDavid Wu .set_pull = rk3328_set_pull,
343681441e6SDavid Wu .set_drive = rk3328_set_drive,
3445635c457SDavid Wu .set_schmitt = rk3328_set_schmitt,
345f2e4e921SDavid Wu };
346f2e4e921SDavid Wu
347f2e4e921SDavid Wu static const struct udevice_id rk3328_pinctrl_ids[] = {
348f2e4e921SDavid Wu {
349f2e4e921SDavid Wu .compatible = "rockchip,rk3328-pinctrl",
350f2e4e921SDavid Wu .data = (ulong)&rk3328_pin_ctrl
351f2e4e921SDavid Wu },
352f2e4e921SDavid Wu { }
353f2e4e921SDavid Wu };
354f2e4e921SDavid Wu
355f2e4e921SDavid Wu U_BOOT_DRIVER(pinctrl_rk3328) = {
356f2e4e921SDavid Wu .name = "rockchip_rk3328_pinctrl",
357f2e4e921SDavid Wu .id = UCLASS_PINCTRL,
358f2e4e921SDavid Wu .of_match = rk3328_pinctrl_ids,
359f2e4e921SDavid Wu .priv_auto_alloc_size = sizeof(struct rockchip_pinctrl_priv),
360f2e4e921SDavid Wu .ops = &rockchip_pinctrl_ops,
361f2e4e921SDavid Wu #if !CONFIG_IS_ENABLED(OF_PLATDATA)
362f2e4e921SDavid Wu .bind = dm_scan_fdt_dev,
363f2e4e921SDavid Wu #endif
364f2e4e921SDavid Wu .probe = rockchip_pinctrl_probe,
365f2e4e921SDavid Wu };
366