xref: /rk3399_rockchip-uboot/drivers/pinctrl/rockchip/pinctrl-rk322x.c (revision b8d3e6ff7d0e96958f8742798609dd83d84bc075)
1f2e4e921SDavid Wu // SPDX-License-Identifier: GPL-2.0+
2f2e4e921SDavid Wu /*
3f2e4e921SDavid Wu  * (C) Copyright 2019 Rockchip Electronics Co., Ltd
4f2e4e921SDavid Wu  */
5f2e4e921SDavid Wu 
6f2e4e921SDavid Wu #include <common.h>
7f2e4e921SDavid Wu #include <dm.h>
8f2e4e921SDavid Wu #include <dm/pinctrl.h>
9f2e4e921SDavid Wu #include <regmap.h>
10f2e4e921SDavid Wu #include <syscon.h>
11f2e4e921SDavid Wu 
12f2e4e921SDavid Wu #include "pinctrl-rockchip.h"
13f2e4e921SDavid Wu 
14f2e4e921SDavid Wu static struct rockchip_mux_route_data rk3228_mux_route_data[] = {
15f2e4e921SDavid Wu 	{
16f2e4e921SDavid Wu 		/* pwm0-0 */
17f2e4e921SDavid Wu 		.bank_num = 0,
18f2e4e921SDavid Wu 		.pin = 26,
19f2e4e921SDavid Wu 		.func = 1,
20f2e4e921SDavid Wu 		.route_offset = 0x50,
21f2e4e921SDavid Wu 		.route_val = BIT(16),
22f2e4e921SDavid Wu 	}, {
23f2e4e921SDavid Wu 		/* pwm0-1 */
24f2e4e921SDavid Wu 		.bank_num = 3,
25f2e4e921SDavid Wu 		.pin = 21,
26f2e4e921SDavid Wu 		.func = 1,
27f2e4e921SDavid Wu 		.route_offset = 0x50,
28f2e4e921SDavid Wu 		.route_val = BIT(16) | BIT(0),
29f2e4e921SDavid Wu 	}, {
30f2e4e921SDavid Wu 		/* pwm1-0 */
31f2e4e921SDavid Wu 		.bank_num = 0,
32f2e4e921SDavid Wu 		.pin = 27,
33f2e4e921SDavid Wu 		.func = 1,
34f2e4e921SDavid Wu 		.route_offset = 0x50,
35f2e4e921SDavid Wu 		.route_val = BIT(16 + 1),
36f2e4e921SDavid Wu 	}, {
37f2e4e921SDavid Wu 		/* pwm1-1 */
38f2e4e921SDavid Wu 		.bank_num = 0,
39f2e4e921SDavid Wu 		.pin = 30,
40f2e4e921SDavid Wu 		.func = 2,
41f2e4e921SDavid Wu 		.route_offset = 0x50,
42f2e4e921SDavid Wu 		.route_val = BIT(16 + 1) | BIT(1),
43f2e4e921SDavid Wu 	}, {
44f2e4e921SDavid Wu 		/* pwm2-0 */
45f2e4e921SDavid Wu 		.bank_num = 0,
46f2e4e921SDavid Wu 		.pin = 28,
47f2e4e921SDavid Wu 		.func = 1,
48f2e4e921SDavid Wu 		.route_offset = 0x50,
49f2e4e921SDavid Wu 		.route_val = BIT(16 + 2),
50f2e4e921SDavid Wu 	}, {
51f2e4e921SDavid Wu 		/* pwm2-1 */
52f2e4e921SDavid Wu 		.bank_num = 1,
53f2e4e921SDavid Wu 		.pin = 12,
54f2e4e921SDavid Wu 		.func = 2,
55f2e4e921SDavid Wu 		.route_offset = 0x50,
56f2e4e921SDavid Wu 		.route_val = BIT(16 + 2) | BIT(2),
57f2e4e921SDavid Wu 	}, {
58f2e4e921SDavid Wu 		/* pwm3-0 */
59f2e4e921SDavid Wu 		.bank_num = 3,
60f2e4e921SDavid Wu 		.pin = 26,
61f2e4e921SDavid Wu 		.func = 1,
62f2e4e921SDavid Wu 		.route_offset = 0x50,
63f2e4e921SDavid Wu 		.route_val = BIT(16 + 3),
64f2e4e921SDavid Wu 	}, {
65f2e4e921SDavid Wu 		/* pwm3-1 */
66f2e4e921SDavid Wu 		.bank_num = 1,
67f2e4e921SDavid Wu 		.pin = 11,
68f2e4e921SDavid Wu 		.func = 2,
69f2e4e921SDavid Wu 		.route_offset = 0x50,
70f2e4e921SDavid Wu 		.route_val = BIT(16 + 3) | BIT(3),
71f2e4e921SDavid Wu 	}, {
72f2e4e921SDavid Wu 		/* sdio-0_d0 */
73f2e4e921SDavid Wu 		.bank_num = 1,
74f2e4e921SDavid Wu 		.pin = 1,
75f2e4e921SDavid Wu 		.func = 1,
76f2e4e921SDavid Wu 		.route_offset = 0x50,
77f2e4e921SDavid Wu 		.route_val = BIT(16 + 4),
78f2e4e921SDavid Wu 	}, {
79f2e4e921SDavid Wu 		/* sdio-1_d0 */
80f2e4e921SDavid Wu 		.bank_num = 3,
81f2e4e921SDavid Wu 		.pin = 2,
82f2e4e921SDavid Wu 		.func = 1,
83f2e4e921SDavid Wu 		.route_offset = 0x50,
84f2e4e921SDavid Wu 		.route_val = BIT(16 + 4) | BIT(4),
85f2e4e921SDavid Wu 	}, {
86f2e4e921SDavid Wu 		/* spi-0_rx */
87f2e4e921SDavid Wu 		.bank_num = 0,
88f2e4e921SDavid Wu 		.pin = 13,
89f2e4e921SDavid Wu 		.func = 2,
90f2e4e921SDavid Wu 		.route_offset = 0x50,
91f2e4e921SDavid Wu 		.route_val = BIT(16 + 5),
92f2e4e921SDavid Wu 	}, {
93f2e4e921SDavid Wu 		/* spi-1_rx */
94f2e4e921SDavid Wu 		.bank_num = 2,
95f2e4e921SDavid Wu 		.pin = 0,
96f2e4e921SDavid Wu 		.func = 2,
97f2e4e921SDavid Wu 		.route_offset = 0x50,
98f2e4e921SDavid Wu 		.route_val = BIT(16 + 5) | BIT(5),
99f2e4e921SDavid Wu 	}, {
100f2e4e921SDavid Wu 		/* emmc-0_cmd */
101f2e4e921SDavid Wu 		.bank_num = 1,
102f2e4e921SDavid Wu 		.pin = 22,
103f2e4e921SDavid Wu 		.func = 2,
104f2e4e921SDavid Wu 		.route_offset = 0x50,
105f2e4e921SDavid Wu 		.route_val = BIT(16 + 7),
106f2e4e921SDavid Wu 	}, {
107f2e4e921SDavid Wu 		/* emmc-1_cmd */
108f2e4e921SDavid Wu 		.bank_num = 2,
109f2e4e921SDavid Wu 		.pin = 4,
110f2e4e921SDavid Wu 		.func = 2,
111f2e4e921SDavid Wu 		.route_offset = 0x50,
112f2e4e921SDavid Wu 		.route_val = BIT(16 + 7) | BIT(7),
113f2e4e921SDavid Wu 	}, {
114f2e4e921SDavid Wu 		/* uart2-0_rx */
115f2e4e921SDavid Wu 		.bank_num = 1,
116f2e4e921SDavid Wu 		.pin = 19,
117f2e4e921SDavid Wu 		.func = 2,
118f2e4e921SDavid Wu 		.route_offset = 0x50,
119f2e4e921SDavid Wu 		.route_val = BIT(16 + 8),
120f2e4e921SDavid Wu 	}, {
121f2e4e921SDavid Wu 		/* uart2-1_rx */
122f2e4e921SDavid Wu 		.bank_num = 1,
123f2e4e921SDavid Wu 		.pin = 10,
124f2e4e921SDavid Wu 		.func = 2,
125f2e4e921SDavid Wu 		.route_offset = 0x50,
126f2e4e921SDavid Wu 		.route_val = BIT(16 + 8) | BIT(8),
127f2e4e921SDavid Wu 	}, {
128f2e4e921SDavid Wu 		/* uart1-0_rx */
129f2e4e921SDavid Wu 		.bank_num = 1,
130f2e4e921SDavid Wu 		.pin = 10,
131f2e4e921SDavid Wu 		.func = 1,
132f2e4e921SDavid Wu 		.route_offset = 0x50,
133f2e4e921SDavid Wu 		.route_val = BIT(16 + 11),
134f2e4e921SDavid Wu 	}, {
135f2e4e921SDavid Wu 		/* uart1-1_rx */
136f2e4e921SDavid Wu 		.bank_num = 3,
137f2e4e921SDavid Wu 		.pin = 13,
138f2e4e921SDavid Wu 		.func = 1,
139f2e4e921SDavid Wu 		.route_offset = 0x50,
140f2e4e921SDavid Wu 		.route_val = BIT(16 + 11) | BIT(11),
141f2e4e921SDavid Wu 	},
142f2e4e921SDavid Wu };
143f2e4e921SDavid Wu 
rk3228_set_mux(struct rockchip_pin_bank * bank,int pin,int mux)1445f55bbd7SDavid Wu static int rk3228_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
1455f55bbd7SDavid Wu {
1465f55bbd7SDavid Wu 	struct rockchip_pinctrl_priv *priv = bank->priv;
1475f55bbd7SDavid Wu 	int iomux_num = (pin / 8);
1485f55bbd7SDavid Wu 	struct regmap *regmap;
1495f55bbd7SDavid Wu 	int reg, ret, mask, mux_type;
1505f55bbd7SDavid Wu 	u8 bit;
151*b8d3e6ffSJianqun Xu 	u32 data;
1525f55bbd7SDavid Wu 
1535f55bbd7SDavid Wu 	regmap = (bank->iomux[iomux_num].type & IOMUX_SOURCE_PMU)
1545f55bbd7SDavid Wu 				? priv->regmap_pmu : priv->regmap_base;
1555f55bbd7SDavid Wu 
1565f55bbd7SDavid Wu 	/* get basic quadrupel of mux registers and the correct reg inside */
1575f55bbd7SDavid Wu 	mux_type = bank->iomux[iomux_num].type;
1585f55bbd7SDavid Wu 	reg = bank->iomux[iomux_num].offset;
1595f55bbd7SDavid Wu 	reg += rockchip_get_mux_data(mux_type, pin, &bit, &mask);
1605f55bbd7SDavid Wu 
1615f55bbd7SDavid Wu 	data = (mask << (bit + 16));
1625f55bbd7SDavid Wu 	data |= (mux & mask) << bit;
1635f55bbd7SDavid Wu 	ret = regmap_write(regmap, reg, data);
1645f55bbd7SDavid Wu 
1655f55bbd7SDavid Wu 	return ret;
1665f55bbd7SDavid Wu }
1675f55bbd7SDavid Wu 
168f2e4e921SDavid Wu #define RK3228_PULL_OFFSET		0x100
169f2e4e921SDavid Wu 
rk3228_calc_pull_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)170f2e4e921SDavid Wu static void rk3228_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
171f2e4e921SDavid Wu 					 int pin_num, struct regmap **regmap,
172f2e4e921SDavid Wu 					 int *reg, u8 *bit)
173f2e4e921SDavid Wu {
174f2e4e921SDavid Wu 	struct rockchip_pinctrl_priv *priv = bank->priv;
175f2e4e921SDavid Wu 
176f2e4e921SDavid Wu 	*regmap = priv->regmap_base;
177f2e4e921SDavid Wu 	*reg = RK3228_PULL_OFFSET;
178f2e4e921SDavid Wu 	*reg += bank->bank_num * ROCKCHIP_PULL_BANK_STRIDE;
179f2e4e921SDavid Wu 	*reg += ((pin_num / ROCKCHIP_PULL_PINS_PER_REG) * 4);
180f2e4e921SDavid Wu 
181f2e4e921SDavid Wu 	*bit = (pin_num % ROCKCHIP_PULL_PINS_PER_REG);
182f2e4e921SDavid Wu 	*bit *= ROCKCHIP_PULL_BITS_PER_PIN;
183f2e4e921SDavid Wu }
184f2e4e921SDavid Wu 
rk3228_set_pull(struct rockchip_pin_bank * bank,int pin_num,int pull)18505a5688eSDavid Wu static int rk3228_set_pull(struct rockchip_pin_bank *bank,
18605a5688eSDavid Wu 			   int pin_num, int pull)
18705a5688eSDavid Wu {
18805a5688eSDavid Wu 	struct regmap *regmap;
18905a5688eSDavid Wu 	int reg, ret;
19005a5688eSDavid Wu 	u8 bit, type;
19105a5688eSDavid Wu 	u32 data;
19205a5688eSDavid Wu 
19305a5688eSDavid Wu 	if (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT)
19405a5688eSDavid Wu 		return -ENOTSUPP;
19505a5688eSDavid Wu 
19605a5688eSDavid Wu 	rk3228_calc_pull_reg_and_bit(bank, pin_num, &regmap, &reg, &bit);
19705a5688eSDavid Wu 	type = bank->pull_type[pin_num / 8];
19805a5688eSDavid Wu 	ret = rockchip_translate_pull_value(type, pull);
19905a5688eSDavid Wu 	if (ret < 0) {
20005a5688eSDavid Wu 		debug("unsupported pull setting %d\n", pull);
20105a5688eSDavid Wu 		return ret;
20205a5688eSDavid Wu 	}
20305a5688eSDavid Wu 
20405a5688eSDavid Wu 	/* enable the write to the equivalent lower bits */
20505a5688eSDavid Wu 	data = ((1 << ROCKCHIP_PULL_BITS_PER_PIN) - 1) << (bit + 16);
20605a5688eSDavid Wu 	data |= (ret << bit);
20705a5688eSDavid Wu 	ret = regmap_write(regmap, reg, data);
20805a5688eSDavid Wu 
20905a5688eSDavid Wu 	return ret;
21005a5688eSDavid Wu }
21105a5688eSDavid Wu 
212f2e4e921SDavid Wu #define RK3228_DRV_GRF_OFFSET		0x200
213f2e4e921SDavid Wu 
rk3228_calc_drv_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)214f2e4e921SDavid Wu static void rk3228_calc_drv_reg_and_bit(struct rockchip_pin_bank *bank,
215f2e4e921SDavid Wu 					int pin_num, struct regmap **regmap,
216f2e4e921SDavid Wu 					int *reg, u8 *bit)
217f2e4e921SDavid Wu {
218f2e4e921SDavid Wu 	struct rockchip_pinctrl_priv *priv = bank->priv;
219f2e4e921SDavid Wu 
220f2e4e921SDavid Wu 	*regmap = priv->regmap_base;
221f2e4e921SDavid Wu 	*reg = RK3228_DRV_GRF_OFFSET;
222f2e4e921SDavid Wu 	*reg += bank->bank_num * ROCKCHIP_DRV_BANK_STRIDE;
223f2e4e921SDavid Wu 	*reg += ((pin_num / ROCKCHIP_DRV_PINS_PER_REG) * 4);
224f2e4e921SDavid Wu 
225f2e4e921SDavid Wu 	*bit = (pin_num % ROCKCHIP_DRV_PINS_PER_REG);
226f2e4e921SDavid Wu 	*bit *= ROCKCHIP_DRV_BITS_PER_PIN;
227f2e4e921SDavid Wu }
228f2e4e921SDavid Wu 
rk3228_set_drive(struct rockchip_pin_bank * bank,int pin_num,int strength)229681441e6SDavid Wu static int rk3228_set_drive(struct rockchip_pin_bank *bank,
230681441e6SDavid Wu 			    int pin_num, int strength)
231681441e6SDavid Wu {
232681441e6SDavid Wu 	struct regmap *regmap;
233681441e6SDavid Wu 	int reg, ret;
234681441e6SDavid Wu 	u32 data;
235681441e6SDavid Wu 	u8 bit;
236681441e6SDavid Wu 	int type = bank->drv[pin_num / 8].drv_type;
237681441e6SDavid Wu 
238681441e6SDavid Wu 	rk3228_calc_drv_reg_and_bit(bank, pin_num, &regmap, &reg, &bit);
239681441e6SDavid Wu 	ret = rockchip_translate_drive_value(type, strength);
240681441e6SDavid Wu 	if (ret < 0) {
241681441e6SDavid Wu 		debug("unsupported driver strength %d\n", strength);
242681441e6SDavid Wu 		return ret;
243681441e6SDavid Wu 	}
244681441e6SDavid Wu 
245681441e6SDavid Wu 	/* enable the write to the equivalent lower bits */
246681441e6SDavid Wu 	data = ((1 << ROCKCHIP_DRV_BITS_PER_PIN) - 1) << (bit + 16);
247681441e6SDavid Wu 	data |= (ret << bit);
248681441e6SDavid Wu 	ret = regmap_write(regmap, reg, data);
249681441e6SDavid Wu 	return ret;
250681441e6SDavid Wu }
251681441e6SDavid Wu 
252f2e4e921SDavid Wu static struct rockchip_pin_bank rk3228_pin_banks[] = {
253f2e4e921SDavid Wu 	PIN_BANK(0, 32, "gpio0"),
254f2e4e921SDavid Wu 	PIN_BANK(1, 32, "gpio1"),
255f2e4e921SDavid Wu 	PIN_BANK(2, 32, "gpio2"),
256f2e4e921SDavid Wu 	PIN_BANK(3, 32, "gpio3"),
257f2e4e921SDavid Wu };
258f2e4e921SDavid Wu 
259f2e4e921SDavid Wu static struct rockchip_pin_ctrl rk3228_pin_ctrl = {
260f2e4e921SDavid Wu 	.pin_banks		= rk3228_pin_banks,
261f2e4e921SDavid Wu 	.nr_banks		= ARRAY_SIZE(rk3228_pin_banks),
2623624458aSJianqun Xu 	.nr_pins		= 128,
263f2e4e921SDavid Wu 	.grf_mux_offset		= 0x0,
264f2e4e921SDavid Wu 	.iomux_routes		= rk3228_mux_route_data,
265f2e4e921SDavid Wu 	.niomux_routes		= ARRAY_SIZE(rk3228_mux_route_data),
2665f55bbd7SDavid Wu 	.set_mux		= rk3228_set_mux,
26705a5688eSDavid Wu 	.set_pull		= rk3228_set_pull,
268681441e6SDavid Wu 	.set_drive		= rk3228_set_drive,
269f2e4e921SDavid Wu };
270f2e4e921SDavid Wu 
271f2e4e921SDavid Wu static const struct udevice_id rk3228_pinctrl_ids[] = {
272f2e4e921SDavid Wu 	{
273f2e4e921SDavid Wu 		.compatible = "rockchip,rk3228-pinctrl",
274f2e4e921SDavid Wu 		.data = (ulong)&rk3228_pin_ctrl
275f2e4e921SDavid Wu 	},
276f2e4e921SDavid Wu 	{ }
277f2e4e921SDavid Wu };
278f2e4e921SDavid Wu 
279f2e4e921SDavid Wu U_BOOT_DRIVER(pinctrl_rk3228) = {
280f2e4e921SDavid Wu 	.name		= "rockchip_rk3228_pinctrl",
281f2e4e921SDavid Wu 	.id		= UCLASS_PINCTRL,
282f2e4e921SDavid Wu 	.of_match	= rk3228_pinctrl_ids,
283f2e4e921SDavid Wu 	.priv_auto_alloc_size = sizeof(struct rockchip_pinctrl_priv),
284f2e4e921SDavid Wu 	.ops		= &rockchip_pinctrl_ops,
285f2e4e921SDavid Wu #if !CONFIG_IS_ENABLED(OF_PLATDATA)
286f2e4e921SDavid Wu 	.bind		= dm_scan_fdt_dev,
287f2e4e921SDavid Wu #endif
288f2e4e921SDavid Wu 	.probe		= rockchip_pinctrl_probe,
289f2e4e921SDavid Wu };
290