xref: /rk3399_rockchip-uboot/drivers/pinctrl/rockchip/pinctrl-rk3188.c (revision 3624458ab007973cc54d433f7763cacbb7a772b4)
1f2e4e921SDavid Wu // SPDX-License-Identifier: GPL-2.0+
2f2e4e921SDavid Wu /*
3f2e4e921SDavid Wu  * (C) Copyright 2019 Rockchip Electronics Co., Ltd
4f2e4e921SDavid Wu  */
5f2e4e921SDavid Wu 
6f2e4e921SDavid Wu #include <common.h>
7f2e4e921SDavid Wu #include <dm.h>
8f2e4e921SDavid Wu #include <dm/pinctrl.h>
9f2e4e921SDavid Wu #include <regmap.h>
10f2e4e921SDavid Wu #include <syscon.h>
11f2e4e921SDavid Wu 
12f2e4e921SDavid Wu #include "pinctrl-rockchip.h"
13f2e4e921SDavid Wu 
rk3188_set_mux(struct rockchip_pin_bank * bank,int pin,int mux)145f55bbd7SDavid Wu static int rk3188_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
155f55bbd7SDavid Wu {
165f55bbd7SDavid Wu 	struct rockchip_pinctrl_priv *priv = bank->priv;
175f55bbd7SDavid Wu 	int iomux_num = (pin / 8);
185f55bbd7SDavid Wu 	struct regmap *regmap;
195f55bbd7SDavid Wu 	int reg, ret, mask, mux_type;
205f55bbd7SDavid Wu 	u8 bit;
215f55bbd7SDavid Wu 	u32 data;
225f55bbd7SDavid Wu 
235f55bbd7SDavid Wu 	regmap = (bank->iomux[iomux_num].type & IOMUX_SOURCE_PMU)
245f55bbd7SDavid Wu 				? priv->regmap_pmu : priv->regmap_base;
255f55bbd7SDavid Wu 
265f55bbd7SDavid Wu 	/* get basic quadrupel of mux registers and the correct reg inside */
275f55bbd7SDavid Wu 	mux_type = bank->iomux[iomux_num].type;
285f55bbd7SDavid Wu 	reg = bank->iomux[iomux_num].offset;
295f55bbd7SDavid Wu 	reg += rockchip_get_mux_data(mux_type, pin, &bit, &mask);
305f55bbd7SDavid Wu 
315f55bbd7SDavid Wu 	data = (mask << (bit + 16));
325f55bbd7SDavid Wu 	data |= (mux & mask) << bit;
335f55bbd7SDavid Wu 	ret = regmap_write(regmap, reg, data);
345f55bbd7SDavid Wu 
355f55bbd7SDavid Wu 	return ret;
365f55bbd7SDavid Wu }
375f55bbd7SDavid Wu 
38f2e4e921SDavid Wu #define RK3188_PULL_OFFSET		0x164
39f2e4e921SDavid Wu #define RK3188_PULL_PMU_OFFSET		0x64
40f2e4e921SDavid Wu 
rk3188_calc_pull_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)41f2e4e921SDavid Wu static void rk3188_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
42f2e4e921SDavid Wu 					 int pin_num, struct regmap **regmap,
43f2e4e921SDavid Wu 					 int *reg, u8 *bit)
44f2e4e921SDavid Wu {
45f2e4e921SDavid Wu 	struct rockchip_pinctrl_priv *priv = bank->priv;
46f2e4e921SDavid Wu 
47f2e4e921SDavid Wu 	/* The first 12 pins of the first bank are located elsewhere */
48f2e4e921SDavid Wu 	if (bank->bank_num == 0 && pin_num < 12) {
49f2e4e921SDavid Wu 		*regmap = priv->regmap_pmu;
50f2e4e921SDavid Wu 		*reg = RK3188_PULL_PMU_OFFSET;
51f2e4e921SDavid Wu 
52f2e4e921SDavid Wu 		*reg += ((pin_num / ROCKCHIP_PULL_PINS_PER_REG) * 4);
53f2e4e921SDavid Wu 		*bit = pin_num % ROCKCHIP_PULL_PINS_PER_REG;
54f2e4e921SDavid Wu 		*bit *= ROCKCHIP_PULL_BITS_PER_PIN;
55f2e4e921SDavid Wu 	} else {
56f2e4e921SDavid Wu 		*regmap = priv->regmap_base;
57f2e4e921SDavid Wu 		*reg = RK3188_PULL_OFFSET;
58f2e4e921SDavid Wu 
59f2e4e921SDavid Wu 		/* correct the offset, as it is the 2nd pull register */
60f2e4e921SDavid Wu 		*reg -= 4;
61f2e4e921SDavid Wu 		*reg += bank->bank_num * ROCKCHIP_PULL_BANK_STRIDE;
62f2e4e921SDavid Wu 		*reg += ((pin_num / ROCKCHIP_PULL_PINS_PER_REG) * 4);
63f2e4e921SDavid Wu 
64f2e4e921SDavid Wu 		/*
65f2e4e921SDavid Wu 		 * The bits in these registers have an inverse ordering
66f2e4e921SDavid Wu 		 * with the lowest pin being in bits 15:14 and the highest
67f2e4e921SDavid Wu 		 * pin in bits 1:0
68f2e4e921SDavid Wu 		 */
69f2e4e921SDavid Wu 		*bit = 7 - (pin_num % ROCKCHIP_PULL_PINS_PER_REG);
70f2e4e921SDavid Wu 		*bit *= ROCKCHIP_PULL_BITS_PER_PIN;
71f2e4e921SDavid Wu 	}
72f2e4e921SDavid Wu }
73f2e4e921SDavid Wu 
rk3188_set_pull(struct rockchip_pin_bank * bank,int pin_num,int pull)7405a5688eSDavid Wu static int rk3188_set_pull(struct rockchip_pin_bank *bank,
7505a5688eSDavid Wu 			   int pin_num, int pull)
7605a5688eSDavid Wu {
7705a5688eSDavid Wu 	struct regmap *regmap;
7805a5688eSDavid Wu 	int reg, ret;
7905a5688eSDavid Wu 	u8 bit, type;
8005a5688eSDavid Wu 	u32 data;
8105a5688eSDavid Wu 
8205a5688eSDavid Wu 	if (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT)
8305a5688eSDavid Wu 		return -ENOTSUPP;
8405a5688eSDavid Wu 
8505a5688eSDavid Wu 	rk3188_calc_pull_reg_and_bit(bank, pin_num, &regmap, &reg, &bit);
8605a5688eSDavid Wu 	type = bank->pull_type[pin_num / 8];
8705a5688eSDavid Wu 	ret = rockchip_translate_pull_value(type, pull);
8805a5688eSDavid Wu 	if (ret < 0) {
8905a5688eSDavid Wu 		debug("unsupported pull setting %d\n", pull);
9005a5688eSDavid Wu 		return ret;
9105a5688eSDavid Wu 	}
9205a5688eSDavid Wu 
9305a5688eSDavid Wu 	/* enable the write to the equivalent lower bits */
9405a5688eSDavid Wu 	data = ((1 << ROCKCHIP_PULL_BITS_PER_PIN) - 1) << (bit + 16);
9505a5688eSDavid Wu 	data |= (ret << bit);
9605a5688eSDavid Wu 	ret = regmap_write(regmap, reg, data);
9705a5688eSDavid Wu 
9805a5688eSDavid Wu 	return ret;
9905a5688eSDavid Wu }
10005a5688eSDavid Wu 
101f2e4e921SDavid Wu static struct rockchip_pin_bank rk3188_pin_banks[] = {
102f2e4e921SDavid Wu 	PIN_BANK_IOMUX_FLAGS(0, 32, "gpio0", IOMUX_GPIO_ONLY, 0, 0, 0),
103f2e4e921SDavid Wu 	PIN_BANK(1, 32, "gpio1"),
104f2e4e921SDavid Wu 	PIN_BANK(2, 32, "gpio2"),
105f2e4e921SDavid Wu 	PIN_BANK(3, 32, "gpio3"),
106f2e4e921SDavid Wu };
107f2e4e921SDavid Wu 
108f2e4e921SDavid Wu static struct rockchip_pin_ctrl rk3188_pin_ctrl = {
109f2e4e921SDavid Wu 	.pin_banks		= rk3188_pin_banks,
110f2e4e921SDavid Wu 	.nr_banks		= ARRAY_SIZE(rk3188_pin_banks),
111*3624458aSJianqun Xu 	.nr_pins		= 128,
112f2e4e921SDavid Wu 	.grf_mux_offset		= 0x60,
1135f55bbd7SDavid Wu 	.set_mux		= rk3188_set_mux,
11405a5688eSDavid Wu 	.set_pull		= rk3188_set_pull,
115f2e4e921SDavid Wu };
116f2e4e921SDavid Wu 
117f2e4e921SDavid Wu static const struct udevice_id rk3188_pinctrl_ids[] = {
118f2e4e921SDavid Wu 	{ .compatible = "rockchip,rk3188-pinctrl",
119f2e4e921SDavid Wu 		.data = (ulong)&rk3188_pin_ctrl },
120f2e4e921SDavid Wu 	{ }
121f2e4e921SDavid Wu };
122f2e4e921SDavid Wu 
123f2e4e921SDavid Wu U_BOOT_DRIVER(pinctrl_rk3188) = {
124f2e4e921SDavid Wu 	.name		= "rockchip_rk3188_pinctrl",
125f2e4e921SDavid Wu 	.id		= UCLASS_PINCTRL,
126f2e4e921SDavid Wu 	.of_match	= rk3188_pinctrl_ids,
127f2e4e921SDavid Wu 	.priv_auto_alloc_size = sizeof(struct rockchip_pinctrl_priv),
128f2e4e921SDavid Wu 	.ops		= &rockchip_pinctrl_ops,
129f2e4e921SDavid Wu #if !CONFIG_IS_ENABLED(OF_PLATDATA)
130f2e4e921SDavid Wu 	.bind		= dm_scan_fdt_dev,
131f2e4e921SDavid Wu #endif
132f2e4e921SDavid Wu 	.probe		= rockchip_pinctrl_probe,
133f2e4e921SDavid Wu };
134