xref: /rk3399_rockchip-uboot/drivers/pinctrl/rockchip/pinctrl-rk3128.c (revision b8d3e6ff7d0e96958f8742798609dd83d84bc075)
1f2e4e921SDavid Wu // SPDX-License-Identifier: GPL-2.0+
2f2e4e921SDavid Wu /*
3f2e4e921SDavid Wu  * (C) Copyright 2019 Rockchip Electronics Co., Ltd
4f2e4e921SDavid Wu  */
5f2e4e921SDavid Wu 
6f2e4e921SDavid Wu #include <common.h>
7f2e4e921SDavid Wu #include <dm.h>
8f2e4e921SDavid Wu #include <dm/pinctrl.h>
9f2e4e921SDavid Wu #include <regmap.h>
10f2e4e921SDavid Wu #include <syscon.h>
11f2e4e921SDavid Wu 
12f2e4e921SDavid Wu #include "pinctrl-rockchip.h"
13f2e4e921SDavid Wu 
14f2e4e921SDavid Wu static struct rockchip_mux_recalced_data rk3128_mux_recalced_data[] = {
15f2e4e921SDavid Wu 	{
16f2e4e921SDavid Wu 		.num = 2,
17f2e4e921SDavid Wu 		.pin = 20,
18f2e4e921SDavid Wu 		.reg = 0xe8,
19f2e4e921SDavid Wu 		.bit = 0,
20f2e4e921SDavid Wu 		.mask = 0x7
21f2e4e921SDavid Wu 	}, {
22f2e4e921SDavid Wu 		.num = 2,
23f2e4e921SDavid Wu 		.pin = 21,
24f2e4e921SDavid Wu 		.reg = 0xe8,
25f2e4e921SDavid Wu 		.bit = 4,
26f2e4e921SDavid Wu 		.mask = 0x7
27f2e4e921SDavid Wu 	}, {
28f2e4e921SDavid Wu 		.num = 2,
29f2e4e921SDavid Wu 		.pin = 22,
30f2e4e921SDavid Wu 		.reg = 0xe8,
31f2e4e921SDavid Wu 		.bit = 8,
32f2e4e921SDavid Wu 		.mask = 0x7
33f2e4e921SDavid Wu 	}, {
34f2e4e921SDavid Wu 		.num = 2,
35f2e4e921SDavid Wu 		.pin = 23,
36f2e4e921SDavid Wu 		.reg = 0xe8,
37f2e4e921SDavid Wu 		.bit = 12,
38f2e4e921SDavid Wu 		.mask = 0x7
39f2e4e921SDavid Wu 	}, {
40f2e4e921SDavid Wu 		.num = 2,
41f2e4e921SDavid Wu 		.pin = 24,
42f2e4e921SDavid Wu 		.reg = 0xd4,
43f2e4e921SDavid Wu 		.bit = 12,
44f2e4e921SDavid Wu 		.mask = 0x7
45f2e4e921SDavid Wu 	},
46f2e4e921SDavid Wu };
47f2e4e921SDavid Wu 
48f2e4e921SDavid Wu static struct rockchip_mux_route_data rk3128_mux_route_data[] = {
49f2e4e921SDavid Wu 	{
50f2e4e921SDavid Wu 		/* spi-0 */
51f2e4e921SDavid Wu 		.bank_num = 1,
52f2e4e921SDavid Wu 		.pin = 10,
53f2e4e921SDavid Wu 		.func = 1,
54f2e4e921SDavid Wu 		.route_offset = 0x144,
55f2e4e921SDavid Wu 		.route_val = BIT(16 + 3) | BIT(16 + 4),
56f2e4e921SDavid Wu 	}, {
57f2e4e921SDavid Wu 		/* spi-1 */
58f2e4e921SDavid Wu 		.bank_num = 1,
59f2e4e921SDavid Wu 		.pin = 27,
60f2e4e921SDavid Wu 		.func = 3,
61f2e4e921SDavid Wu 		.route_offset = 0x144,
62f2e4e921SDavid Wu 		.route_val = BIT(16 + 3) | BIT(16 + 4) | BIT(3),
63f2e4e921SDavid Wu 	}, {
64f2e4e921SDavid Wu 		/* spi-2 */
65f2e4e921SDavid Wu 		.bank_num = 0,
66f2e4e921SDavid Wu 		.pin = 13,
67f2e4e921SDavid Wu 		.func = 2,
68f2e4e921SDavid Wu 		.route_offset = 0x144,
69f2e4e921SDavid Wu 		.route_val = BIT(16 + 3) | BIT(16 + 4) | BIT(4),
70f2e4e921SDavid Wu 	}, {
71f2e4e921SDavid Wu 		/* i2s-0 */
72f2e4e921SDavid Wu 		.bank_num = 1,
73f2e4e921SDavid Wu 		.pin = 5,
74f2e4e921SDavid Wu 		.func = 1,
75f2e4e921SDavid Wu 		.route_offset = 0x144,
76f2e4e921SDavid Wu 		.route_val = BIT(16 + 5),
77f2e4e921SDavid Wu 	}, {
78f2e4e921SDavid Wu 		/* i2s-1 */
79f2e4e921SDavid Wu 		.bank_num = 0,
80f2e4e921SDavid Wu 		.pin = 14,
81f2e4e921SDavid Wu 		.func = 1,
82f2e4e921SDavid Wu 		.route_offset = 0x144,
83f2e4e921SDavid Wu 		.route_val = BIT(16 + 5) | BIT(5),
84f2e4e921SDavid Wu 	}, {
85f2e4e921SDavid Wu 		/* emmc-0 */
86f2e4e921SDavid Wu 		.bank_num = 1,
87f2e4e921SDavid Wu 		.pin = 22,
88f2e4e921SDavid Wu 		.func = 2,
89f2e4e921SDavid Wu 		.route_offset = 0x144,
90f2e4e921SDavid Wu 		.route_val = BIT(16 + 6),
91f2e4e921SDavid Wu 	}, {
92f2e4e921SDavid Wu 		/* emmc-1 */
93f2e4e921SDavid Wu 		.bank_num = 2,
94f2e4e921SDavid Wu 		.pin = 4,
95f2e4e921SDavid Wu 		.func = 2,
96f2e4e921SDavid Wu 		.route_offset = 0x144,
97f2e4e921SDavid Wu 		.route_val = BIT(16 + 6) | BIT(6),
98f2e4e921SDavid Wu 	},
99f2e4e921SDavid Wu };
100f2e4e921SDavid Wu 
rk3128_set_mux(struct rockchip_pin_bank * bank,int pin,int mux)1015f55bbd7SDavid Wu static int rk3128_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
1025f55bbd7SDavid Wu {
1035f55bbd7SDavid Wu 	struct rockchip_pinctrl_priv *priv = bank->priv;
1045f55bbd7SDavid Wu 	int iomux_num = (pin / 8);
1055f55bbd7SDavid Wu 	struct regmap *regmap;
1065f55bbd7SDavid Wu 	int reg, ret, mask, mux_type;
1075f55bbd7SDavid Wu 	u8 bit;
108*b8d3e6ffSJianqun Xu 	u32 data;
1095f55bbd7SDavid Wu 
1105f55bbd7SDavid Wu 	regmap = (bank->iomux[iomux_num].type & IOMUX_SOURCE_PMU)
1115f55bbd7SDavid Wu 				? priv->regmap_pmu : priv->regmap_base;
1125f55bbd7SDavid Wu 
1135f55bbd7SDavid Wu 	/* get basic quadrupel of mux registers and the correct reg inside */
1145f55bbd7SDavid Wu 	mux_type = bank->iomux[iomux_num].type;
1155f55bbd7SDavid Wu 	reg = bank->iomux[iomux_num].offset;
1165f55bbd7SDavid Wu 	reg += rockchip_get_mux_data(mux_type, pin, &bit, &mask);
1175f55bbd7SDavid Wu 
1185f55bbd7SDavid Wu 	if (bank->recalced_mask & BIT(pin))
1195f55bbd7SDavid Wu 		rockchip_get_recalced_mux(bank, pin, &reg, &bit, &mask);
1205f55bbd7SDavid Wu 
1215f55bbd7SDavid Wu 	data = (mask << (bit + 16));
1225f55bbd7SDavid Wu 	data |= (mux & mask) << bit;
1235f55bbd7SDavid Wu 	ret = regmap_write(regmap, reg, data);
1245f55bbd7SDavid Wu 
1255f55bbd7SDavid Wu 	return ret;
1265f55bbd7SDavid Wu }
1275f55bbd7SDavid Wu 
128f2e4e921SDavid Wu #define RK3128_PULL_OFFSET		0x118
129f2e4e921SDavid Wu #define RK3128_PULL_PINS_PER_REG	16
130f2e4e921SDavid Wu #define RK3128_PULL_BANK_STRIDE		8
131f2e4e921SDavid Wu 
rk3128_calc_pull_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)132f2e4e921SDavid Wu static void rk3128_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
133f2e4e921SDavid Wu 					 int pin_num, struct regmap **regmap,
134f2e4e921SDavid Wu 					 int *reg, u8 *bit)
135f2e4e921SDavid Wu {
136f2e4e921SDavid Wu 	struct rockchip_pinctrl_priv *priv = bank->priv;
137f2e4e921SDavid Wu 
138f2e4e921SDavid Wu 	*regmap = priv->regmap_base;
139f2e4e921SDavid Wu 	*reg = RK3128_PULL_OFFSET;
140f2e4e921SDavid Wu 	*reg += bank->bank_num * RK3128_PULL_BANK_STRIDE;
141f2e4e921SDavid Wu 	*reg += ((pin_num / RK3128_PULL_PINS_PER_REG) * 4);
142f2e4e921SDavid Wu 
143f2e4e921SDavid Wu 	*bit = pin_num % RK3128_PULL_PINS_PER_REG;
144f2e4e921SDavid Wu }
145f2e4e921SDavid Wu 
rk3128_set_pull(struct rockchip_pin_bank * bank,int pin_num,int pull)14605a5688eSDavid Wu static int rk3128_set_pull(struct rockchip_pin_bank *bank,
14705a5688eSDavid Wu 			   int pin_num, int pull)
14805a5688eSDavid Wu {
14905a5688eSDavid Wu 	struct regmap *regmap;
15005a5688eSDavid Wu 	int reg, ret;
15105a5688eSDavid Wu 	u8 bit;
15205a5688eSDavid Wu 	u32 data;
15305a5688eSDavid Wu 
15405a5688eSDavid Wu 	if (pull != PIN_CONFIG_BIAS_PULL_PIN_DEFAULT &&
15505a5688eSDavid Wu 	    pull != PIN_CONFIG_BIAS_DISABLE)
15605a5688eSDavid Wu 		return -ENOTSUPP;
15705a5688eSDavid Wu 
15805a5688eSDavid Wu 	rk3128_calc_pull_reg_and_bit(bank, pin_num, &regmap, &reg, &bit);
15905a5688eSDavid Wu 	data = BIT(bit + 16);
16005a5688eSDavid Wu 	if (pull == PIN_CONFIG_BIAS_DISABLE)
16105a5688eSDavid Wu 		data |= BIT(bit);
16205a5688eSDavid Wu 	ret = regmap_write(regmap, reg, data);
16305a5688eSDavid Wu 
16405a5688eSDavid Wu 	return ret;
16505a5688eSDavid Wu }
16605a5688eSDavid Wu 
167f2e4e921SDavid Wu static struct rockchip_pin_bank rk3128_pin_banks[] = {
168f2e4e921SDavid Wu 	PIN_BANK(0, 32, "gpio0"),
169f2e4e921SDavid Wu 	PIN_BANK(1, 32, "gpio1"),
170f2e4e921SDavid Wu 	PIN_BANK(2, 32, "gpio2"),
171f2e4e921SDavid Wu 	PIN_BANK(3, 32, "gpio3"),
172f2e4e921SDavid Wu };
173f2e4e921SDavid Wu 
174f2e4e921SDavid Wu static struct rockchip_pin_ctrl rk3128_pin_ctrl = {
175f2e4e921SDavid Wu 	.pin_banks		= rk3128_pin_banks,
176f2e4e921SDavid Wu 	.nr_banks		= ARRAY_SIZE(rk3128_pin_banks),
1773624458aSJianqun Xu 	.nr_pins		= 128,
178f2e4e921SDavid Wu 	.grf_mux_offset		= 0xa8,
179f2e4e921SDavid Wu 	.iomux_recalced		= rk3128_mux_recalced_data,
180f2e4e921SDavid Wu 	.niomux_recalced	= ARRAY_SIZE(rk3128_mux_recalced_data),
181f2e4e921SDavid Wu 	.iomux_routes		= rk3128_mux_route_data,
182f2e4e921SDavid Wu 	.niomux_routes		= ARRAY_SIZE(rk3128_mux_route_data),
1835f55bbd7SDavid Wu 	.set_mux		= rk3128_set_mux,
18405a5688eSDavid Wu 	.set_pull		= rk3128_set_pull,
185f2e4e921SDavid Wu };
186f2e4e921SDavid Wu 
187f2e4e921SDavid Wu static const struct udevice_id rk3128_pinctrl_ids[] = {
188f2e4e921SDavid Wu 	{ .compatible = "rockchip,rk3128-pinctrl",
189f2e4e921SDavid Wu 		.data = (ulong)&rk3128_pin_ctrl },
190f2e4e921SDavid Wu 	{ }
191f2e4e921SDavid Wu };
192f2e4e921SDavid Wu 
193f2e4e921SDavid Wu U_BOOT_DRIVER(pinctrl_rk3128) = {
194f2e4e921SDavid Wu 	.name		= "pinctrl_rk3128",
195f2e4e921SDavid Wu 	.id		= UCLASS_PINCTRL,
196f2e4e921SDavid Wu 	.of_match	= rk3128_pinctrl_ids,
197f2e4e921SDavid Wu 	.priv_auto_alloc_size = sizeof(struct rockchip_pinctrl_priv),
198f2e4e921SDavid Wu 	.ops		= &rockchip_pinctrl_ops,
199f2e4e921SDavid Wu #if !CONFIG_IS_ENABLED(OF_PLATDATA)
200f2e4e921SDavid Wu 	.bind		= dm_scan_fdt_dev,
201f2e4e921SDavid Wu #endif
202f2e4e921SDavid Wu 	.probe		= rockchip_pinctrl_probe,
203f2e4e921SDavid Wu };
204