1f2e4e921SDavid Wu // SPDX-License-Identifier: GPL-2.0+
2f2e4e921SDavid Wu /*
3f2e4e921SDavid Wu * (C) Copyright 2019 Rockchip Electronics Co., Ltd
4f2e4e921SDavid Wu */
5f2e4e921SDavid Wu
6f2e4e921SDavid Wu #include <common.h>
7f2e4e921SDavid Wu #include <dm.h>
8f2e4e921SDavid Wu #include <dm/pinctrl.h>
9f2e4e921SDavid Wu #include <regmap.h>
10f2e4e921SDavid Wu #include <syscon.h>
11f2e4e921SDavid Wu
12f2e4e921SDavid Wu #include "pinctrl-rockchip.h"
13f2e4e921SDavid Wu
rk3036_set_mux(struct rockchip_pin_bank * bank,int pin,int mux)145f55bbd7SDavid Wu static int rk3036_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
155f55bbd7SDavid Wu {
165f55bbd7SDavid Wu struct rockchip_pinctrl_priv *priv = bank->priv;
175f55bbd7SDavid Wu int iomux_num = (pin / 8);
185f55bbd7SDavid Wu struct regmap *regmap;
195f55bbd7SDavid Wu int reg, ret, mask, mux_type;
205f55bbd7SDavid Wu u8 bit;
215f55bbd7SDavid Wu u32 data;
225f55bbd7SDavid Wu
235f55bbd7SDavid Wu regmap = (bank->iomux[iomux_num].type & IOMUX_SOURCE_PMU)
245f55bbd7SDavid Wu ? priv->regmap_pmu : priv->regmap_base;
255f55bbd7SDavid Wu
265f55bbd7SDavid Wu /* get basic quadrupel of mux registers and the correct reg inside */
275f55bbd7SDavid Wu mux_type = bank->iomux[iomux_num].type;
285f55bbd7SDavid Wu reg = bank->iomux[iomux_num].offset;
295f55bbd7SDavid Wu reg += rockchip_get_mux_data(mux_type, pin, &bit, &mask);
305f55bbd7SDavid Wu
315f55bbd7SDavid Wu data = (mask << (bit + 16));
325f55bbd7SDavid Wu data |= (mux & mask) << bit;
335f55bbd7SDavid Wu ret = regmap_write(regmap, reg, data);
345f55bbd7SDavid Wu
355f55bbd7SDavid Wu return ret;
365f55bbd7SDavid Wu }
375f55bbd7SDavid Wu
38f2e4e921SDavid Wu #define RK3036_PULL_OFFSET 0x118
39f2e4e921SDavid Wu #define RK3036_PULL_PINS_PER_REG 16
40f2e4e921SDavid Wu #define RK3036_PULL_BANK_STRIDE 8
41f2e4e921SDavid Wu
rk3036_calc_pull_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)42f2e4e921SDavid Wu static void rk3036_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
43f2e4e921SDavid Wu int pin_num, struct regmap **regmap,
44f2e4e921SDavid Wu int *reg, u8 *bit)
45f2e4e921SDavid Wu {
46f2e4e921SDavid Wu struct rockchip_pinctrl_priv *priv = bank->priv;
47f2e4e921SDavid Wu
48f2e4e921SDavid Wu *regmap = priv->regmap_base;
49f2e4e921SDavid Wu *reg = RK3036_PULL_OFFSET;
50f2e4e921SDavid Wu *reg += bank->bank_num * RK3036_PULL_BANK_STRIDE;
51f2e4e921SDavid Wu *reg += (pin_num / RK3036_PULL_PINS_PER_REG) * 4;
52f2e4e921SDavid Wu
53f2e4e921SDavid Wu *bit = pin_num % RK3036_PULL_PINS_PER_REG;
54f2e4e921SDavid Wu };
55f2e4e921SDavid Wu
rk3036_set_pull(struct rockchip_pin_bank * bank,int pin_num,int pull)5605a5688eSDavid Wu static int rk3036_set_pull(struct rockchip_pin_bank *bank,
5705a5688eSDavid Wu int pin_num, int pull)
5805a5688eSDavid Wu {
5905a5688eSDavid Wu struct regmap *regmap;
6005a5688eSDavid Wu int reg, ret;
6105a5688eSDavid Wu u8 bit;
6205a5688eSDavid Wu u32 data;
6305a5688eSDavid Wu
6405a5688eSDavid Wu if (pull != PIN_CONFIG_BIAS_PULL_PIN_DEFAULT &&
6505a5688eSDavid Wu pull != PIN_CONFIG_BIAS_DISABLE)
6605a5688eSDavid Wu return -ENOTSUPP;
6705a5688eSDavid Wu
6805a5688eSDavid Wu rk3036_calc_pull_reg_and_bit(bank, pin_num, ®map, ®, &bit);
6905a5688eSDavid Wu data = BIT(bit + 16);
7005a5688eSDavid Wu if (pull == PIN_CONFIG_BIAS_DISABLE)
7105a5688eSDavid Wu data |= BIT(bit);
7205a5688eSDavid Wu ret = regmap_write(regmap, reg, data);
7305a5688eSDavid Wu
7405a5688eSDavid Wu return ret;
7505a5688eSDavid Wu }
7605a5688eSDavid Wu
77f2e4e921SDavid Wu static struct rockchip_pin_bank rk3036_pin_banks[] = {
78f2e4e921SDavid Wu PIN_BANK(0, 32, "gpio0"),
79f2e4e921SDavid Wu PIN_BANK(1, 32, "gpio1"),
80f2e4e921SDavid Wu PIN_BANK(2, 32, "gpio2"),
81f2e4e921SDavid Wu };
82f2e4e921SDavid Wu
83f2e4e921SDavid Wu static struct rockchip_pin_ctrl rk3036_pin_ctrl = {
84f2e4e921SDavid Wu .pin_banks = rk3036_pin_banks,
85f2e4e921SDavid Wu .nr_banks = ARRAY_SIZE(rk3036_pin_banks),
86*3624458aSJianqun Xu .nr_pins = 96,
87f2e4e921SDavid Wu .grf_mux_offset = 0xa8,
885f55bbd7SDavid Wu .set_mux = rk3036_set_mux,
8905a5688eSDavid Wu .set_pull = rk3036_set_pull,
90f2e4e921SDavid Wu };
91f2e4e921SDavid Wu
92f2e4e921SDavid Wu static const struct udevice_id rk3036_pinctrl_ids[] = {
93f2e4e921SDavid Wu {
94f2e4e921SDavid Wu .compatible = "rockchip,rk3036-pinctrl",
95f2e4e921SDavid Wu .data = (ulong)&rk3036_pin_ctrl
96f2e4e921SDavid Wu },
97f2e4e921SDavid Wu {}
98f2e4e921SDavid Wu };
99f2e4e921SDavid Wu
100f2e4e921SDavid Wu U_BOOT_DRIVER(pinctrl_rockchip) = {
101f2e4e921SDavid Wu .name = "rk3036-pinctrl",
102f2e4e921SDavid Wu .id = UCLASS_PINCTRL,
103f2e4e921SDavid Wu .of_match = rk3036_pinctrl_ids,
104f2e4e921SDavid Wu .priv_auto_alloc_size = sizeof(struct rockchip_pinctrl_priv),
105f2e4e921SDavid Wu .ops = &rockchip_pinctrl_ops,
106f2e4e921SDavid Wu #if !CONFIG_IS_ENABLED(OF_PLATDATA)
107f2e4e921SDavid Wu .bind = dm_scan_fdt_dev,
108f2e4e921SDavid Wu #endif
109f2e4e921SDavid Wu .probe = rockchip_pinctrl_probe,
110f2e4e921SDavid Wu };
111