xref: /rk3399_rockchip-uboot/drivers/pinctrl/pinctrl-sti.c (revision 90aa625c9a9e1fb7a2f001fd8e50099bacaf92b8)
10c563102SPatrice Chotard /*
20c563102SPatrice Chotard  * Pinctrl driver for STMicroelectronics STi SoCs
30c563102SPatrice Chotard  *
40c563102SPatrice Chotard  *  Copyright (c) 2017
50c563102SPatrice Chotard  *  Patrice Chotard <patrice.chotard@st.com>
60c563102SPatrice Chotard  *
70c563102SPatrice Chotard  * SPDX-License-Identifier:	GPL-2.0
80c563102SPatrice Chotard  */
90c563102SPatrice Chotard 
100c563102SPatrice Chotard #include <common.h>
110c563102SPatrice Chotard #include <bitfield.h>
120c563102SPatrice Chotard #include <dm.h>
130c563102SPatrice Chotard #include <errno.h>
140c563102SPatrice Chotard #include <regmap.h>
150c563102SPatrice Chotard #include <syscon.h>
160c563102SPatrice Chotard #include <asm/io.h>
170c563102SPatrice Chotard #include <dm/pinctrl.h>
180c563102SPatrice Chotard 
190c563102SPatrice Chotard DECLARE_GLOBAL_DATA_PTR;
200c563102SPatrice Chotard 
210c563102SPatrice Chotard #define MAX_STI_PINCONF_ENTRIES		7
220c563102SPatrice Chotard /* Output enable */
230c563102SPatrice Chotard #define OE			(1 << 27)
240c563102SPatrice Chotard /* Pull Up */
250c563102SPatrice Chotard #define PU			(1 << 26)
260c563102SPatrice Chotard /* Open Drain */
270c563102SPatrice Chotard #define OD			(1 << 25)
280c563102SPatrice Chotard 
290c563102SPatrice Chotard /* User-frendly defines for Pin Direction */
300c563102SPatrice Chotard 		/* oe = 0, pu = 0, od = 0 */
310c563102SPatrice Chotard #define IN			(0)
320c563102SPatrice Chotard 		/* oe = 0, pu = 1, od = 0 */
330c563102SPatrice Chotard #define IN_PU			(PU)
340c563102SPatrice Chotard 		/* oe = 1, pu = 0, od = 0 */
350c563102SPatrice Chotard #define OUT			(OE)
360c563102SPatrice Chotard 		/* oe = 1, pu = 1, od = 0 */
370c563102SPatrice Chotard #define OUT_PU			(OE | PU)
380c563102SPatrice Chotard 		/* oe = 1, pu = 0, od = 1 */
390c563102SPatrice Chotard #define BIDIR			(OE | OD)
400c563102SPatrice Chotard 		/* oe = 1, pu = 1, od = 1 */
410c563102SPatrice Chotard #define BIDIR_PU		(OE | PU | OD)
420c563102SPatrice Chotard 
430c563102SPatrice Chotard struct sti_pinctrl_platdata {
440c563102SPatrice Chotard 	struct regmap *regmap;
450c563102SPatrice Chotard };
460c563102SPatrice Chotard 
470c563102SPatrice Chotard struct sti_pin_desc {
480c563102SPatrice Chotard 	unsigned char bank;
490c563102SPatrice Chotard 	unsigned char pin;
500c563102SPatrice Chotard 	unsigned char alt;
510c563102SPatrice Chotard 	int dir;
520c563102SPatrice Chotard };
530c563102SPatrice Chotard 
540c563102SPatrice Chotard /*
550c563102SPatrice Chotard  * PIO alternative Function selector
560c563102SPatrice Chotard  */
sti_alternate_select(struct udevice * dev,struct sti_pin_desc * pin_desc)570c563102SPatrice Chotard void sti_alternate_select(struct udevice *dev, struct sti_pin_desc *pin_desc)
580c563102SPatrice Chotard {
590c563102SPatrice Chotard 	struct sti_pinctrl_platdata *plat = dev_get_platdata(dev);
600c563102SPatrice Chotard 	unsigned long sysconf, *sysconfreg;
610c563102SPatrice Chotard 	int alt = pin_desc->alt;
620c563102SPatrice Chotard 	int bank = pin_desc->bank;
630c563102SPatrice Chotard 	int pin = pin_desc->pin;
640c563102SPatrice Chotard 
650c563102SPatrice Chotard 	sysconfreg = (unsigned long *)plat->regmap->base;
660c563102SPatrice Chotard 
670c563102SPatrice Chotard 	switch (bank) {
680c563102SPatrice Chotard 	case 0 ... 5:		/* in "SBC Bank" */
690c563102SPatrice Chotard 		sysconfreg += bank;
700c563102SPatrice Chotard 		break;
710c563102SPatrice Chotard 	case 10 ... 20:		/* in "FRONT Bank" */
720c563102SPatrice Chotard 		sysconfreg += bank - 10;
730c563102SPatrice Chotard 		break;
740c563102SPatrice Chotard 	case 30 ... 35:		/* in "REAR Bank" */
750c563102SPatrice Chotard 		sysconfreg += bank - 30;
760c563102SPatrice Chotard 		break;
770c563102SPatrice Chotard 	case 40 ... 42:		/* in "FLASH Bank" */
780c563102SPatrice Chotard 		sysconfreg += bank - 40;
790c563102SPatrice Chotard 		break;
800c563102SPatrice Chotard 	default:
810c563102SPatrice Chotard 		BUG();
820c563102SPatrice Chotard 		return;
830c563102SPatrice Chotard 	}
840c563102SPatrice Chotard 
850c563102SPatrice Chotard 	sysconf = readl(sysconfreg);
860c563102SPatrice Chotard 	sysconf = bitfield_replace(sysconf, pin * 4, 3, alt);
870c563102SPatrice Chotard 	writel(sysconf, sysconfreg);
880c563102SPatrice Chotard }
890c563102SPatrice Chotard 
900c563102SPatrice Chotard /* pin configuration */
sti_pin_configure(struct udevice * dev,struct sti_pin_desc * pin_desc)910c563102SPatrice Chotard void sti_pin_configure(struct udevice *dev, struct sti_pin_desc *pin_desc)
920c563102SPatrice Chotard {
930c563102SPatrice Chotard 	struct sti_pinctrl_platdata *plat = dev_get_platdata(dev);
940c563102SPatrice Chotard 	int bit;
950c563102SPatrice Chotard 	int oe = 0, pu = 0, od = 0;
960c563102SPatrice Chotard 	unsigned long *sysconfreg;
970c563102SPatrice Chotard 	int bank = pin_desc->bank;
980c563102SPatrice Chotard 
990c563102SPatrice Chotard 	sysconfreg = (unsigned long *)plat->regmap->base + 40;
1000c563102SPatrice Chotard 
1010c563102SPatrice Chotard 	/*
1020c563102SPatrice Chotard 	 * NOTE: The PIO configuration for the PIO pins in the
1030c563102SPatrice Chotard 	 * "FLASH Bank" are different from all the other banks!
1040c563102SPatrice Chotard 	 * Specifically, the output-enable pin control register
1050c563102SPatrice Chotard 	 * (SYS_CFG_3040) and the pull-up pin control register
1060c563102SPatrice Chotard 	 * (SYS_CFG_3050), are both classed as being "reserved".
1070c563102SPatrice Chotard 	 * Hence, we do not write to these registers to configure
1080c563102SPatrice Chotard 	 * the OE and PU features for PIOs in this bank. However,
1090c563102SPatrice Chotard 	 * the open-drain pin control register (SYS_CFG_3060)
1100c563102SPatrice Chotard 	 * follows the style of the other banks, and so we can
1110c563102SPatrice Chotard 	 * treat that register normally.
1120c563102SPatrice Chotard 	 *
1130c563102SPatrice Chotard 	 * Being pedantic, we should configure the PU and PD features
1140c563102SPatrice Chotard 	 * in the "FLASH Bank" explicitly instead using the four
1150c563102SPatrice Chotard 	 * SYS_CFG registers: 3080, 3081, 3085, and 3086. However, this
1160c563102SPatrice Chotard 	 * would necessitate passing in the alternate function number
1170c563102SPatrice Chotard 	 * to this function, and adding some horrible complexity here.
1180c563102SPatrice Chotard 	 * Alternatively, we could just perform 4 32-bit "pokes" to
1190c563102SPatrice Chotard 	 * these four SYS_CFG registers early in the initialization.
1200c563102SPatrice Chotard 	 * In practice, these four SYS_CFG registers are correct
1210c563102SPatrice Chotard 	 * after a reset, and U-Boot does not need to change them, so
1220c563102SPatrice Chotard 	 * we (cheat and) rely on these registers being correct.
1230c563102SPatrice Chotard 	 * WARNING: Please be aware of this (pragmatic) behaviour!
1240c563102SPatrice Chotard 	 */
1250c563102SPatrice Chotard 	int flashss = 0;	/* bool: PIO in the Flash Sub-System ? */
1260c563102SPatrice Chotard 
1270c563102SPatrice Chotard 	switch (pin_desc->dir) {
1280c563102SPatrice Chotard 	case IN:
1290c563102SPatrice Chotard 		oe = 0; pu = 0; od = 0;
1300c563102SPatrice Chotard 		break;
1310c563102SPatrice Chotard 	case IN_PU:
1320c563102SPatrice Chotard 		oe = 0; pu = 1; od = 0;
1330c563102SPatrice Chotard 		break;
1340c563102SPatrice Chotard 	case OUT:
1350c563102SPatrice Chotard 		oe = 1; pu = 0; od = 0;
1360c563102SPatrice Chotard 		break;
1370c563102SPatrice Chotard 	case BIDIR:
1380c563102SPatrice Chotard 		oe = 1; pu = 0; od = 1;
1390c563102SPatrice Chotard 		break;
1400c563102SPatrice Chotard 	case BIDIR_PU:
1410c563102SPatrice Chotard 		oe = 1; pu = 1; od = 1;
1420c563102SPatrice Chotard 		break;
1430c563102SPatrice Chotard 
1440c563102SPatrice Chotard 	default:
145*90aa625cSMasahiro Yamada 		pr_err("%s invalid direction value: 0x%x\n",
1460c563102SPatrice Chotard 		      __func__, pin_desc->dir);
1470c563102SPatrice Chotard 		BUG();
1480c563102SPatrice Chotard 		break;
1490c563102SPatrice Chotard 	}
1500c563102SPatrice Chotard 
1510c563102SPatrice Chotard 	switch (bank) {
1520c563102SPatrice Chotard 	case 0 ... 5:		/* in "SBC Bank" */
1530c563102SPatrice Chotard 		sysconfreg += bank / 4;
1540c563102SPatrice Chotard 		break;
1550c563102SPatrice Chotard 	case 10 ... 20:		/* in "FRONT Bank" */
1560c563102SPatrice Chotard 		bank -= 10;
1570c563102SPatrice Chotard 		sysconfreg += bank / 4;
1580c563102SPatrice Chotard 		break;
1590c563102SPatrice Chotard 	case 30 ... 35:		/* in "REAR Bank" */
1600c563102SPatrice Chotard 		bank -= 30;
1610c563102SPatrice Chotard 		sysconfreg += bank / 4;
1620c563102SPatrice Chotard 		break;
1630c563102SPatrice Chotard 	case 40 ... 42:		/* in "FLASH Bank" */
1640c563102SPatrice Chotard 		bank -= 40;
1650c563102SPatrice Chotard 		sysconfreg += bank / 4;
1660c563102SPatrice Chotard 		flashss = 1;	/* pin is in the Flash Sub-System */
1670c563102SPatrice Chotard 		break;
1680c563102SPatrice Chotard 	default:
1690c563102SPatrice Chotard 		BUG();
1700c563102SPatrice Chotard 		return;
1710c563102SPatrice Chotard 	}
1720c563102SPatrice Chotard 
1730c563102SPatrice Chotard 	bit = ((bank * 8) + pin_desc->pin) % 32;
1740c563102SPatrice Chotard 
1750c563102SPatrice Chotard 	/*
1760c563102SPatrice Chotard 	 * set the "Output Enable" pin control
1770c563102SPatrice Chotard 	 * but, do nothing if in the flashSS
1780c563102SPatrice Chotard 	 */
1790c563102SPatrice Chotard 	if (!flashss) {
1800c563102SPatrice Chotard 		if (oe)
1810c563102SPatrice Chotard 			generic_set_bit(bit, sysconfreg);
1820c563102SPatrice Chotard 		else
1830c563102SPatrice Chotard 			generic_clear_bit(bit, sysconfreg);
1840c563102SPatrice Chotard 	}
1850c563102SPatrice Chotard 
1860c563102SPatrice Chotard 	sysconfreg += 10;	/* skip to next set of syscfg registers */
1870c563102SPatrice Chotard 
1880c563102SPatrice Chotard 	/*
1890c563102SPatrice Chotard 	 * set the "Pull Up" pin control
1900c563102SPatrice Chotard 	 * but, do nothing if in the FlashSS
1910c563102SPatrice Chotard 	 */
1920c563102SPatrice Chotard 
1930c563102SPatrice Chotard 	if (!flashss) {
1940c563102SPatrice Chotard 		if (pu)
1950c563102SPatrice Chotard 			generic_set_bit(bit, sysconfreg);
1960c563102SPatrice Chotard 		else
1970c563102SPatrice Chotard 			generic_clear_bit(bit, sysconfreg);
1980c563102SPatrice Chotard 	}
1990c563102SPatrice Chotard 
2000c563102SPatrice Chotard 	sysconfreg += 10;	/* skip to next set of syscfg registers */
2010c563102SPatrice Chotard 
2020c563102SPatrice Chotard 	/* set the "Open Drain Enable" pin control */
2030c563102SPatrice Chotard 	if (od)
2040c563102SPatrice Chotard 		generic_set_bit(bit, sysconfreg);
2050c563102SPatrice Chotard 	else
2060c563102SPatrice Chotard 		generic_clear_bit(bit, sysconfreg);
2070c563102SPatrice Chotard }
2080c563102SPatrice Chotard 
2090c563102SPatrice Chotard 
sti_pinctrl_set_state(struct udevice * dev,struct udevice * config)2100c563102SPatrice Chotard static int sti_pinctrl_set_state(struct udevice *dev, struct udevice *config)
2110c563102SPatrice Chotard {
2120c563102SPatrice Chotard 	struct fdtdec_phandle_args args;
2130c563102SPatrice Chotard 	const void *blob = gd->fdt_blob;
2140c563102SPatrice Chotard 	const char *prop_name;
2150c563102SPatrice Chotard 	int node = dev_of_offset(config);
2160c563102SPatrice Chotard 	int property_offset, prop_len;
2170c563102SPatrice Chotard 	int pinconf_node, ret, count;
2180c563102SPatrice Chotard 	const char *bank_name;
2190c563102SPatrice Chotard 	u32 cells[MAX_STI_PINCONF_ENTRIES];
2200c563102SPatrice Chotard 
2210c563102SPatrice Chotard 	struct sti_pin_desc pin_desc;
2220c563102SPatrice Chotard 
2230c563102SPatrice Chotard 	/* go to next node "st,pins" which contains the pins configuration */
2240c563102SPatrice Chotard 	pinconf_node = fdt_subnode_offset(blob, node, "st,pins");
2250c563102SPatrice Chotard 
2260c563102SPatrice Chotard 	/*
2270c563102SPatrice Chotard 	 * parse each pins configuration which looks like :
2280c563102SPatrice Chotard 	 *	pin_name = <bank_phandle pin_nb alt dir rt_type rt_delay rt_clk>
2290c563102SPatrice Chotard 	 */
2300c563102SPatrice Chotard 
2310c563102SPatrice Chotard 	fdt_for_each_property_offset(property_offset, blob, pinconf_node) {
2320c563102SPatrice Chotard 		fdt_getprop_by_offset(blob, property_offset, &prop_name,
2330c563102SPatrice Chotard 				      &prop_len);
2340c563102SPatrice Chotard 
2350c563102SPatrice Chotard 		/* extract the bank of the pin description */
2360c563102SPatrice Chotard 		ret = fdtdec_parse_phandle_with_args(blob, pinconf_node,
2370c563102SPatrice Chotard 						     prop_name, "#gpio-cells",
2380c563102SPatrice Chotard 						     0, 0, &args);
2390c563102SPatrice Chotard 		if (ret < 0) {
240*90aa625cSMasahiro Yamada 			pr_err("Can't get the gpio bank phandle: %d\n", ret);
2410c563102SPatrice Chotard 			return ret;
2420c563102SPatrice Chotard 		}
2430c563102SPatrice Chotard 
2440c563102SPatrice Chotard 		bank_name = fdt_getprop(blob, args.node, "st,bank-name",
2450c563102SPatrice Chotard 					&count);
2460c563102SPatrice Chotard 		if (count < 0) {
247*90aa625cSMasahiro Yamada 			pr_err("Can't find bank-name property %d\n", count);
2480c563102SPatrice Chotard 			return -EINVAL;
2490c563102SPatrice Chotard 		}
2500c563102SPatrice Chotard 
2510c563102SPatrice Chotard 		pin_desc.bank = trailing_strtoln(bank_name, NULL);
2520c563102SPatrice Chotard 
2530c563102SPatrice Chotard 		count = fdtdec_get_int_array_count(blob, pinconf_node,
2540c563102SPatrice Chotard 						   prop_name, cells,
2550c563102SPatrice Chotard 						   ARRAY_SIZE(cells));
2560c563102SPatrice Chotard 		if (count < 0) {
257*90aa625cSMasahiro Yamada 			pr_err("Bad pin configuration array %d\n", count);
2580c563102SPatrice Chotard 			return -EINVAL;
2590c563102SPatrice Chotard 		}
2600c563102SPatrice Chotard 
2610c563102SPatrice Chotard 		if (count > MAX_STI_PINCONF_ENTRIES) {
262*90aa625cSMasahiro Yamada 			pr_err("Unsupported pinconf array count %d\n", count);
2630c563102SPatrice Chotard 			return -EINVAL;
2640c563102SPatrice Chotard 		}
2650c563102SPatrice Chotard 
2660c563102SPatrice Chotard 		pin_desc.pin = cells[1];
2670c563102SPatrice Chotard 		pin_desc.alt = cells[2];
2680c563102SPatrice Chotard 		pin_desc.dir = cells[3];
2690c563102SPatrice Chotard 
2700c563102SPatrice Chotard 		sti_alternate_select(dev, &pin_desc);
2710c563102SPatrice Chotard 		sti_pin_configure(dev, &pin_desc);
2720c563102SPatrice Chotard 	};
2730c563102SPatrice Chotard 
2740c563102SPatrice Chotard 	return 0;
2750c563102SPatrice Chotard }
2760c563102SPatrice Chotard 
sti_pinctrl_probe(struct udevice * dev)2770c563102SPatrice Chotard static int sti_pinctrl_probe(struct udevice *dev)
2780c563102SPatrice Chotard {
2790c563102SPatrice Chotard 	struct sti_pinctrl_platdata *plat = dev_get_platdata(dev);
2800c563102SPatrice Chotard 	struct udevice *syscon;
2810c563102SPatrice Chotard 	int err;
2820c563102SPatrice Chotard 
2830c563102SPatrice Chotard 	/* get corresponding syscon phandle */
2840c563102SPatrice Chotard 	err = uclass_get_device_by_phandle(UCLASS_SYSCON, dev,
2850c563102SPatrice Chotard 					   "st,syscfg", &syscon);
2860c563102SPatrice Chotard 	if (err) {
287*90aa625cSMasahiro Yamada 		pr_err("unable to find syscon device\n");
2880c563102SPatrice Chotard 		return err;
2890c563102SPatrice Chotard 	}
2900c563102SPatrice Chotard 
2910c563102SPatrice Chotard 	plat->regmap = syscon_get_regmap(syscon);
2920c563102SPatrice Chotard 	if (!plat->regmap) {
293*90aa625cSMasahiro Yamada 		pr_err("unable to find regmap\n");
2940c563102SPatrice Chotard 		return -ENODEV;
2950c563102SPatrice Chotard 	}
2960c563102SPatrice Chotard 
2970c563102SPatrice Chotard 	return 0;
2980c563102SPatrice Chotard }
2990c563102SPatrice Chotard 
3000c563102SPatrice Chotard static const struct udevice_id sti_pinctrl_ids[] = {
3010c563102SPatrice Chotard 	{ .compatible = "st,stih407-sbc-pinctrl" },
3020c563102SPatrice Chotard 	{ .compatible = "st,stih407-front-pinctrl" },
3030c563102SPatrice Chotard 	{ .compatible = "st,stih407-rear-pinctrl" },
3040c563102SPatrice Chotard 	{ .compatible = "st,stih407-flash-pinctrl" },
3050c563102SPatrice Chotard 	{ }
3060c563102SPatrice Chotard };
3070c563102SPatrice Chotard 
3080c563102SPatrice Chotard const struct pinctrl_ops sti_pinctrl_ops = {
3090c563102SPatrice Chotard 	.set_state = sti_pinctrl_set_state,
3100c563102SPatrice Chotard };
3110c563102SPatrice Chotard 
3120c563102SPatrice Chotard U_BOOT_DRIVER(pinctrl_sti) = {
3130c563102SPatrice Chotard 	.name = "pinctrl_sti",
3140c563102SPatrice Chotard 	.id = UCLASS_PINCTRL,
3150c563102SPatrice Chotard 	.of_match = sti_pinctrl_ids,
3160c563102SPatrice Chotard 	.ops = &sti_pinctrl_ops,
3170c563102SPatrice Chotard 	.probe = sti_pinctrl_probe,
3180c563102SPatrice Chotard 	.platdata_auto_alloc_size = sizeof(struct sti_pinctrl_platdata),
3190c563102SPatrice Chotard 	.ops = &sti_pinctrl_ops,
3200c563102SPatrice Chotard };
321