144d5c371SFelix Brack /* 244d5c371SFelix Brack * Copyright (C) EETS GmbH, 2017, Felix Brack <f.brack@eets.ch> 344d5c371SFelix Brack * 444d5c371SFelix Brack * SPDX-License-Identifier: GPL-2.0+ 544d5c371SFelix Brack */ 644d5c371SFelix Brack 744d5c371SFelix Brack #include <common.h> 89d922450SSimon Glass #include <dm.h> 944d5c371SFelix Brack #include <dm/pinctrl.h> 1044d5c371SFelix Brack #include <libfdt.h> 1144d5c371SFelix Brack #include <asm/io.h> 1244d5c371SFelix Brack 1344d5c371SFelix Brack DECLARE_GLOBAL_DATA_PTR; 1444d5c371SFelix Brack 1544d5c371SFelix Brack struct single_pdata { 1644d5c371SFelix Brack fdt_addr_t base; /* first configuration register */ 1744d5c371SFelix Brack int offset; /* index of last configuration register */ 1844d5c371SFelix Brack u32 mask; /* configuration-value mask bits */ 1944d5c371SFelix Brack int width; /* configuration register bit width */ 2044d5c371SFelix Brack }; 2144d5c371SFelix Brack 2244d5c371SFelix Brack struct single_fdt_pin_cfg { 2344d5c371SFelix Brack fdt32_t reg; /* configuration register offset */ 2444d5c371SFelix Brack fdt32_t val; /* configuration register value */ 2544d5c371SFelix Brack }; 2644d5c371SFelix Brack 2744d5c371SFelix Brack /** 2844d5c371SFelix Brack * single_configure_pins() - Configure pins based on FDT data 2944d5c371SFelix Brack * 3044d5c371SFelix Brack * @dev: Pointer to single pin configuration device which is the parent of 3144d5c371SFelix Brack * the pins node holding the pin configuration data. 3244d5c371SFelix Brack * @pins: Pointer to the first element of an array of register/value pairs 3344d5c371SFelix Brack * of type 'struct single_fdt_pin_cfg'. Each such pair describes the 3444d5c371SFelix Brack * the pin to be configured and the value to be used for configuration. 3544d5c371SFelix Brack * This pointer points to a 'pinctrl-single,pins' property in the 3644d5c371SFelix Brack * device-tree. 3744d5c371SFelix Brack * @size: Size of the 'pins' array in bytes. 3844d5c371SFelix Brack * The number of register/value pairs in the 'pins' array therefore 3944d5c371SFelix Brack * equals to 'size / sizeof(struct single_fdt_pin_cfg)'. 4044d5c371SFelix Brack */ 4144d5c371SFelix Brack static int single_configure_pins(struct udevice *dev, 4244d5c371SFelix Brack const struct single_fdt_pin_cfg *pins, 4344d5c371SFelix Brack int size) 4444d5c371SFelix Brack { 4544d5c371SFelix Brack struct single_pdata *pdata = dev->platdata; 4644d5c371SFelix Brack int count = size / sizeof(struct single_fdt_pin_cfg); 4744d5c371SFelix Brack int n, reg; 4844d5c371SFelix Brack u32 val; 4944d5c371SFelix Brack 5046f51dc9SJames Balean for (n = 0; n < count; n++, pins++) { 5144d5c371SFelix Brack reg = fdt32_to_cpu(pins->reg); 5244d5c371SFelix Brack if ((reg < 0) || (reg > pdata->offset)) { 5344d5c371SFelix Brack dev_dbg(dev, " invalid register offset 0x%08x\n", reg); 5444d5c371SFelix Brack continue; 5544d5c371SFelix Brack } 5644d5c371SFelix Brack reg += pdata->base; 5746f51dc9SJames Balean val = fdt32_to_cpu(pins->val) & pdata->mask; 5844d5c371SFelix Brack switch (pdata->width) { 5946f51dc9SJames Balean case 16: 6046f51dc9SJames Balean writew((readw(reg) & ~pdata->mask) | val, reg); 6146f51dc9SJames Balean break; 6244d5c371SFelix Brack case 32: 6346f51dc9SJames Balean writel((readl(reg) & ~pdata->mask) | val, reg); 6444d5c371SFelix Brack break; 6544d5c371SFelix Brack default: 6644d5c371SFelix Brack dev_warn(dev, "unsupported register width %i\n", 6744d5c371SFelix Brack pdata->width); 6846f51dc9SJames Balean continue; 6944d5c371SFelix Brack } 7046f51dc9SJames Balean dev_dbg(dev, " reg/val 0x%08x/0x%08x\n",reg, val); 7144d5c371SFelix Brack } 7244d5c371SFelix Brack return 0; 7344d5c371SFelix Brack } 7444d5c371SFelix Brack 7544d5c371SFelix Brack static int single_set_state(struct udevice *dev, 7644d5c371SFelix Brack struct udevice *config) 7744d5c371SFelix Brack { 7844d5c371SFelix Brack const void *fdt = gd->fdt_blob; 7944d5c371SFelix Brack const struct single_fdt_pin_cfg *prop; 8044d5c371SFelix Brack int len; 8144d5c371SFelix Brack 82*da409cccSSimon Glass prop = fdt_getprop(fdt, dev_of_offset(config), "pinctrl-single,pins", 83*da409cccSSimon Glass &len); 8444d5c371SFelix Brack if (prop) { 8544d5c371SFelix Brack dev_dbg(dev, "configuring pins for %s\n", config->name); 8644d5c371SFelix Brack if (len % sizeof(struct single_fdt_pin_cfg)) { 8744d5c371SFelix Brack dev_dbg(dev, " invalid pin configuration in fdt\n"); 8844d5c371SFelix Brack return -FDT_ERR_BADSTRUCTURE; 8944d5c371SFelix Brack } 9044d5c371SFelix Brack single_configure_pins(dev, prop, len); 9144d5c371SFelix Brack len = 0; 9244d5c371SFelix Brack } 9344d5c371SFelix Brack 9444d5c371SFelix Brack return len; 9544d5c371SFelix Brack } 9644d5c371SFelix Brack 9744d5c371SFelix Brack static int single_ofdata_to_platdata(struct udevice *dev) 9844d5c371SFelix Brack { 9944d5c371SFelix Brack fdt_addr_t addr; 10044d5c371SFelix Brack u32 of_reg[2]; 10144d5c371SFelix Brack int res; 10244d5c371SFelix Brack struct single_pdata *pdata = dev->platdata; 10344d5c371SFelix Brack 104*da409cccSSimon Glass pdata->width = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev), 10544d5c371SFelix Brack "pinctrl-single,register-width", 0); 10644d5c371SFelix Brack 107*da409cccSSimon Glass res = fdtdec_get_int_array(gd->fdt_blob, dev_of_offset(dev), 10844d5c371SFelix Brack "reg", of_reg, 2); 10944d5c371SFelix Brack if (res) 11044d5c371SFelix Brack return res; 11144d5c371SFelix Brack pdata->offset = of_reg[1] - pdata->width / 8; 11244d5c371SFelix Brack 113a821c4afSSimon Glass addr = devfdt_get_addr(dev); 11444d5c371SFelix Brack if (addr == FDT_ADDR_T_NONE) { 11544d5c371SFelix Brack dev_dbg(dev, "no valid base register address\n"); 11644d5c371SFelix Brack return -EINVAL; 11744d5c371SFelix Brack } 11844d5c371SFelix Brack pdata->base = addr; 11944d5c371SFelix Brack 120*da409cccSSimon Glass pdata->mask = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev), 12144d5c371SFelix Brack "pinctrl-single,function-mask", 12244d5c371SFelix Brack 0xffffffff); 12344d5c371SFelix Brack return 0; 12444d5c371SFelix Brack } 12544d5c371SFelix Brack 12644d5c371SFelix Brack const struct pinctrl_ops single_pinctrl_ops = { 12744d5c371SFelix Brack .set_state = single_set_state, 12844d5c371SFelix Brack }; 12944d5c371SFelix Brack 13044d5c371SFelix Brack static const struct udevice_id single_pinctrl_match[] = { 13144d5c371SFelix Brack { .compatible = "pinctrl-single" }, 13244d5c371SFelix Brack { /* sentinel */ } 13344d5c371SFelix Brack }; 13444d5c371SFelix Brack 13544d5c371SFelix Brack U_BOOT_DRIVER(single_pinctrl) = { 13644d5c371SFelix Brack .name = "single-pinctrl", 13744d5c371SFelix Brack .id = UCLASS_PINCTRL, 13844d5c371SFelix Brack .of_match = single_pinctrl_match, 13944d5c371SFelix Brack .ops = &single_pinctrl_ops, 14044d5c371SFelix Brack .flags = DM_FLAG_PRE_RELOC, 14144d5c371SFelix Brack .platdata_auto_alloc_size = sizeof(struct single_pdata), 14244d5c371SFelix Brack .ofdata_to_platdata = single_ofdata_to_platdata, 14344d5c371SFelix Brack }; 144