12480f5daSFrank Wang // SPDX-License-Identifier: GPL-2.0-or-later
22480f5daSFrank Wang /*
32480f5daSFrank Wang * Rockchip USBDP Combo PHY with Samsung IP block driver
42480f5daSFrank Wang *
52480f5daSFrank Wang * Copyright (C) 2021 Rockchip Electronics Co., Ltd
62480f5daSFrank Wang */
72480f5daSFrank Wang
82480f5daSFrank Wang #include <common.h>
92480f5daSFrank Wang #include <clk.h>
102480f5daSFrank Wang #include <dm.h>
112480f5daSFrank Wang #include <dm/lists.h>
122480f5daSFrank Wang #include <dm/of.h>
132480f5daSFrank Wang #include <dm/of_access.h>
14*3e6af0e7SFrank Wang #include <dm/uclass-internal.h>
152480f5daSFrank Wang #include <generic-phy.h>
162480f5daSFrank Wang #include <linux/bitfield.h>
17e59a41f0SZhang Yubing #include <linux/bitops.h>
182480f5daSFrank Wang #include <linux/usb/ch9.h>
192480f5daSFrank Wang #include <linux/usb/otg.h>
202480f5daSFrank Wang #include <regmap.h>
212480f5daSFrank Wang #include <reset.h>
222480f5daSFrank Wang #include <syscon.h>
232480f5daSFrank Wang #include <asm/arch/clock.h>
242480f5daSFrank Wang #include <asm/arch/cpu.h>
252480f5daSFrank Wang
262480f5daSFrank Wang #include <linux/usb/phy-rockchip-usbdp.h>
272480f5daSFrank Wang
28e59a41f0SZhang Yubing /* RK3588 USBDP PHY Register Definitions */
29e59a41f0SZhang Yubing
30e59a41f0SZhang Yubing #define UDPHY_PCS 0x4000
31e59a41f0SZhang Yubing #define UDPHY_PMA 0x8000
32e59a41f0SZhang Yubing
33e59a41f0SZhang Yubing /* VO GRF Registers */
34e59a41f0SZhang Yubing #define DP_SINK_HPD_CFG BIT(11)
35e59a41f0SZhang Yubing #define DP_SINK_HPD_SEL BIT(10)
36e59a41f0SZhang Yubing #define DP_AUX_DIN_SEL BIT(9)
37e59a41f0SZhang Yubing #define DP_AUX_DOUT_SEL BIT(8)
38e59a41f0SZhang Yubing #define DP_LANE_SEL_N(n) GENMASK(2 * (n) + 1, 2 * (n))
39e59a41f0SZhang Yubing #define DP_LANE_SEL_ALL GENMASK(7, 0)
40e59a41f0SZhang Yubing
41e59a41f0SZhang Yubing /* PMA CMN Registers */
42e59a41f0SZhang Yubing #define CMN_LANE_MUX_AND_EN_OFFSET 0x0288 /* cmn_reg00A2 */
43e59a41f0SZhang Yubing #define CMN_DP_LANE_MUX_N(n) BIT((n) + 4)
44e59a41f0SZhang Yubing #define CMN_DP_LANE_EN_N(n) BIT(n)
45e59a41f0SZhang Yubing #define CMN_DP_LANE_MUX_ALL GENMASK(7, 4)
46e59a41f0SZhang Yubing #define CMN_DP_LANE_EN_ALL GENMASK(3, 0)
47e59a41f0SZhang Yubing
48e59a41f0SZhang Yubing #define CMN_DP_LINK_OFFSET 0x28c /*cmn_reg00A3 */
49e59a41f0SZhang Yubing #define CMN_DP_TX_LINK_BW GENMASK(6, 5)
50e59a41f0SZhang Yubing #define CMN_DP_TX_LANE_SWAP_EN BIT(2)
51e59a41f0SZhang Yubing
52e59a41f0SZhang Yubing #define CMN_SSC_EN_OFFSET 0x2d0 /* cmn_reg00B4 */
53e59a41f0SZhang Yubing #define CMN_ROPLL_SSC_EN BIT(1)
54e59a41f0SZhang Yubing #define CMN_LCPLL_SSC_EN BIT(0)
55e59a41f0SZhang Yubing
56e59a41f0SZhang Yubing #define CMN_ANA_LCPLL_DONE_OFFSET 0x0350 /* cmn_reg00D4 */
57e59a41f0SZhang Yubing #define CMN_ANA_LCPLL_LOCK_DONE BIT(7)
58e59a41f0SZhang Yubing #define CMN_ANA_LCPLL_AFC_DONE BIT(6)
59e59a41f0SZhang Yubing
60e59a41f0SZhang Yubing #define CMN_ANA_ROPLL_DONE_OFFSET 0x0354 /* cmn_reg00D5 */
61e59a41f0SZhang Yubing #define CMN_ANA_ROPLL_LOCK_DONE BIT(1)
62e59a41f0SZhang Yubing #define CMN_ANA_ROPLL_AFC_DONE BIT(0)
63e59a41f0SZhang Yubing
64e59a41f0SZhang Yubing #define CMN_DP_RSTN_OFFSET 0x038c /* cmn_reg00E3 */
65e59a41f0SZhang Yubing #define CMN_DP_INIT_RSTN BIT(3)
66e59a41f0SZhang Yubing #define CMN_DP_CMN_RSTN BIT(2)
67e59a41f0SZhang Yubing #define CMN_CDR_WTCHDG_EN BIT(1)
68e59a41f0SZhang Yubing #define CMN_CDR_WTCHDG_MSK_CDR_EN BIT(0)
69e59a41f0SZhang Yubing
70e59a41f0SZhang Yubing #define TRSV_ANA_TX_CLK_OFFSET_N(n) (0x854 + (n) * 0x800) /* trsv_reg0215 */
71e59a41f0SZhang Yubing #define LN_ANA_TX_SER_TXCLK_INV BIT(1)
72e59a41f0SZhang Yubing
73e59a41f0SZhang Yubing #define TRSV_LN0_MON_RX_CDR_DONE_OFFSET 0x0b84 /* trsv_reg02E1 */
74e59a41f0SZhang Yubing #define TRSV_LN0_MON_RX_CDR_LOCK_DONE BIT(0)
75e59a41f0SZhang Yubing
76e59a41f0SZhang Yubing #define TRSV_LN2_MON_RX_CDR_DONE_OFFSET 0x1b84 /* trsv_reg06E1 */
77e59a41f0SZhang Yubing #define TRSV_LN2_MON_RX_CDR_LOCK_DONE BIT(0)
78e59a41f0SZhang Yubing
792480f5daSFrank Wang #define BIT_WRITEABLE_SHIFT 16
80e59a41f0SZhang Yubing #define PHY_AUX_DP_DATA_POL_NORMAL 0
81e59a41f0SZhang Yubing #define PHY_AUX_DP_DATA_POL_INVERT 1
82e59a41f0SZhang Yubing #define PHY_LANE_MUX_USB 0
83e59a41f0SZhang Yubing #define PHY_LANE_MUX_DP 1
842480f5daSFrank Wang
852480f5daSFrank Wang enum {
86bb3d2afbSZhang Yubing DP_BW_RBR,
87bb3d2afbSZhang Yubing DP_BW_HBR,
88bb3d2afbSZhang Yubing DP_BW_HBR2,
89bb3d2afbSZhang Yubing DP_BW_HBR3,
90bb3d2afbSZhang Yubing };
91bb3d2afbSZhang Yubing
92bb3d2afbSZhang Yubing enum {
932480f5daSFrank Wang UDPHY_MODE_NONE = 0,
942480f5daSFrank Wang UDPHY_MODE_USB = BIT(0),
952480f5daSFrank Wang UDPHY_MODE_DP = BIT(1),
962480f5daSFrank Wang UDPHY_MODE_DP_USB = BIT(1) | BIT(0),
972480f5daSFrank Wang };
982480f5daSFrank Wang
992480f5daSFrank Wang struct udphy_grf_reg {
1002480f5daSFrank Wang unsigned int offset;
1012480f5daSFrank Wang unsigned int bitend;
1022480f5daSFrank Wang unsigned int bitstart;
1032480f5daSFrank Wang unsigned int disable;
1042480f5daSFrank Wang unsigned int enable;
1052480f5daSFrank Wang };
1062480f5daSFrank Wang
1072480f5daSFrank Wang /**
1082480f5daSFrank Wang * struct reg_sequence - An individual write from a sequence of writes.
1092480f5daSFrank Wang *
1102480f5daSFrank Wang * @reg: Register address.
1112480f5daSFrank Wang * @def: Register value.
1122480f5daSFrank Wang * @delay_us: Delay to be applied after the register write in microseconds
1132480f5daSFrank Wang *
1142480f5daSFrank Wang * Register/value pairs for sequences of writes with an optional delay in
1152480f5daSFrank Wang * microseconds to be applied after each write.
1162480f5daSFrank Wang */
1172480f5daSFrank Wang struct reg_sequence {
1182480f5daSFrank Wang unsigned int reg;
1192480f5daSFrank Wang unsigned int def;
1202480f5daSFrank Wang unsigned int delay_us;
1212480f5daSFrank Wang };
1222480f5daSFrank Wang
1232480f5daSFrank Wang struct udphy_grf_cfg {
1242480f5daSFrank Wang /* u2phy-grf */
1252480f5daSFrank Wang struct udphy_grf_reg bvalid_phy_con;
1262480f5daSFrank Wang struct udphy_grf_reg bvalid_grf_con;
1272480f5daSFrank Wang
1282480f5daSFrank Wang /* usb-grf */
1292480f5daSFrank Wang struct udphy_grf_reg usb3otg0_cfg;
1302480f5daSFrank Wang struct udphy_grf_reg usb3otg1_cfg;
1312480f5daSFrank Wang
1322480f5daSFrank Wang /* usbdpphy-grf */
1332480f5daSFrank Wang struct udphy_grf_reg low_pwrn;
1342480f5daSFrank Wang struct udphy_grf_reg rx_lfps;
1352480f5daSFrank Wang };
1362480f5daSFrank Wang
137e59a41f0SZhang Yubing struct udphy_vogrf_cfg {
138e59a41f0SZhang Yubing /* vo-grf */
139e59a41f0SZhang Yubing u32 dp_lane_reg;
140e59a41f0SZhang Yubing };
141e59a41f0SZhang Yubing
142bb3d2afbSZhang Yubing struct dp_tx_drv_ctrl {
143bb3d2afbSZhang Yubing u32 trsv_reg0204;
144bb3d2afbSZhang Yubing u32 trsv_reg0205;
145bb3d2afbSZhang Yubing u32 trsv_reg0206;
146bb3d2afbSZhang Yubing u32 trsv_reg0207;
147bb3d2afbSZhang Yubing };
148bb3d2afbSZhang Yubing
1492480f5daSFrank Wang struct rockchip_udphy;
1502480f5daSFrank Wang
1512480f5daSFrank Wang struct rockchip_udphy_cfg {
1522480f5daSFrank Wang /* resets to be requested */
1532480f5daSFrank Wang const char * const *rst_list;
1542480f5daSFrank Wang int num_rsts;
1552480f5daSFrank Wang
1562480f5daSFrank Wang struct udphy_grf_cfg grfcfg;
157e59a41f0SZhang Yubing struct udphy_vogrf_cfg vogrfcfg[2];
158bb3d2afbSZhang Yubing const struct dp_tx_drv_ctrl (*dp_tx_ctrl_cfg[4])[4];
1592480f5daSFrank Wang };
1602480f5daSFrank Wang
1612480f5daSFrank Wang struct rockchip_udphy {
1622480f5daSFrank Wang struct udevice *dev;
1632480f5daSFrank Wang struct regmap *pma_regmap;
1642480f5daSFrank Wang struct regmap *u2phygrf;
1652480f5daSFrank Wang struct regmap *udphygrf;
1662480f5daSFrank Wang struct regmap *usbgrf;
1672480f5daSFrank Wang struct regmap *vogrf;
1682480f5daSFrank Wang // struct typec_switch *sw;
1692480f5daSFrank Wang // struct typec_mux *mux;
1702480f5daSFrank Wang
1712480f5daSFrank Wang /* clocks and rests */
1722480f5daSFrank Wang struct reset_ctl *rsts;
1732480f5daSFrank Wang
1742480f5daSFrank Wang /* PHY status management */
1752480f5daSFrank Wang bool flip;
1762480f5daSFrank Wang bool mode_change;
1772480f5daSFrank Wang u8 mode;
1782480f5daSFrank Wang u8 status;
1792480f5daSFrank Wang
1802480f5daSFrank Wang /* utilized for USB */
1812480f5daSFrank Wang bool hs; /* flag for high-speed */
1822480f5daSFrank Wang
1832480f5daSFrank Wang /* utilized for DP */
1842480f5daSFrank Wang struct gpio_desc *sbu1_dc_gpio;
1852480f5daSFrank Wang struct gpio_desc *sbu2_dc_gpio;
1862480f5daSFrank Wang u32 lane_mux_sel[4];
1872480f5daSFrank Wang u32 dp_lane_sel[4];
1882480f5daSFrank Wang u32 dp_aux_dout_sel;
1892480f5daSFrank Wang u32 dp_aux_din_sel;
190b4444f4aSWyon Bi u32 max_link_rate;
191bb3d2afbSZhang Yubing u8 bw; /* dp bandwidth */
1922480f5daSFrank Wang int id;
1932480f5daSFrank Wang
1942480f5daSFrank Wang /* PHY const config */
1952480f5daSFrank Wang const struct rockchip_udphy_cfg *cfgs;
1962480f5daSFrank Wang };
1972480f5daSFrank Wang
198135a3b3fSZhang Yubing #ifdef CONFIG_ROCKCHIP_RK3576
199135a3b3fSZhang Yubing static const struct dp_tx_drv_ctrl rk3576_dp_tx_drv_ctrl_rbr_hbr[4][4] = {
200135a3b3fSZhang Yubing /* voltage swing 0, pre-emphasis 0->3 */
201135a3b3fSZhang Yubing {
202135a3b3fSZhang Yubing { 0x20, 0x10, 0x42, 0xe5 },
203135a3b3fSZhang Yubing { 0x26, 0x14, 0x42, 0xe5 },
204135a3b3fSZhang Yubing { 0x29, 0x18, 0x42, 0xe5 },
205135a3b3fSZhang Yubing { 0x2b, 0x1c, 0x43, 0xe7 },
206135a3b3fSZhang Yubing },
207135a3b3fSZhang Yubing
208135a3b3fSZhang Yubing /* voltage swing 1, pre-emphasis 0->2 */
209135a3b3fSZhang Yubing {
210135a3b3fSZhang Yubing { 0x23, 0x10, 0x42, 0xe7 },
211135a3b3fSZhang Yubing { 0x2a, 0x17, 0x43, 0xe7 },
212135a3b3fSZhang Yubing { 0x2b, 0x1a, 0x43, 0xe7 },
213135a3b3fSZhang Yubing },
214135a3b3fSZhang Yubing
215135a3b3fSZhang Yubing /* voltage swing 2, pre-emphasis 0->1 */
216135a3b3fSZhang Yubing {
217135a3b3fSZhang Yubing { 0x27, 0x10, 0x43, 0x67 },
218135a3b3fSZhang Yubing { 0x2b, 0x17, 0x43, 0xe7 },
219135a3b3fSZhang Yubing },
220135a3b3fSZhang Yubing
221135a3b3fSZhang Yubing /* voltage swing 3, pre-emphasis 0 */
222135a3b3fSZhang Yubing {
223135a3b3fSZhang Yubing { 0x29, 0x10, 0x43, 0xe7 },
224135a3b3fSZhang Yubing },
225135a3b3fSZhang Yubing };
226135a3b3fSZhang Yubing #endif
227135a3b3fSZhang Yubing
228135a3b3fSZhang Yubing #ifdef CONFIG_ROCKCHIP_RK3588
229bb3d2afbSZhang Yubing static const struct dp_tx_drv_ctrl rk3588_dp_tx_drv_ctrl_rbr_hbr[4][4] = {
230bb3d2afbSZhang Yubing /* voltage swing 0, pre-emphasis 0->3 */
231bb3d2afbSZhang Yubing {
232bb3d2afbSZhang Yubing { 0x20, 0x10, 0x42, 0xe5 },
233bb3d2afbSZhang Yubing { 0x26, 0x14, 0x42, 0xe5 },
234bb3d2afbSZhang Yubing { 0x29, 0x18, 0x42, 0xe5 },
235bb3d2afbSZhang Yubing { 0x2b, 0x1c, 0x43, 0xe7 },
236bb3d2afbSZhang Yubing },
237bb3d2afbSZhang Yubing
238bb3d2afbSZhang Yubing /* voltage swing 1, pre-emphasis 0->2 */
239bb3d2afbSZhang Yubing {
240bb3d2afbSZhang Yubing { 0x23, 0x10, 0x42, 0xe7 },
241bb3d2afbSZhang Yubing { 0x2a, 0x17, 0x43, 0xe7 },
242bb3d2afbSZhang Yubing { 0x2b, 0x1a, 0x43, 0xe7 },
243bb3d2afbSZhang Yubing },
244bb3d2afbSZhang Yubing
245bb3d2afbSZhang Yubing /* voltage swing 2, pre-emphasis 0->1 */
246bb3d2afbSZhang Yubing {
247bb3d2afbSZhang Yubing { 0x27, 0x10, 0x42, 0xe7 },
248bb3d2afbSZhang Yubing { 0x2b, 0x17, 0x43, 0xe7 },
249bb3d2afbSZhang Yubing },
250bb3d2afbSZhang Yubing
251bb3d2afbSZhang Yubing /* voltage swing 3, pre-emphasis 0 */
252bb3d2afbSZhang Yubing {
253bb3d2afbSZhang Yubing { 0x29, 0x10, 0x43, 0xe7 },
254bb3d2afbSZhang Yubing },
255bb3d2afbSZhang Yubing };
256135a3b3fSZhang Yubing #endif
257bb3d2afbSZhang Yubing
258bb3d2afbSZhang Yubing static const struct dp_tx_drv_ctrl rk3588_dp_tx_drv_ctrl_hbr2[4][4] = {
259bb3d2afbSZhang Yubing /* voltage swing 0, pre-emphasis 0->3 */
260bb3d2afbSZhang Yubing {
261bb3d2afbSZhang Yubing { 0x21, 0x10, 0x42, 0xe5 },
262bb3d2afbSZhang Yubing { 0x26, 0x14, 0x42, 0xe5 },
263bb3d2afbSZhang Yubing { 0x26, 0x16, 0x43, 0xe5 },
264bb3d2afbSZhang Yubing { 0x2a, 0x19, 0x43, 0xe7 },
265bb3d2afbSZhang Yubing },
266bb3d2afbSZhang Yubing
267bb3d2afbSZhang Yubing /* voltage swing 1, pre-emphasis 0->2 */
268bb3d2afbSZhang Yubing {
269bb3d2afbSZhang Yubing { 0x24, 0x10, 0x42, 0xe7 },
270bb3d2afbSZhang Yubing { 0x2a, 0x17, 0x43, 0xe7 },
271bb3d2afbSZhang Yubing { 0x2b, 0x1a, 0x43, 0xe7 },
272bb3d2afbSZhang Yubing },
273bb3d2afbSZhang Yubing
274bb3d2afbSZhang Yubing /* voltage swing 2, pre-emphasis 0->1 */
275bb3d2afbSZhang Yubing {
276bb3d2afbSZhang Yubing { 0x28, 0x10, 0x42, 0xe7 },
277bb3d2afbSZhang Yubing { 0x2b, 0x17, 0x43, 0xe7 },
278bb3d2afbSZhang Yubing },
279bb3d2afbSZhang Yubing
280bb3d2afbSZhang Yubing /* voltage swing 3, pre-emphasis 0 */
281bb3d2afbSZhang Yubing {
282bb3d2afbSZhang Yubing { 0x28, 0x10, 0x43, 0xe7 },
283bb3d2afbSZhang Yubing },
284bb3d2afbSZhang Yubing };
285bb3d2afbSZhang Yubing
286bb3d2afbSZhang Yubing static const struct dp_tx_drv_ctrl rk3588_dp_tx_drv_ctrl_hbr3[4][4] = {
287bb3d2afbSZhang Yubing /* voltage swing 0, pre-emphasis 0->3 */
288bb3d2afbSZhang Yubing {
289bb3d2afbSZhang Yubing { 0x21, 0x10, 0x42, 0xe5 },
290bb3d2afbSZhang Yubing { 0x26, 0x14, 0x42, 0xe5 },
291bb3d2afbSZhang Yubing { 0x26, 0x16, 0x43, 0xe5 },
292bb3d2afbSZhang Yubing { 0x29, 0x18, 0x43, 0xe7 },
293bb3d2afbSZhang Yubing },
294bb3d2afbSZhang Yubing
295bb3d2afbSZhang Yubing /* voltage swing 1, pre-emphasis 0->2 */
296bb3d2afbSZhang Yubing {
297bb3d2afbSZhang Yubing { 0x24, 0x10, 0x42, 0xe7 },
298bb3d2afbSZhang Yubing { 0x2a, 0x18, 0x43, 0xe7 },
299bb3d2afbSZhang Yubing { 0x2b, 0x1b, 0x43, 0xe7 }
300bb3d2afbSZhang Yubing },
301bb3d2afbSZhang Yubing
302bb3d2afbSZhang Yubing /* voltage swing 2, pre-emphasis 0->1 */
303bb3d2afbSZhang Yubing {
304bb3d2afbSZhang Yubing { 0x27, 0x10, 0x42, 0xe7 },
305bb3d2afbSZhang Yubing { 0x2b, 0x18, 0x43, 0xe7 }
306bb3d2afbSZhang Yubing },
307bb3d2afbSZhang Yubing
308bb3d2afbSZhang Yubing /* voltage swing 3, pre-emphasis 0 */
309bb3d2afbSZhang Yubing {
310bb3d2afbSZhang Yubing { 0x28, 0x10, 0x43, 0xe7 },
311bb3d2afbSZhang Yubing },
312bb3d2afbSZhang Yubing };
313bb3d2afbSZhang Yubing
314e59a41f0SZhang Yubing static const struct reg_sequence udphy_24m_refclk_cfg[] = {
3152480f5daSFrank Wang {0x0090, 0x68}, {0x0094, 0x68},
3162480f5daSFrank Wang {0x0128, 0x24}, {0x012c, 0x44},
3172480f5daSFrank Wang {0x0130, 0x3f}, {0x0134, 0x44},
3182480f5daSFrank Wang {0x015c, 0xa9}, {0x0160, 0x71},
3192480f5daSFrank Wang {0x0164, 0x71}, {0x0168, 0xa9},
3202480f5daSFrank Wang {0x0174, 0xa9}, {0x0178, 0x71},
3212480f5daSFrank Wang {0x017c, 0x71}, {0x0180, 0xa9},
3222480f5daSFrank Wang {0x018c, 0x41}, {0x0190, 0x00},
3232480f5daSFrank Wang {0x0194, 0x05}, {0x01ac, 0x2a},
3242480f5daSFrank Wang {0x01b0, 0x17}, {0x01b4, 0x17},
3252480f5daSFrank Wang {0x01b8, 0x2a}, {0x01c8, 0x04},
3262480f5daSFrank Wang {0x01cc, 0x08}, {0x01d0, 0x08},
3272480f5daSFrank Wang {0x01d4, 0x04}, {0x01d8, 0x20},
3282480f5daSFrank Wang {0x01dc, 0x01}, {0x01e0, 0x09},
3292480f5daSFrank Wang {0x01e4, 0x03}, {0x01f0, 0x29},
3302480f5daSFrank Wang {0x01f4, 0x02}, {0x01f8, 0x02},
3312480f5daSFrank Wang {0x01fc, 0x29}, {0x0208, 0x2a},
3322480f5daSFrank Wang {0x020c, 0x17}, {0x0210, 0x17},
3332480f5daSFrank Wang {0x0214, 0x2a}, {0x0224, 0x20},
334bb3d2afbSZhang Yubing {0x03f0, 0x0a}, {0x03f4, 0x07},
335bb3d2afbSZhang Yubing {0x03f8, 0x07}, {0x03fc, 0x0c},
336bb3d2afbSZhang Yubing {0x0404, 0x12}, {0x0408, 0x1a},
337bb3d2afbSZhang Yubing {0x040c, 0x1a}, {0x0410, 0x3f},
3382480f5daSFrank Wang {0x0ce0, 0x68}, {0x0ce8, 0xd0},
3392480f5daSFrank Wang {0x0cf0, 0x87}, {0x0cf8, 0x70},
3402480f5daSFrank Wang {0x0d00, 0x70}, {0x0d08, 0xa9},
3412480f5daSFrank Wang {0x1ce0, 0x68}, {0x1ce8, 0xd0},
3422480f5daSFrank Wang {0x1cf0, 0x87}, {0x1cf8, 0x70},
3432480f5daSFrank Wang {0x1d00, 0x70}, {0x1d08, 0xa9},
3442480f5daSFrank Wang {0x0a3c, 0xd0}, {0x0a44, 0xd0},
3452480f5daSFrank Wang {0x0a48, 0x01}, {0x0a4c, 0x0d},
3462480f5daSFrank Wang {0x0a54, 0xe0}, {0x0a5c, 0xe0},
3472480f5daSFrank Wang {0x0a64, 0xa8}, {0x1a3c, 0xd0},
3482480f5daSFrank Wang {0x1a44, 0xd0}, {0x1a48, 0x01},
3492480f5daSFrank Wang {0x1a4c, 0x0d}, {0x1a54, 0xe0},
3502480f5daSFrank Wang {0x1a5c, 0xe0}, {0x1a64, 0xa8}
3512480f5daSFrank Wang };
3522480f5daSFrank Wang
353e59a41f0SZhang Yubing static const struct reg_sequence udphy_init_sequence[] = {
3542480f5daSFrank Wang {0x0104, 0x44}, {0x0234, 0xE8},
3552480f5daSFrank Wang {0x0248, 0x44}, {0x028C, 0x18},
3562480f5daSFrank Wang {0x081C, 0xE5}, {0x0878, 0x00},
3572480f5daSFrank Wang {0x0994, 0x1C}, {0x0AF0, 0x00},
3582480f5daSFrank Wang {0x181C, 0xE5}, {0x1878, 0x00},
3592480f5daSFrank Wang {0x1994, 0x1C}, {0x1AF0, 0x00},
3602480f5daSFrank Wang {0x0428, 0x60}, {0x0D58, 0x33},
3612480f5daSFrank Wang {0x1D58, 0x33}, {0x0990, 0x74},
3622480f5daSFrank Wang {0x0D64, 0x17}, {0x08C8, 0x13},
3632480f5daSFrank Wang {0x1990, 0x74}, {0x1D64, 0x17},
3642480f5daSFrank Wang {0x18C8, 0x13}, {0x0D90, 0x40},
3652480f5daSFrank Wang {0x0DA8, 0x40}, {0x0DC0, 0x40},
3662480f5daSFrank Wang {0x0DD8, 0x40}, {0x1D90, 0x40},
3672480f5daSFrank Wang {0x1DA8, 0x40}, {0x1DC0, 0x40},
3682480f5daSFrank Wang {0x1DD8, 0x40}, {0x03C0, 0x30},
3692480f5daSFrank Wang {0x03C4, 0x06}, {0x0E10, 0x00},
3702480f5daSFrank Wang {0x1E10, 0x00}, {0x043C, 0x0F},
3712480f5daSFrank Wang {0x0D2C, 0xFF}, {0x1D2C, 0xFF},
3722480f5daSFrank Wang {0x0D34, 0x0F}, {0x1D34, 0x0F},
3732480f5daSFrank Wang {0x08FC, 0x2A}, {0x0914, 0x28},
374bfcb6216SFrank Wang {0x0A30, 0x03}, {0x0E38, 0x03},
3752480f5daSFrank Wang {0x0ECC, 0x27}, {0x0ED0, 0x22},
3762480f5daSFrank Wang {0x0ED4, 0x26}, {0x18FC, 0x2A},
3772480f5daSFrank Wang {0x1914, 0x28}, {0x1A30, 0x03},
378bfcb6216SFrank Wang {0x1E38, 0x03}, {0x1ECC, 0x27},
3792480f5daSFrank Wang {0x1ED0, 0x22}, {0x1ED4, 0x26},
3802480f5daSFrank Wang {0x0048, 0x0F}, {0x0060, 0x3C},
3812480f5daSFrank Wang {0x0064, 0xF7}, {0x006C, 0x20},
3822480f5daSFrank Wang {0x0070, 0x7D}, {0x0074, 0x68},
3832480f5daSFrank Wang {0x0AF4, 0x1A}, {0x1AF4, 0x1A},
3842480f5daSFrank Wang {0x0440, 0x3F}, {0x10D4, 0x08},
3852480f5daSFrank Wang {0x20D4, 0x08}, {0x00D4, 0x30},
3862480f5daSFrank Wang {0x0024, 0x6e},
3872480f5daSFrank Wang };
3882480f5daSFrank Wang
grfreg_write(struct regmap * base,const struct udphy_grf_reg * reg,bool en)3892480f5daSFrank Wang static inline int grfreg_write(struct regmap *base,
3902480f5daSFrank Wang const struct udphy_grf_reg *reg, bool en)
3912480f5daSFrank Wang {
3922480f5daSFrank Wang u32 val, mask, tmp;
3932480f5daSFrank Wang
3942480f5daSFrank Wang tmp = en ? reg->enable : reg->disable;
3952480f5daSFrank Wang mask = GENMASK(reg->bitend, reg->bitstart);
3962480f5daSFrank Wang val = (tmp << reg->bitstart) | (mask << BIT_WRITEABLE_SHIFT);
3972480f5daSFrank Wang
3982480f5daSFrank Wang return regmap_write(base, reg->offset, val);
3992480f5daSFrank Wang }
4002480f5daSFrank Wang
__regmap_multi_reg_write(struct regmap * map,const struct reg_sequence * regs,int num_regs)4012480f5daSFrank Wang static int __regmap_multi_reg_write(struct regmap *map,
4022480f5daSFrank Wang const struct reg_sequence *regs, int num_regs)
4032480f5daSFrank Wang {
4042480f5daSFrank Wang int i, ret = 0;
4052480f5daSFrank Wang
4062480f5daSFrank Wang for (i = 0; i < num_regs; i++) {
4072480f5daSFrank Wang ret = regmap_write(map, regs[i].reg, regs[i].def);
4082480f5daSFrank Wang
4092480f5daSFrank Wang if (regs[i].delay_us)
4102480f5daSFrank Wang udelay(regs[i].delay_us);
4112480f5daSFrank Wang }
4122480f5daSFrank Wang
4132480f5daSFrank Wang return ret;
4142480f5daSFrank Wang }
4152480f5daSFrank Wang
udphy_clk_init(struct rockchip_udphy * udphy,struct udevice * dev)4162480f5daSFrank Wang static int udphy_clk_init(struct rockchip_udphy *udphy, struct udevice *dev)
4172480f5daSFrank Wang {
4182480f5daSFrank Wang return 0;
4192480f5daSFrank Wang }
4202480f5daSFrank Wang
udphy_reset_init(struct rockchip_udphy * udphy,struct udevice * dev)4212480f5daSFrank Wang static int udphy_reset_init(struct rockchip_udphy *udphy, struct udevice *dev)
4222480f5daSFrank Wang {
4232480f5daSFrank Wang const struct rockchip_udphy_cfg *cfg = udphy->cfgs;
4242480f5daSFrank Wang int idx;
4252480f5daSFrank Wang int ret;
4262480f5daSFrank Wang
4272480f5daSFrank Wang udphy->rsts = devm_kcalloc(dev, cfg->num_rsts,
4282480f5daSFrank Wang sizeof(*udphy->rsts), GFP_KERNEL);
4292480f5daSFrank Wang if (!udphy->rsts)
4302480f5daSFrank Wang return -ENOMEM;
4312480f5daSFrank Wang
4322480f5daSFrank Wang for (idx = 0; idx < cfg->num_rsts; idx++) {
4332480f5daSFrank Wang const char *name = cfg->rst_list[idx];
4342480f5daSFrank Wang
4352480f5daSFrank Wang ret = reset_get_by_name(dev, name, &udphy->rsts[idx]);
4362480f5daSFrank Wang if (ret) {
4372480f5daSFrank Wang dev_err(dev, "failed to get %s reset\n", name);
4382480f5daSFrank Wang goto err;
4392480f5daSFrank Wang }
4402480f5daSFrank Wang
4412480f5daSFrank Wang reset_assert(&udphy->rsts[idx]);
4422480f5daSFrank Wang }
4432480f5daSFrank Wang
4442480f5daSFrank Wang return 0;
4452480f5daSFrank Wang
4462480f5daSFrank Wang err:
4472480f5daSFrank Wang devm_kfree(dev, udphy->rsts);
4482480f5daSFrank Wang return ret;
4492480f5daSFrank Wang }
4502480f5daSFrank Wang
udphy_get_rst_idx(const char * const * list,int num,char * name)4512480f5daSFrank Wang static int udphy_get_rst_idx(const char * const *list, int num, char *name)
4522480f5daSFrank Wang {
4532480f5daSFrank Wang int idx;
4542480f5daSFrank Wang
4552480f5daSFrank Wang for (idx = 0; idx < num; idx++) {
4562480f5daSFrank Wang if (!strcmp(list[idx], name))
4572480f5daSFrank Wang return idx;
4582480f5daSFrank Wang }
4592480f5daSFrank Wang
4602480f5daSFrank Wang return -EINVAL;
4612480f5daSFrank Wang }
4622480f5daSFrank Wang
udphy_reset_assert(struct rockchip_udphy * udphy,char * name)4632480f5daSFrank Wang static int udphy_reset_assert(struct rockchip_udphy *udphy, char *name)
4642480f5daSFrank Wang {
4652480f5daSFrank Wang const struct rockchip_udphy_cfg *cfg = udphy->cfgs;
4662480f5daSFrank Wang int idx;
4672480f5daSFrank Wang
4682480f5daSFrank Wang idx = udphy_get_rst_idx(cfg->rst_list, cfg->num_rsts, name);
4692480f5daSFrank Wang if (idx < 0)
4702480f5daSFrank Wang return idx;
4712480f5daSFrank Wang
4722480f5daSFrank Wang return reset_assert(&udphy->rsts[idx]);
4732480f5daSFrank Wang }
4742480f5daSFrank Wang
udphy_reset_deassert(struct rockchip_udphy * udphy,char * name)4752480f5daSFrank Wang static int udphy_reset_deassert(struct rockchip_udphy *udphy, char *name)
4762480f5daSFrank Wang {
4772480f5daSFrank Wang const struct rockchip_udphy_cfg *cfg = udphy->cfgs;
4782480f5daSFrank Wang int idx;
4792480f5daSFrank Wang
4802480f5daSFrank Wang idx = udphy_get_rst_idx(cfg->rst_list, cfg->num_rsts, name);
4812480f5daSFrank Wang if (idx < 0)
4822480f5daSFrank Wang return idx;
4832480f5daSFrank Wang
4842480f5daSFrank Wang return reset_deassert(&udphy->rsts[idx]);
4852480f5daSFrank Wang }
4862480f5daSFrank Wang
udphy_u3_port_disable(struct rockchip_udphy * udphy,u8 disable)4872480f5daSFrank Wang static void udphy_u3_port_disable(struct rockchip_udphy *udphy, u8 disable)
4882480f5daSFrank Wang {
4892480f5daSFrank Wang const struct rockchip_udphy_cfg *cfg = udphy->cfgs;
4902480f5daSFrank Wang const struct udphy_grf_reg *preg;
4912480f5daSFrank Wang
4922480f5daSFrank Wang preg = udphy->id ? &cfg->grfcfg.usb3otg1_cfg : &cfg->grfcfg.usb3otg0_cfg;
4932480f5daSFrank Wang grfreg_write(udphy->usbgrf, preg, disable);
4942480f5daSFrank Wang }
4952480f5daSFrank Wang
4962480f5daSFrank Wang __maybe_unused
udphy_usb_bvalid_enable(struct rockchip_udphy * udphy,u8 enable)4972480f5daSFrank Wang static void udphy_usb_bvalid_enable(struct rockchip_udphy *udphy, u8 enable)
4982480f5daSFrank Wang {
4992480f5daSFrank Wang const struct rockchip_udphy_cfg *cfg = udphy->cfgs;
5002480f5daSFrank Wang
5012480f5daSFrank Wang grfreg_write(udphy->u2phygrf, &cfg->grfcfg.bvalid_phy_con, enable);
5022480f5daSFrank Wang grfreg_write(udphy->u2phygrf, &cfg->grfcfg.bvalid_grf_con, enable);
5032480f5daSFrank Wang }
5042480f5daSFrank Wang
5052480f5daSFrank Wang /*
5062480f5daSFrank Wang * In usb/dp combo phy driver, here are 2 ways to mapping lanes.
5072480f5daSFrank Wang *
5082480f5daSFrank Wang * 1 Type-C Mapping table (DP_Alt_Mode V1.0b remove ABF pin mapping)
5092480f5daSFrank Wang * ---------------------------------------------------------------------------
5102480f5daSFrank Wang * Type-C Pin B11-B10 A2-A3 A11-A10 B2-B3
5112480f5daSFrank Wang * PHY Pad ln0(tx/rx) ln1(tx) ln2(tx/rx) ln3(tx)
5122480f5daSFrank Wang * C/E(Normal) dpln3 dpln2 dpln0 dpln1
5132480f5daSFrank Wang * C/E(Flip ) dpln0 dpln1 dpln3 dpln2
5142480f5daSFrank Wang * D/F(Normal) usbrx usbtx dpln0 dpln1
5152480f5daSFrank Wang * D/F(Flip ) dpln0 dpln1 usbrx usbtx
5162480f5daSFrank Wang * A(Normal ) dpln3 dpln1 dpln2 dpln0
5172480f5daSFrank Wang * A(Flip ) dpln2 dpln0 dpln3 dpln1
5182480f5daSFrank Wang * B(Normal ) usbrx usbtx dpln1 dpln0
5192480f5daSFrank Wang * B(Flip ) dpln1 dpln0 usbrx usbtx
5202480f5daSFrank Wang * ---------------------------------------------------------------------------
5212480f5daSFrank Wang *
5222480f5daSFrank Wang * 2 Mapping the lanes in dtsi
5232480f5daSFrank Wang * if all 4 lane assignment for dp function, define rockchip,dp-lane-mux = <x x x x>;
5242480f5daSFrank Wang * sample as follow:
5252480f5daSFrank Wang * ---------------------------------------------------------------------------
5262480f5daSFrank Wang * B11-B10 A2-A3 A11-A10 B2-B3
5272480f5daSFrank Wang * rockchip,dp-lane-mux ln0(tx/rx) ln1(tx) ln2(tx/rx) ln3(tx)
5282480f5daSFrank Wang * <0 1 2 3> dpln0 dpln1 dpln2 dpln3
5292480f5daSFrank Wang * <2 3 0 1> dpln2 dpln3 dpln0 dpln1
5302480f5daSFrank Wang * ---------------------------------------------------------------------------
5312480f5daSFrank Wang * if 2 lane for dp function, 2 lane for usb function, define rockchip,dp-lane-mux = <x x>;
5322480f5daSFrank Wang * sample as follow:
5332480f5daSFrank Wang * ---------------------------------------------------------------------------
5342480f5daSFrank Wang * B11-B10 A2-A3 A11-A10 B2-B3
5352480f5daSFrank Wang * rockchip,dp-lane-mux ln0(tx/rx) ln1(tx) ln2(tx/rx) ln3(tx)
5362480f5daSFrank Wang * <0 1> dpln0 dpln1 usbrx usbtx
5372480f5daSFrank Wang * <2 3> usbrx usbtx dpln0 dpln1
5382480f5daSFrank Wang * ---------------------------------------------------------------------------
5392480f5daSFrank Wang */
udphy_dplane_select(struct rockchip_udphy * udphy)540bb3d2afbSZhang Yubing static int udphy_dplane_select(struct rockchip_udphy *udphy)
541bb3d2afbSZhang Yubing {
542bb3d2afbSZhang Yubing const struct rockchip_udphy_cfg *cfg = udphy->cfgs;
543e59a41f0SZhang Yubing u32 value = 0;
544bb3d2afbSZhang Yubing
545e59a41f0SZhang Yubing switch (udphy->mode) {
546e59a41f0SZhang Yubing case UDPHY_MODE_DP:
547e59a41f0SZhang Yubing value |= 2 << udphy->dp_lane_sel[2] * 2;
548e59a41f0SZhang Yubing value |= 3 << udphy->dp_lane_sel[3] * 2;
549e59a41f0SZhang Yubing case UDPHY_MODE_DP_USB:
550e59a41f0SZhang Yubing value |= 0 << udphy->dp_lane_sel[0] * 2;
551e59a41f0SZhang Yubing value |= 1 << udphy->dp_lane_sel[1] * 2;
552e59a41f0SZhang Yubing break;
553e59a41f0SZhang Yubing case UDPHY_MODE_USB:
554e59a41f0SZhang Yubing break;
555e59a41f0SZhang Yubing default:
556e59a41f0SZhang Yubing break;
557e59a41f0SZhang Yubing }
558e59a41f0SZhang Yubing
559e59a41f0SZhang Yubing regmap_write(udphy->vogrf, cfg->vogrfcfg[udphy->id].dp_lane_reg,
560e59a41f0SZhang Yubing ((DP_AUX_DIN_SEL | DP_AUX_DOUT_SEL | DP_LANE_SEL_ALL) << 16) |
561e59a41f0SZhang Yubing FIELD_PREP(DP_AUX_DIN_SEL, udphy->dp_aux_din_sel) |
562e59a41f0SZhang Yubing FIELD_PREP(DP_AUX_DOUT_SEL, udphy->dp_aux_dout_sel) | value);
563bb3d2afbSZhang Yubing
564bb3d2afbSZhang Yubing return 0;
565bb3d2afbSZhang Yubing }
566bb3d2afbSZhang Yubing
udphy_dplane_get(struct rockchip_udphy * udphy)567bb3d2afbSZhang Yubing static int udphy_dplane_get(struct rockchip_udphy *udphy)
568bb3d2afbSZhang Yubing {
569bb3d2afbSZhang Yubing int dp_lanes;
570bb3d2afbSZhang Yubing
571bb3d2afbSZhang Yubing switch (udphy->mode) {
572bb3d2afbSZhang Yubing case UDPHY_MODE_DP:
573bb3d2afbSZhang Yubing dp_lanes = 4;
574bb3d2afbSZhang Yubing break;
575bb3d2afbSZhang Yubing case UDPHY_MODE_DP_USB:
576bb3d2afbSZhang Yubing dp_lanes = 2;
577bb3d2afbSZhang Yubing break;
578bb3d2afbSZhang Yubing case UDPHY_MODE_USB:
579bb3d2afbSZhang Yubing /* fallthrough; */
580bb3d2afbSZhang Yubing default:
581bb3d2afbSZhang Yubing dp_lanes = 0;
582bb3d2afbSZhang Yubing break;
583bb3d2afbSZhang Yubing }
584bb3d2afbSZhang Yubing
585bb3d2afbSZhang Yubing return dp_lanes;
586bb3d2afbSZhang Yubing }
587bb3d2afbSZhang Yubing
udphy_dplane_enable(struct rockchip_udphy * udphy,int dp_lanes)588bb3d2afbSZhang Yubing static int udphy_dplane_enable(struct rockchip_udphy *udphy, int dp_lanes)
589bb3d2afbSZhang Yubing {
590e59a41f0SZhang Yubing int i;
591e59a41f0SZhang Yubing u32 val = 0;
592bb3d2afbSZhang Yubing
593e59a41f0SZhang Yubing for (i = 0; i < dp_lanes; i++)
594e59a41f0SZhang Yubing val |= BIT(udphy->dp_lane_sel[i]);
595bb3d2afbSZhang Yubing
596e59a41f0SZhang Yubing regmap_update_bits(udphy->pma_regmap, CMN_LANE_MUX_AND_EN_OFFSET, CMN_DP_LANE_EN_ALL,
597e59a41f0SZhang Yubing FIELD_PREP(CMN_DP_LANE_EN_ALL, val));
598e59a41f0SZhang Yubing
599e59a41f0SZhang Yubing if (!dp_lanes)
600e59a41f0SZhang Yubing regmap_update_bits(udphy->pma_regmap, CMN_DP_RSTN_OFFSET,
601e59a41f0SZhang Yubing CMN_DP_CMN_RSTN, FIELD_PREP(CMN_DP_CMN_RSTN, 0x0));
602e59a41f0SZhang Yubing
603e59a41f0SZhang Yubing return 0;
604bb3d2afbSZhang Yubing }
605bb3d2afbSZhang Yubing
6062480f5daSFrank Wang
6072480f5daSFrank Wang __maybe_unused
udphy_set_typec_default_mapping(struct rockchip_udphy * udphy)608e59a41f0SZhang Yubing static int udphy_set_typec_default_mapping(struct rockchip_udphy *udphy)
6092480f5daSFrank Wang {
6102480f5daSFrank Wang if (udphy->flip) {
6112480f5daSFrank Wang udphy->dp_lane_sel[0] = 0;
6122480f5daSFrank Wang udphy->dp_lane_sel[1] = 1;
6132480f5daSFrank Wang udphy->dp_lane_sel[2] = 3;
6142480f5daSFrank Wang udphy->dp_lane_sel[3] = 2;
6152480f5daSFrank Wang udphy->lane_mux_sel[0] = PHY_LANE_MUX_DP;
6162480f5daSFrank Wang udphy->lane_mux_sel[1] = PHY_LANE_MUX_DP;
6172480f5daSFrank Wang udphy->lane_mux_sel[2] = PHY_LANE_MUX_USB;
6182480f5daSFrank Wang udphy->lane_mux_sel[3] = PHY_LANE_MUX_USB;
6192480f5daSFrank Wang udphy->dp_aux_dout_sel = PHY_AUX_DP_DATA_POL_INVERT;
6202480f5daSFrank Wang udphy->dp_aux_din_sel = PHY_AUX_DP_DATA_POL_INVERT;
6212480f5daSFrank Wang } else {
6222480f5daSFrank Wang udphy->dp_lane_sel[0] = 2;
6232480f5daSFrank Wang udphy->dp_lane_sel[1] = 3;
6242480f5daSFrank Wang udphy->dp_lane_sel[2] = 1;
6252480f5daSFrank Wang udphy->dp_lane_sel[3] = 0;
6262480f5daSFrank Wang udphy->lane_mux_sel[0] = PHY_LANE_MUX_USB;
6272480f5daSFrank Wang udphy->lane_mux_sel[1] = PHY_LANE_MUX_USB;
6282480f5daSFrank Wang udphy->lane_mux_sel[2] = PHY_LANE_MUX_DP;
6292480f5daSFrank Wang udphy->lane_mux_sel[3] = PHY_LANE_MUX_DP;
6302480f5daSFrank Wang udphy->dp_aux_dout_sel = PHY_AUX_DP_DATA_POL_NORMAL;
6312480f5daSFrank Wang udphy->dp_aux_din_sel = PHY_AUX_DP_DATA_POL_NORMAL;
6322480f5daSFrank Wang }
6332480f5daSFrank Wang
6342480f5daSFrank Wang udphy->mode = UDPHY_MODE_DP_USB;
6352480f5daSFrank Wang
6362480f5daSFrank Wang return 0;
6372480f5daSFrank Wang }
6382480f5daSFrank Wang
udphy_refclk_set(struct rockchip_udphy * udphy)639e59a41f0SZhang Yubing static int udphy_refclk_set(struct rockchip_udphy *udphy)
640e59a41f0SZhang Yubing {
641e59a41f0SZhang Yubing int ret;
642e59a41f0SZhang Yubing
643e59a41f0SZhang Yubing /* configure phy reference clock */
644e59a41f0SZhang Yubing ret = __regmap_multi_reg_write(udphy->pma_regmap, udphy_24m_refclk_cfg,
645e59a41f0SZhang Yubing ARRAY_SIZE(udphy_24m_refclk_cfg));
646e59a41f0SZhang Yubing if (ret)
647e59a41f0SZhang Yubing return ret;
648e59a41f0SZhang Yubing
649e59a41f0SZhang Yubing return 0;
650e59a41f0SZhang Yubing }
651e59a41f0SZhang Yubing
udphy_status_check(struct rockchip_udphy * udphy)652e59a41f0SZhang Yubing static int udphy_status_check(struct rockchip_udphy *udphy)
653e59a41f0SZhang Yubing {
654e59a41f0SZhang Yubing unsigned int val;
655e59a41f0SZhang Yubing int ret;
656e59a41f0SZhang Yubing
657e59a41f0SZhang Yubing /* LCPLL check */
658e59a41f0SZhang Yubing if (udphy->mode & UDPHY_MODE_USB) {
659e59a41f0SZhang Yubing ret = regmap_read_poll_timeout(udphy->pma_regmap, CMN_ANA_LCPLL_DONE_OFFSET,
660e59a41f0SZhang Yubing val, (val & CMN_ANA_LCPLL_AFC_DONE) &&
661e59a41f0SZhang Yubing (val & CMN_ANA_LCPLL_LOCK_DONE), 200, 100);
662e59a41f0SZhang Yubing if (ret) {
663e59a41f0SZhang Yubing dev_err(udphy->dev, "cmn ana lcpll lock timeout\n");
664e59a41f0SZhang Yubing return ret;
665e59a41f0SZhang Yubing }
666e59a41f0SZhang Yubing }
667e59a41f0SZhang Yubing
668e59a41f0SZhang Yubing if (udphy->mode & UDPHY_MODE_USB) {
669e59a41f0SZhang Yubing if (!udphy->flip) {
670e59a41f0SZhang Yubing ret = regmap_read_poll_timeout(udphy->pma_regmap,
671e59a41f0SZhang Yubing TRSV_LN0_MON_RX_CDR_DONE_OFFSET, val,
672e59a41f0SZhang Yubing val & TRSV_LN0_MON_RX_CDR_LOCK_DONE,
673e59a41f0SZhang Yubing 200, 100);
674e59a41f0SZhang Yubing if (ret)
675e59a41f0SZhang Yubing dev_notice(udphy->dev, "trsv ln0 mon rx cdr lock timeout\n");
676e59a41f0SZhang Yubing } else {
677e59a41f0SZhang Yubing ret = regmap_read_poll_timeout(udphy->pma_regmap,
678e59a41f0SZhang Yubing TRSV_LN2_MON_RX_CDR_DONE_OFFSET, val,
679e59a41f0SZhang Yubing val & TRSV_LN2_MON_RX_CDR_LOCK_DONE,
680e59a41f0SZhang Yubing 200, 100);
681e59a41f0SZhang Yubing if (ret)
682e59a41f0SZhang Yubing dev_notice(udphy->dev, "trsv ln2 mon rx cdr lock timeout\n");
683e59a41f0SZhang Yubing }
684e59a41f0SZhang Yubing }
685e59a41f0SZhang Yubing
686e59a41f0SZhang Yubing return 0;
687e59a41f0SZhang Yubing }
688e59a41f0SZhang Yubing
udphy_init(struct rockchip_udphy * udphy)689e59a41f0SZhang Yubing static int udphy_init(struct rockchip_udphy *udphy)
6902480f5daSFrank Wang {
6912480f5daSFrank Wang const struct rockchip_udphy_cfg *cfg = udphy->cfgs;
692e59a41f0SZhang Yubing int ret;
693e59a41f0SZhang Yubing
694e59a41f0SZhang Yubing /* enable rx lfps for usb */
695e59a41f0SZhang Yubing if (udphy->mode & UDPHY_MODE_USB)
696e59a41f0SZhang Yubing grfreg_write(udphy->udphygrf, &cfg->grfcfg.rx_lfps, true);
697e59a41f0SZhang Yubing
698e59a41f0SZhang Yubing /* Step 1: power on pma and deassert apb rstn */
699e59a41f0SZhang Yubing grfreg_write(udphy->udphygrf, &cfg->grfcfg.low_pwrn, true);
700e59a41f0SZhang Yubing
701e59a41f0SZhang Yubing udphy_reset_deassert(udphy, "pma_apb");
702e59a41f0SZhang Yubing udphy_reset_deassert(udphy, "pcs_apb");
703e59a41f0SZhang Yubing
704e59a41f0SZhang Yubing /* Step 2: set init sequence and phy refclk */
705e59a41f0SZhang Yubing ret = __regmap_multi_reg_write(udphy->pma_regmap, udphy_init_sequence,
706e59a41f0SZhang Yubing ARRAY_SIZE(udphy_init_sequence));
707e59a41f0SZhang Yubing if (ret) {
708e59a41f0SZhang Yubing dev_err(udphy->dev, "init sequence set error %d\n", ret);
709e59a41f0SZhang Yubing goto assert_apb;
710e59a41f0SZhang Yubing }
711e59a41f0SZhang Yubing
712e59a41f0SZhang Yubing ret = udphy_refclk_set(udphy);
713e59a41f0SZhang Yubing if (ret) {
714e59a41f0SZhang Yubing dev_err(udphy->dev, "refclk set error %d\n", ret);
715e59a41f0SZhang Yubing goto assert_apb;
716e59a41f0SZhang Yubing }
717e59a41f0SZhang Yubing
718e59a41f0SZhang Yubing /* Step 3: configure lane mux */
719e59a41f0SZhang Yubing regmap_update_bits(udphy->pma_regmap, CMN_LANE_MUX_AND_EN_OFFSET,
720e59a41f0SZhang Yubing CMN_DP_LANE_MUX_ALL | CMN_DP_LANE_EN_ALL,
721e59a41f0SZhang Yubing FIELD_PREP(CMN_DP_LANE_MUX_N(3), udphy->lane_mux_sel[3]) |
722e59a41f0SZhang Yubing FIELD_PREP(CMN_DP_LANE_MUX_N(2), udphy->lane_mux_sel[2]) |
723e59a41f0SZhang Yubing FIELD_PREP(CMN_DP_LANE_MUX_N(1), udphy->lane_mux_sel[1]) |
724e59a41f0SZhang Yubing FIELD_PREP(CMN_DP_LANE_MUX_N(0), udphy->lane_mux_sel[0]) |
725e59a41f0SZhang Yubing FIELD_PREP(CMN_DP_LANE_EN_ALL, 0));
726e59a41f0SZhang Yubing
727e59a41f0SZhang Yubing /* Step 4: deassert init rstn and wait for 200ns from datasheet */
728e59a41f0SZhang Yubing if (udphy->mode & UDPHY_MODE_USB)
729e59a41f0SZhang Yubing udphy_reset_deassert(udphy, "init");
730e59a41f0SZhang Yubing
731e59a41f0SZhang Yubing if (udphy->mode & UDPHY_MODE_DP) {
732e59a41f0SZhang Yubing regmap_update_bits(udphy->pma_regmap, CMN_DP_RSTN_OFFSET,
733e59a41f0SZhang Yubing CMN_DP_INIT_RSTN,
734e59a41f0SZhang Yubing FIELD_PREP(CMN_DP_INIT_RSTN, 0x1));
735e59a41f0SZhang Yubing }
736e59a41f0SZhang Yubing
737e59a41f0SZhang Yubing udelay(1);
738e59a41f0SZhang Yubing
739e59a41f0SZhang Yubing /* Step 5: deassert cmn/lane rstn */
740e59a41f0SZhang Yubing if (udphy->mode & UDPHY_MODE_USB) {
741e59a41f0SZhang Yubing udphy_reset_deassert(udphy, "cmn");
742e59a41f0SZhang Yubing udphy_reset_deassert(udphy, "lane");
743e59a41f0SZhang Yubing }
744e59a41f0SZhang Yubing
745e59a41f0SZhang Yubing /* Step 6: wait for lock done of pll */
746e59a41f0SZhang Yubing ret = udphy_status_check(udphy);
747e59a41f0SZhang Yubing if (ret)
748e59a41f0SZhang Yubing goto assert_phy;
749e59a41f0SZhang Yubing
750e59a41f0SZhang Yubing return 0;
751e59a41f0SZhang Yubing
752e59a41f0SZhang Yubing assert_phy:
753e59a41f0SZhang Yubing udphy_reset_assert(udphy, "init");
754e59a41f0SZhang Yubing udphy_reset_assert(udphy, "cmn");
755e59a41f0SZhang Yubing udphy_reset_assert(udphy, "lane");
756e59a41f0SZhang Yubing
757e59a41f0SZhang Yubing assert_apb:
758e59a41f0SZhang Yubing udphy_reset_assert(udphy, "pma_apb");
759e59a41f0SZhang Yubing udphy_reset_assert(udphy, "pcs_apb");
760e59a41f0SZhang Yubing return ret;
761e59a41f0SZhang Yubing }
762e59a41f0SZhang Yubing
udphy_setup(struct rockchip_udphy * udphy)763e59a41f0SZhang Yubing static int udphy_setup(struct rockchip_udphy *udphy)
764e59a41f0SZhang Yubing {
7652480f5daSFrank Wang int ret = 0;
7662480f5daSFrank Wang
767e59a41f0SZhang Yubing ret = udphy_init(udphy);
7682480f5daSFrank Wang if (ret)
7692480f5daSFrank Wang dev_err(udphy->dev, "failed to init combophy\n");
7702480f5daSFrank Wang
7712480f5daSFrank Wang return ret;
7722480f5daSFrank Wang }
7732480f5daSFrank Wang
udphy_disable(struct rockchip_udphy * udphy)7742480f5daSFrank Wang static int udphy_disable(struct rockchip_udphy *udphy)
7752480f5daSFrank Wang {
7762480f5daSFrank Wang const struct rockchip_udphy_cfg *cfg = udphy->cfgs;
7772480f5daSFrank Wang int i;
7782480f5daSFrank Wang
7792480f5daSFrank Wang for (i = 0; i < cfg->num_rsts; i++)
7802480f5daSFrank Wang reset_assert(&udphy->rsts[i]);
7812480f5daSFrank Wang
7822480f5daSFrank Wang return 0;
7832480f5daSFrank Wang }
7842480f5daSFrank Wang
udphy_parse_lane_mux_data(struct rockchip_udphy * udphy,struct udevice * dev)785e1984c2bSFrank Wang static int udphy_parse_lane_mux_data(struct rockchip_udphy *udphy, struct udevice *dev)
7862480f5daSFrank Wang {
7879a60974dSwilliam.wu const void *prop;
7882480f5daSFrank Wang int ret, i, len, num_lanes;
7892480f5daSFrank Wang
7909a60974dSwilliam.wu prop = dev_read_prop(dev, "rockchip,dp-lane-mux", &len);
7912480f5daSFrank Wang if (!prop) {
792e1984c2bSFrank Wang dev_dbg(dev, "failed to find dp lane mux, following dp alt mode\n");
7932480f5daSFrank Wang udphy->mode = UDPHY_MODE_USB;
7942480f5daSFrank Wang return 0;
7952480f5daSFrank Wang }
7962480f5daSFrank Wang
7972480f5daSFrank Wang num_lanes = len / sizeof(u32);
7982480f5daSFrank Wang
7992480f5daSFrank Wang if (num_lanes != 2 && num_lanes != 4) {
800e1984c2bSFrank Wang dev_err(dev, "invalid number of lane mux\n");
8012480f5daSFrank Wang return -EINVAL;
8022480f5daSFrank Wang }
8032480f5daSFrank Wang
8049a60974dSwilliam.wu ret = dev_read_u32_array(dev, "rockchip,dp-lane-mux", udphy->dp_lane_sel, num_lanes);
8052480f5daSFrank Wang if (ret) {
806e1984c2bSFrank Wang dev_err(dev, "get dp lane mux failed\n");
8072480f5daSFrank Wang return -EINVAL;
8082480f5daSFrank Wang }
8092480f5daSFrank Wang
8102480f5daSFrank Wang for (i = 0; i < num_lanes; i++) {
8112480f5daSFrank Wang int j;
8122480f5daSFrank Wang
8132480f5daSFrank Wang if (udphy->dp_lane_sel[i] > 3) {
814e1984c2bSFrank Wang dev_err(dev, "lane mux between 0 and 3, exceeding the range\n");
8152480f5daSFrank Wang return -EINVAL;
8162480f5daSFrank Wang }
8172480f5daSFrank Wang
8182480f5daSFrank Wang udphy->lane_mux_sel[udphy->dp_lane_sel[i]] = PHY_LANE_MUX_DP;
8192480f5daSFrank Wang
8202480f5daSFrank Wang for (j = i + 1; j < num_lanes; j++) {
8212480f5daSFrank Wang if (udphy->dp_lane_sel[i] == udphy->dp_lane_sel[j]) {
822e1984c2bSFrank Wang dev_err(dev, "set repeat lane mux value\n");
8232480f5daSFrank Wang return -EINVAL;
8242480f5daSFrank Wang }
8252480f5daSFrank Wang }
8262480f5daSFrank Wang }
8272480f5daSFrank Wang
8282480f5daSFrank Wang udphy->mode = UDPHY_MODE_DP;
829e1984c2bSFrank Wang if (num_lanes == 2) {
8302480f5daSFrank Wang udphy->mode |= UDPHY_MODE_USB;
831e1984c2bSFrank Wang udphy->flip = udphy->lane_mux_sel[0] == PHY_LANE_MUX_DP ? true : false;
832e1984c2bSFrank Wang }
8332480f5daSFrank Wang
8342480f5daSFrank Wang return 0;
8352480f5daSFrank Wang }
8362480f5daSFrank Wang
udphy_parse_dt(struct rockchip_udphy * udphy,struct udevice * dev)8372480f5daSFrank Wang static int udphy_parse_dt(struct rockchip_udphy *udphy, struct udevice *dev)
8382480f5daSFrank Wang {
8392480f5daSFrank Wang enum usb_device_speed maximum_speed;
8402480f5daSFrank Wang int ret;
8412480f5daSFrank Wang
8422480f5daSFrank Wang udphy->u2phygrf = syscon_regmap_lookup_by_phandle(dev, "rockchip,u2phy-grf");
8432480f5daSFrank Wang if (IS_ERR(udphy->u2phygrf)) {
8442480f5daSFrank Wang if (PTR_ERR(udphy->u2phygrf) == -ENODEV) {
8452480f5daSFrank Wang dev_warn(dev, "missing u2phy-grf dt node\n");
8462480f5daSFrank Wang udphy->u2phygrf = NULL;
8472480f5daSFrank Wang } else {
8482480f5daSFrank Wang return PTR_ERR(udphy->u2phygrf);
8492480f5daSFrank Wang }
8502480f5daSFrank Wang }
8512480f5daSFrank Wang
8522480f5daSFrank Wang udphy->udphygrf = syscon_regmap_lookup_by_phandle(dev, "rockchip,usbdpphy-grf");
8532480f5daSFrank Wang if (IS_ERR(udphy->udphygrf)) {
8542480f5daSFrank Wang if (PTR_ERR(udphy->udphygrf) == -ENODEV) {
8552480f5daSFrank Wang dev_warn(dev, "missing usbdpphy-grf dt node\n");
8562480f5daSFrank Wang udphy->udphygrf = NULL;
8572480f5daSFrank Wang } else {
8582480f5daSFrank Wang return PTR_ERR(udphy->udphygrf);
8592480f5daSFrank Wang }
8602480f5daSFrank Wang }
8612480f5daSFrank Wang
8622480f5daSFrank Wang udphy->usbgrf = syscon_regmap_lookup_by_phandle(dev, "rockchip,usb-grf");
8632480f5daSFrank Wang if (IS_ERR(udphy->usbgrf)) {
8642480f5daSFrank Wang if (PTR_ERR(udphy->usbgrf) == -ENODEV) {
8652480f5daSFrank Wang dev_warn(dev, "missing usb-grf dt node\n");
8662480f5daSFrank Wang udphy->usbgrf = NULL;
8672480f5daSFrank Wang } else {
8682480f5daSFrank Wang return PTR_ERR(udphy->usbgrf);
8692480f5daSFrank Wang }
8702480f5daSFrank Wang }
8712480f5daSFrank Wang
8722480f5daSFrank Wang udphy->vogrf = syscon_regmap_lookup_by_phandle(dev, "rockchip,vo-grf");
8732480f5daSFrank Wang if (IS_ERR(udphy->vogrf)) {
8742480f5daSFrank Wang if (PTR_ERR(udphy->vogrf) == -ENODEV) {
8752480f5daSFrank Wang dev_warn(dev, "missing vo-grf dt node\n");
8762480f5daSFrank Wang udphy->vogrf = NULL;
8772480f5daSFrank Wang } else {
8782480f5daSFrank Wang return PTR_ERR(udphy->vogrf);
8792480f5daSFrank Wang }
8802480f5daSFrank Wang }
8812480f5daSFrank Wang
882e1984c2bSFrank Wang ret = udphy_parse_lane_mux_data(udphy, dev);
8832480f5daSFrank Wang if (ret)
8842480f5daSFrank Wang return ret;
8852480f5daSFrank Wang
8862480f5daSFrank Wang if (dev_read_prop(dev, "maximum-speed", NULL)) {
8872480f5daSFrank Wang maximum_speed = usb_get_maximum_speed(dev->node);
8882480f5daSFrank Wang udphy->hs = maximum_speed <= USB_SPEED_HIGH ? true : false;
8892480f5daSFrank Wang }
8902480f5daSFrank Wang
8912480f5daSFrank Wang ret = udphy_clk_init(udphy, dev);
8922480f5daSFrank Wang if (ret)
8932480f5daSFrank Wang return ret;
8942480f5daSFrank Wang
8952480f5daSFrank Wang ret = udphy_reset_init(udphy, dev);
8962480f5daSFrank Wang if (ret)
8972480f5daSFrank Wang return ret;
8982480f5daSFrank Wang
8992480f5daSFrank Wang return 0;
9002480f5daSFrank Wang }
9012480f5daSFrank Wang
udphy_power_on(struct rockchip_udphy * udphy,u8 mode)9022480f5daSFrank Wang static int udphy_power_on(struct rockchip_udphy *udphy, u8 mode)
9032480f5daSFrank Wang {
9042480f5daSFrank Wang int ret;
9052480f5daSFrank Wang
9062480f5daSFrank Wang if (!(udphy->mode & mode)) {
907bb3d2afbSZhang Yubing printf("%s: mode 0x%02x is not support\n", udphy->dev->name,
908bb3d2afbSZhang Yubing mode);
909bb3d2afbSZhang Yubing return -EINVAL;
9102480f5daSFrank Wang }
9112480f5daSFrank Wang
9122480f5daSFrank Wang if (udphy->status == UDPHY_MODE_NONE) {
9132480f5daSFrank Wang udphy->mode_change = false;
9142480f5daSFrank Wang ret = udphy_setup(udphy);
9152480f5daSFrank Wang if (ret)
9162480f5daSFrank Wang return ret;
9172480f5daSFrank Wang
9182480f5daSFrank Wang if (udphy->mode & UDPHY_MODE_USB)
9192480f5daSFrank Wang udphy_u3_port_disable(udphy, false);
9202480f5daSFrank Wang } else if (udphy->mode_change) {
9212480f5daSFrank Wang udphy->mode_change = false;
9222480f5daSFrank Wang udphy->status = UDPHY_MODE_NONE;
9232480f5daSFrank Wang if (udphy->mode == UDPHY_MODE_DP)
9242480f5daSFrank Wang udphy_u3_port_disable(udphy, true);
9252480f5daSFrank Wang
9262480f5daSFrank Wang ret = udphy_disable(udphy);
9272480f5daSFrank Wang if (ret)
9282480f5daSFrank Wang return ret;
9292480f5daSFrank Wang ret = udphy_setup(udphy);
9302480f5daSFrank Wang if (ret)
9312480f5daSFrank Wang return ret;
9322480f5daSFrank Wang }
9332480f5daSFrank Wang
9342480f5daSFrank Wang udphy->status |= mode;
9352480f5daSFrank Wang
9362480f5daSFrank Wang return 0;
9372480f5daSFrank Wang }
9382480f5daSFrank Wang
udphy_power_off(struct rockchip_udphy * udphy,u8 mode)9392480f5daSFrank Wang static int udphy_power_off(struct rockchip_udphy *udphy, u8 mode)
9402480f5daSFrank Wang {
9412480f5daSFrank Wang int ret;
9422480f5daSFrank Wang
9432480f5daSFrank Wang if (!(udphy->mode & mode)) {
9442480f5daSFrank Wang dev_info(udphy->dev, "mode 0x%02x is not support\n", mode);
9452480f5daSFrank Wang return 0;
9462480f5daSFrank Wang }
9472480f5daSFrank Wang
9482480f5daSFrank Wang if (!udphy->status)
9492480f5daSFrank Wang return 0;
9502480f5daSFrank Wang
9512480f5daSFrank Wang udphy->status &= ~mode;
9522480f5daSFrank Wang
9532480f5daSFrank Wang if (udphy->status == UDPHY_MODE_NONE) {
9542480f5daSFrank Wang ret = udphy_disable(udphy);
9552480f5daSFrank Wang if (ret)
9562480f5daSFrank Wang return ret;
9572480f5daSFrank Wang }
9582480f5daSFrank Wang
9592480f5daSFrank Wang return 0;
9602480f5daSFrank Wang }
9612480f5daSFrank Wang
rockchip_dpphy_power_on(struct phy * phy)962bb3d2afbSZhang Yubing static int rockchip_dpphy_power_on(struct phy *phy)
963bb3d2afbSZhang Yubing {
964bb3d2afbSZhang Yubing struct udevice *parent = phy->dev->parent;
965bb3d2afbSZhang Yubing struct rockchip_udphy *udphy = dev_get_priv(parent);
966bb3d2afbSZhang Yubing int ret, dp_lanes;
967bb3d2afbSZhang Yubing
968bb3d2afbSZhang Yubing dp_lanes = udphy_dplane_get(udphy);
969bb3d2afbSZhang Yubing phy->attrs.bus_width = dp_lanes;
970b4444f4aSWyon Bi phy->attrs.max_link_rate = udphy->max_link_rate;
971bb3d2afbSZhang Yubing
972bb3d2afbSZhang Yubing ret = udphy_power_on(udphy, UDPHY_MODE_DP);
973bb3d2afbSZhang Yubing if (ret)
974bb3d2afbSZhang Yubing return ret;
975bb3d2afbSZhang Yubing
976bb3d2afbSZhang Yubing ret = udphy_dplane_enable(udphy, dp_lanes);
977bb3d2afbSZhang Yubing if (ret)
978bb3d2afbSZhang Yubing return ret;
979bb3d2afbSZhang Yubing
980bb3d2afbSZhang Yubing return udphy_dplane_select(udphy);
981bb3d2afbSZhang Yubing }
982bb3d2afbSZhang Yubing
rockchip_dpphy_power_off(struct phy * phy)983bb3d2afbSZhang Yubing static int rockchip_dpphy_power_off(struct phy *phy)
984bb3d2afbSZhang Yubing {
985bb3d2afbSZhang Yubing struct udevice *parent = phy->dev->parent;
986bb3d2afbSZhang Yubing struct rockchip_udphy *udphy = dev_get_priv(parent);
987bb3d2afbSZhang Yubing int ret;
988bb3d2afbSZhang Yubing
989bb3d2afbSZhang Yubing ret = udphy_dplane_enable(udphy, 0);
990bb3d2afbSZhang Yubing if (ret)
991bb3d2afbSZhang Yubing return ret;
992bb3d2afbSZhang Yubing
993bb3d2afbSZhang Yubing return udphy_power_off(udphy, UDPHY_MODE_DP);
994bb3d2afbSZhang Yubing }
995bb3d2afbSZhang Yubing
rockchip_dpphy_verify_config(struct rockchip_udphy * udphy,struct phy_configure_opts_dp * dp)996bb3d2afbSZhang Yubing static int rockchip_dpphy_verify_config(struct rockchip_udphy *udphy,
997bb3d2afbSZhang Yubing struct phy_configure_opts_dp *dp)
998bb3d2afbSZhang Yubing {
999bb3d2afbSZhang Yubing int i;
1000bb3d2afbSZhang Yubing
1001bb3d2afbSZhang Yubing /* If changing link rate was required, verify it's supported. */
1002bb3d2afbSZhang Yubing if (dp->set_rate) {
1003bb3d2afbSZhang Yubing switch (dp->link_rate) {
1004bb3d2afbSZhang Yubing case 1620:
1005bb3d2afbSZhang Yubing case 2700:
1006bb3d2afbSZhang Yubing case 5400:
1007bb3d2afbSZhang Yubing case 8100:
1008bb3d2afbSZhang Yubing /* valid bit rate */
1009bb3d2afbSZhang Yubing break;
1010bb3d2afbSZhang Yubing default:
1011bb3d2afbSZhang Yubing return -EINVAL;
1012bb3d2afbSZhang Yubing }
1013bb3d2afbSZhang Yubing }
1014bb3d2afbSZhang Yubing
1015bb3d2afbSZhang Yubing /* Verify lane count. */
1016bb3d2afbSZhang Yubing switch (dp->lanes) {
1017bb3d2afbSZhang Yubing case 1:
1018bb3d2afbSZhang Yubing case 2:
1019bb3d2afbSZhang Yubing case 4:
1020bb3d2afbSZhang Yubing /* valid lane count. */
1021bb3d2afbSZhang Yubing break;
1022bb3d2afbSZhang Yubing default:
1023bb3d2afbSZhang Yubing return -EINVAL;
1024bb3d2afbSZhang Yubing }
1025bb3d2afbSZhang Yubing
1026bb3d2afbSZhang Yubing /*
1027bb3d2afbSZhang Yubing * If changing voltages is required, check swing and pre-emphasis
1028bb3d2afbSZhang Yubing * levels, per-lane.
1029bb3d2afbSZhang Yubing */
1030bb3d2afbSZhang Yubing if (dp->set_voltages) {
1031bb3d2afbSZhang Yubing /* Lane count verified previously. */
1032bb3d2afbSZhang Yubing for (i = 0; i < dp->lanes; i++) {
1033bb3d2afbSZhang Yubing if (dp->voltage[i] > 3 || dp->pre[i] > 3)
1034bb3d2afbSZhang Yubing return -EINVAL;
1035bb3d2afbSZhang Yubing
1036bb3d2afbSZhang Yubing /*
1037bb3d2afbSZhang Yubing * Sum of voltage swing and pre-emphasis levels cannot
1038bb3d2afbSZhang Yubing * exceed 3.
1039bb3d2afbSZhang Yubing */
1040bb3d2afbSZhang Yubing if (dp->voltage[i] + dp->pre[i] > 3)
1041bb3d2afbSZhang Yubing return -EINVAL;
1042bb3d2afbSZhang Yubing }
1043bb3d2afbSZhang Yubing }
1044bb3d2afbSZhang Yubing
1045bb3d2afbSZhang Yubing return 0;
1046bb3d2afbSZhang Yubing }
1047bb3d2afbSZhang Yubing
dp_phy_set_rate(struct rockchip_udphy * udphy,struct phy_configure_opts_dp * dp)1048e59a41f0SZhang Yubing static int dp_phy_set_rate(struct rockchip_udphy *udphy,
1049e59a41f0SZhang Yubing struct phy_configure_opts_dp *dp)
1050e59a41f0SZhang Yubing {
1051e59a41f0SZhang Yubing u32 val;
1052e59a41f0SZhang Yubing int ret;
1053e59a41f0SZhang Yubing
1054e59a41f0SZhang Yubing regmap_update_bits(udphy->pma_regmap, CMN_DP_RSTN_OFFSET,
1055e59a41f0SZhang Yubing CMN_DP_CMN_RSTN, FIELD_PREP(CMN_DP_CMN_RSTN, 0x0));
1056e59a41f0SZhang Yubing
1057e59a41f0SZhang Yubing switch (dp->link_rate) {
1058e59a41f0SZhang Yubing case 1620:
1059e59a41f0SZhang Yubing udphy->bw = DP_BW_RBR;
1060e59a41f0SZhang Yubing break;
1061e59a41f0SZhang Yubing case 2700:
1062e59a41f0SZhang Yubing udphy->bw = DP_BW_HBR;
1063e59a41f0SZhang Yubing break;
1064e59a41f0SZhang Yubing case 5400:
1065e59a41f0SZhang Yubing udphy->bw = DP_BW_HBR2;
1066e59a41f0SZhang Yubing break;
1067e59a41f0SZhang Yubing case 8100:
1068e59a41f0SZhang Yubing udphy->bw = DP_BW_HBR3;
1069e59a41f0SZhang Yubing break;
1070e59a41f0SZhang Yubing default:
1071e59a41f0SZhang Yubing return -EINVAL;
1072e59a41f0SZhang Yubing }
1073e59a41f0SZhang Yubing
1074e59a41f0SZhang Yubing regmap_update_bits(udphy->pma_regmap, CMN_DP_LINK_OFFSET, CMN_DP_TX_LINK_BW,
1075e59a41f0SZhang Yubing FIELD_PREP(CMN_DP_TX_LINK_BW, udphy->bw));
1076e59a41f0SZhang Yubing regmap_update_bits(udphy->pma_regmap, CMN_SSC_EN_OFFSET, CMN_ROPLL_SSC_EN,
1077e59a41f0SZhang Yubing FIELD_PREP(CMN_ROPLL_SSC_EN, dp->ssc));
1078e59a41f0SZhang Yubing regmap_update_bits(udphy->pma_regmap, CMN_DP_RSTN_OFFSET, CMN_DP_CMN_RSTN,
1079e59a41f0SZhang Yubing FIELD_PREP(CMN_DP_CMN_RSTN, 0x1));
1080e59a41f0SZhang Yubing
1081e59a41f0SZhang Yubing ret = regmap_read_poll_timeout(udphy->pma_regmap, CMN_ANA_ROPLL_DONE_OFFSET, val,
1082e59a41f0SZhang Yubing FIELD_GET(CMN_ANA_ROPLL_LOCK_DONE, val) &&
1083e59a41f0SZhang Yubing FIELD_GET(CMN_ANA_ROPLL_AFC_DONE, val),
1084e59a41f0SZhang Yubing 0, 1000);
1085e59a41f0SZhang Yubing if (ret) {
1086e59a41f0SZhang Yubing printf("ROPLL is not lock\n");
1087e59a41f0SZhang Yubing return ret;
1088e59a41f0SZhang Yubing }
1089e59a41f0SZhang Yubing
1090e59a41f0SZhang Yubing return 0;
1091e59a41f0SZhang Yubing }
1092e59a41f0SZhang Yubing
dp_phy_set_voltage(struct rockchip_udphy * udphy,u8 bw,u32 voltage,u32 pre,u32 lane)1093e59a41f0SZhang Yubing static void dp_phy_set_voltage(struct rockchip_udphy *udphy, u8 bw,
1094e59a41f0SZhang Yubing u32 voltage, u32 pre, u32 lane)
1095e59a41f0SZhang Yubing {
1096e59a41f0SZhang Yubing u32 offset = 0x800 * lane;
1097e59a41f0SZhang Yubing u32 val;
1098e59a41f0SZhang Yubing const struct rockchip_udphy_cfg *cfg = udphy->cfgs;
1099e59a41f0SZhang Yubing const struct dp_tx_drv_ctrl (*dp_ctrl)[4];
1100e59a41f0SZhang Yubing
1101e59a41f0SZhang Yubing dp_ctrl = cfg->dp_tx_ctrl_cfg[bw];
1102e59a41f0SZhang Yubing val = dp_ctrl[voltage][pre].trsv_reg0204;
1103e59a41f0SZhang Yubing regmap_write(udphy->pma_regmap, 0x0810 + offset, val);
1104e59a41f0SZhang Yubing
1105e59a41f0SZhang Yubing val = dp_ctrl[voltage][pre].trsv_reg0205;
1106e59a41f0SZhang Yubing regmap_write(udphy->pma_regmap, 0x0814 + offset, val);
1107e59a41f0SZhang Yubing
1108e59a41f0SZhang Yubing val = dp_ctrl[voltage][pre].trsv_reg0206;
1109e59a41f0SZhang Yubing regmap_write(udphy->pma_regmap, 0x0818 + offset, val);
1110e59a41f0SZhang Yubing
1111e59a41f0SZhang Yubing val = dp_ctrl[voltage][pre].trsv_reg0207;
1112e59a41f0SZhang Yubing regmap_write(udphy->pma_regmap, 0x081c + offset, val);
1113e59a41f0SZhang Yubing }
1114e59a41f0SZhang Yubing
dp_phy_set_voltages(struct rockchip_udphy * udphy,struct phy_configure_opts_dp * dp)1115e59a41f0SZhang Yubing static int dp_phy_set_voltages(struct rockchip_udphy *udphy,
1116e59a41f0SZhang Yubing struct phy_configure_opts_dp *dp)
1117e59a41f0SZhang Yubing {
1118e59a41f0SZhang Yubing u32 i, lane;
1119e59a41f0SZhang Yubing
1120e59a41f0SZhang Yubing for (i = 0; i < dp->lanes; i++) {
1121e59a41f0SZhang Yubing lane = udphy->dp_lane_sel[i];
1122e59a41f0SZhang Yubing switch (dp->link_rate) {
1123e59a41f0SZhang Yubing case 1620:
1124e59a41f0SZhang Yubing case 2700:
1125e59a41f0SZhang Yubing regmap_update_bits(udphy->pma_regmap, TRSV_ANA_TX_CLK_OFFSET_N(lane),
1126e59a41f0SZhang Yubing LN_ANA_TX_SER_TXCLK_INV,
1127e59a41f0SZhang Yubing FIELD_PREP(LN_ANA_TX_SER_TXCLK_INV,
1128e59a41f0SZhang Yubing udphy->lane_mux_sel[lane]));
1129e59a41f0SZhang Yubing break;
1130e59a41f0SZhang Yubing case 5400:
1131e59a41f0SZhang Yubing case 8100:
1132e59a41f0SZhang Yubing regmap_update_bits(udphy->pma_regmap, TRSV_ANA_TX_CLK_OFFSET_N(lane),
1133e59a41f0SZhang Yubing LN_ANA_TX_SER_TXCLK_INV,
1134e59a41f0SZhang Yubing FIELD_PREP(LN_ANA_TX_SER_TXCLK_INV, 0x0));
1135e59a41f0SZhang Yubing break;
1136e59a41f0SZhang Yubing }
1137e59a41f0SZhang Yubing
1138e59a41f0SZhang Yubing dp_phy_set_voltage(udphy, udphy->bw, dp->voltage[i], dp->pre[i], lane);
1139e59a41f0SZhang Yubing }
1140e59a41f0SZhang Yubing
1141e59a41f0SZhang Yubing return 0;
1142e59a41f0SZhang Yubing }
1143e59a41f0SZhang Yubing
rockchip_dpphy_configure(struct phy * phy,union phy_configure_opts * opts)1144bb3d2afbSZhang Yubing static int rockchip_dpphy_configure(struct phy *phy,
1145bb3d2afbSZhang Yubing union phy_configure_opts *opts)
1146bb3d2afbSZhang Yubing {
1147bb3d2afbSZhang Yubing struct udevice *parent = phy->dev->parent;
1148bb3d2afbSZhang Yubing struct rockchip_udphy *udphy = dev_get_priv(parent);
1149bb3d2afbSZhang Yubing int ret;
1150bb3d2afbSZhang Yubing
1151bb3d2afbSZhang Yubing ret = rockchip_dpphy_verify_config(udphy, &opts->dp);
1152bb3d2afbSZhang Yubing if (ret)
1153bb3d2afbSZhang Yubing return ret;
1154bb3d2afbSZhang Yubing
1155e59a41f0SZhang Yubing if (opts->dp.set_rate) {
1156e59a41f0SZhang Yubing ret = dp_phy_set_rate(udphy, &opts->dp);
1157bb3d2afbSZhang Yubing if (ret) {
1158bb3d2afbSZhang Yubing printf("%s: rockchip_hdptx_phy_set_rate failed\n",
1159bb3d2afbSZhang Yubing udphy->dev->name);
1160bb3d2afbSZhang Yubing return ret;
1161bb3d2afbSZhang Yubing }
1162bb3d2afbSZhang Yubing }
1163bb3d2afbSZhang Yubing
1164e59a41f0SZhang Yubing if (opts->dp.set_voltages) {
1165e59a41f0SZhang Yubing ret = dp_phy_set_voltages(udphy, &opts->dp);
1166bb3d2afbSZhang Yubing if (ret) {
1167bb3d2afbSZhang Yubing printf("%s: rockchip_dp_phy_set_voltages failed\n",
1168bb3d2afbSZhang Yubing udphy->dev->name);
1169bb3d2afbSZhang Yubing return ret;
1170bb3d2afbSZhang Yubing }
1171bb3d2afbSZhang Yubing }
1172bb3d2afbSZhang Yubing
1173bb3d2afbSZhang Yubing return 0;
1174bb3d2afbSZhang Yubing }
1175bb3d2afbSZhang Yubing
1176bb3d2afbSZhang Yubing static const struct phy_ops rockchip_dpphy_ops = {
1177bb3d2afbSZhang Yubing .power_on = rockchip_dpphy_power_on,
1178bb3d2afbSZhang Yubing .power_off = rockchip_dpphy_power_off,
1179bb3d2afbSZhang Yubing .configure = rockchip_dpphy_configure,
1180bb3d2afbSZhang Yubing };
1181bb3d2afbSZhang Yubing
rockchip_u3phy_init(struct phy * phy)11822480f5daSFrank Wang static int rockchip_u3phy_init(struct phy *phy)
11832480f5daSFrank Wang {
11842480f5daSFrank Wang struct udevice *parent = phy->dev->parent;
11852480f5daSFrank Wang struct rockchip_udphy *udphy = dev_get_priv(parent);
11862480f5daSFrank Wang
11872480f5daSFrank Wang /* DP only or high-speed, disable U3 port */
11882480f5daSFrank Wang if (!(udphy->mode & UDPHY_MODE_USB) || udphy->hs) {
11892480f5daSFrank Wang udphy_u3_port_disable(udphy, true);
11902480f5daSFrank Wang return 0;
11912480f5daSFrank Wang }
11922480f5daSFrank Wang
11932480f5daSFrank Wang return udphy_power_on(udphy, UDPHY_MODE_USB);
11942480f5daSFrank Wang }
11952480f5daSFrank Wang
rockchip_u3phy_exit(struct phy * phy)11962480f5daSFrank Wang static int rockchip_u3phy_exit(struct phy *phy)
11972480f5daSFrank Wang {
11982480f5daSFrank Wang struct udevice *parent = phy->dev->parent;
11992480f5daSFrank Wang struct rockchip_udphy *udphy = dev_get_priv(parent);
12002480f5daSFrank Wang
12012480f5daSFrank Wang /* DP only or high-speed */
12022480f5daSFrank Wang if (!(udphy->mode & UDPHY_MODE_USB) || udphy->hs)
12032480f5daSFrank Wang return 0;
12042480f5daSFrank Wang
12052480f5daSFrank Wang return udphy_power_off(udphy, UDPHY_MODE_USB);
12062480f5daSFrank Wang }
12072480f5daSFrank Wang
12082480f5daSFrank Wang static const struct phy_ops rockchip_u3phy_ops = {
12092480f5daSFrank Wang .init = rockchip_u3phy_init,
12102480f5daSFrank Wang .exit = rockchip_u3phy_exit,
12112480f5daSFrank Wang };
12122480f5daSFrank Wang
rockchip_u3phy_uboot_init(fdt_addr_t phy_addr)1213*3e6af0e7SFrank Wang int rockchip_u3phy_uboot_init(fdt_addr_t phy_addr)
12142480f5daSFrank Wang {
1215*3e6af0e7SFrank Wang struct udevice *udev = NULL;
1216*3e6af0e7SFrank Wang struct udevice *dev;
1217*3e6af0e7SFrank Wang struct uclass *uc;
1218*3e6af0e7SFrank Wang const struct driver *find_drv;
12192480f5daSFrank Wang struct rockchip_udphy *udphy;
12209a60974dSwilliam.wu unsigned int val;
12212480f5daSFrank Wang int ret;
12222480f5daSFrank Wang
1223*3e6af0e7SFrank Wang ret = uclass_get(UCLASS_PHY, &uc);
1224*3e6af0e7SFrank Wang if (ret)
1225*3e6af0e7SFrank Wang return ret;
1226*3e6af0e7SFrank Wang
1227*3e6af0e7SFrank Wang find_drv = DM_GET_DRIVER(rockchip_udphy);
1228*3e6af0e7SFrank Wang list_for_each_entry(dev, &uc->dev_head, uclass_node) {
1229*3e6af0e7SFrank Wang if (dev->driver == find_drv && dev_read_addr(dev) == phy_addr) {
1230*3e6af0e7SFrank Wang ret = uclass_get_device_tail(dev, 0, &udev);
1231*3e6af0e7SFrank Wang break;
1232*3e6af0e7SFrank Wang }
1233*3e6af0e7SFrank Wang }
1234*3e6af0e7SFrank Wang
1235*3e6af0e7SFrank Wang if (!udev || ret) {
1236*3e6af0e7SFrank Wang ret = ret ? ret : -ENODEV;
1237*3e6af0e7SFrank Wang pr_err("%s: get usb3-phy node failed: %d\n", __func__, ret);
12382480f5daSFrank Wang return ret;
12392480f5daSFrank Wang }
12402480f5daSFrank Wang
12412480f5daSFrank Wang /* DP only or high-speed, disable U3 port */
1242*3e6af0e7SFrank Wang udphy = dev_get_priv(udev);
12432480f5daSFrank Wang if (!(udphy->mode & UDPHY_MODE_USB) || udphy->hs) {
12449a60974dSwilliam.wu pr_err("%s: udphy mode not support usb3\n", __func__);
12459a60974dSwilliam.wu goto disable_u3;
12462480f5daSFrank Wang }
12472480f5daSFrank Wang
12489a60974dSwilliam.wu udphy->flip = false;
1249e59a41f0SZhang Yubing udphy_set_typec_default_mapping(udphy);
12509a60974dSwilliam.wu
12519a60974dSwilliam.wu ret = udphy_power_on(udphy, UDPHY_MODE_USB);
12529a60974dSwilliam.wu if (ret) {
12539a60974dSwilliam.wu pr_err("%s: udphy power on failed: %d\n", __func__, ret);
12549a60974dSwilliam.wu goto disable_u3;
12559a60974dSwilliam.wu }
12569a60974dSwilliam.wu
12579a60974dSwilliam.wu ret = regmap_read_poll_timeout(udphy->pma_regmap,
12589a60974dSwilliam.wu TRSV_LN0_MON_RX_CDR_DONE_OFFSET, val,
12599a60974dSwilliam.wu val & TRSV_LN0_MON_RX_CDR_LOCK_DONE,
12609a60974dSwilliam.wu 200, 100);
12619a60974dSwilliam.wu if (ret) {
12629a60974dSwilliam.wu pr_err("%s: udphy rx cdr lock timeout\n", __func__);
12639a60974dSwilliam.wu goto disable_u3;
12649a60974dSwilliam.wu }
12659a60974dSwilliam.wu
12669a60974dSwilliam.wu return 0;
12679a60974dSwilliam.wu
12689a60974dSwilliam.wu disable_u3:
12699a60974dSwilliam.wu udphy_u3_port_disable(udphy, true);
12709a60974dSwilliam.wu
12719a60974dSwilliam.wu return -EOPNOTSUPP;
12722480f5daSFrank Wang }
12732480f5daSFrank Wang
rockchip_udphy_probe(struct udevice * dev)12742480f5daSFrank Wang static int rockchip_udphy_probe(struct udevice *dev)
12752480f5daSFrank Wang {
12762480f5daSFrank Wang struct rockchip_udphy *udphy = dev_get_priv(dev);
12772480f5daSFrank Wang const struct rockchip_udphy_cfg *phy_cfgs;
12782480f5daSFrank Wang int id, ret;
12792480f5daSFrank Wang
12802480f5daSFrank Wang udphy->dev = dev;
12812480f5daSFrank Wang
12827955bf01SWilliam Wu id = of_alias_get_id(ofnode_to_np(dev->node), "usbdp");
12832480f5daSFrank Wang if (id < 0)
12842480f5daSFrank Wang id = 0;
12852480f5daSFrank Wang udphy->id = id;
12862480f5daSFrank Wang
12872480f5daSFrank Wang phy_cfgs = (const struct rockchip_udphy_cfg *) dev_get_driver_data(dev);
12882480f5daSFrank Wang if (!phy_cfgs) {
12892480f5daSFrank Wang dev_err(dev, "unable to get phy_cfgs\n");
12902480f5daSFrank Wang return -EINVAL;
12912480f5daSFrank Wang }
12922480f5daSFrank Wang udphy->cfgs = phy_cfgs;
12932480f5daSFrank Wang
12942480f5daSFrank Wang ret = regmap_init_mem(dev, &udphy->pma_regmap);
12952480f5daSFrank Wang if (ret)
12962480f5daSFrank Wang return ret;
12972480f5daSFrank Wang udphy->pma_regmap->base += UDPHY_PMA;
12982480f5daSFrank Wang
12992480f5daSFrank Wang ret = udphy_parse_dt(udphy, dev);
13002480f5daSFrank Wang if (ret)
13012480f5daSFrank Wang return ret;
13022480f5daSFrank Wang
13032480f5daSFrank Wang return 0;
13042480f5daSFrank Wang }
13052480f5daSFrank Wang
rockchip_udphy_bind(struct udevice * parent)13062480f5daSFrank Wang static int rockchip_udphy_bind(struct udevice *parent)
13072480f5daSFrank Wang {
13082480f5daSFrank Wang struct udevice *child;
13092480f5daSFrank Wang ofnode subnode;
13102480f5daSFrank Wang const char *node_name;
13112480f5daSFrank Wang int ret;
13122480f5daSFrank Wang
13132480f5daSFrank Wang dev_for_each_subnode(subnode, parent) {
13142480f5daSFrank Wang if (!ofnode_valid(subnode)) {
131580d7c6a5SJoseph Chen printf("%s: no subnode for %s\n", __func__, parent->name);
13162480f5daSFrank Wang return -ENXIO;
13172480f5daSFrank Wang }
13182480f5daSFrank Wang
13192480f5daSFrank Wang node_name = ofnode_get_name(subnode);
13202480f5daSFrank Wang debug("%s: subnode %s\n", __func__, node_name);
13212480f5daSFrank Wang
13222480f5daSFrank Wang if (!strcasecmp(node_name, "u3-port")) {
13232480f5daSFrank Wang ret = device_bind_driver_to_node(parent,
13242480f5daSFrank Wang "rockchip_udphy_u3_port",
13252480f5daSFrank Wang node_name, subnode, &child);
13262480f5daSFrank Wang if (ret) {
13272480f5daSFrank Wang printf("%s: '%s' cannot bind its driver\n",
13282480f5daSFrank Wang __func__, node_name);
13292480f5daSFrank Wang return ret;
13302480f5daSFrank Wang }
1331bb3d2afbSZhang Yubing } else if (!strcasecmp(node_name, "dp-port")) {
1332bb3d2afbSZhang Yubing ret = device_bind_driver_to_node(parent,
1333bb3d2afbSZhang Yubing "rockchip_udphy_dp_port",
1334bb3d2afbSZhang Yubing node_name, subnode, &child);
1335bb3d2afbSZhang Yubing if (ret) {
1336bb3d2afbSZhang Yubing printf("%s: '%s' cannot bind its driver\n",
1337bb3d2afbSZhang Yubing __func__, node_name);
1338bb3d2afbSZhang Yubing return ret;
1339bb3d2afbSZhang Yubing }
13402480f5daSFrank Wang }
13412480f5daSFrank Wang }
13422480f5daSFrank Wang
13432480f5daSFrank Wang return 0;
13442480f5daSFrank Wang }
13452480f5daSFrank Wang
rockchip_dpphy_probe(struct udevice * dev)1346b4444f4aSWyon Bi static int rockchip_dpphy_probe(struct udevice *dev)
1347b4444f4aSWyon Bi {
1348b4444f4aSWyon Bi struct rockchip_udphy *udphy = dev_get_priv(dev->parent);
1349b4444f4aSWyon Bi u32 max_link_rate;
1350b4444f4aSWyon Bi
1351b4444f4aSWyon Bi max_link_rate = dev_read_u32_default(dev, "max-link-rate", 8100);
1352b4444f4aSWyon Bi switch (max_link_rate) {
1353b4444f4aSWyon Bi case 1620:
1354b4444f4aSWyon Bi case 2700:
1355b4444f4aSWyon Bi case 5400:
1356b4444f4aSWyon Bi case 8100:
1357b4444f4aSWyon Bi break;
1358b4444f4aSWyon Bi default:
1359b4444f4aSWyon Bi dev_warn(dev, "invalid max-link-rate %d, using 8100\n", max_link_rate);
1360b4444f4aSWyon Bi max_link_rate = 8100;
1361b4444f4aSWyon Bi break;
1362b4444f4aSWyon Bi }
1363b4444f4aSWyon Bi
1364b4444f4aSWyon Bi udphy->max_link_rate = max_link_rate;
1365b4444f4aSWyon Bi
1366b4444f4aSWyon Bi return 0;
1367b4444f4aSWyon Bi }
1368b4444f4aSWyon Bi
13695ba07e6aSFrank Wang static const char * const udphy_rst_list[] = {
13702480f5daSFrank Wang "init", "cmn", "lane", "pcs_apb", "pma_apb"
13712480f5daSFrank Wang };
13722480f5daSFrank Wang
1373ab6e578aSWilliam Wu #ifdef CONFIG_ROCKCHIP_RK3576
13745ba07e6aSFrank Wang static const struct rockchip_udphy_cfg rk3576_udphy_cfgs = {
13755ba07e6aSFrank Wang .num_rsts = ARRAY_SIZE(udphy_rst_list),
13765ba07e6aSFrank Wang .rst_list = udphy_rst_list,
13775ba07e6aSFrank Wang .grfcfg = {
13785ba07e6aSFrank Wang /* u2phy-grf */
13795ba07e6aSFrank Wang .bvalid_phy_con = { 0x0010, 1, 0, 0x2, 0x3 },
13805ba07e6aSFrank Wang .bvalid_grf_con = { 0x0000, 15, 14, 0x1, 0x3 },
13815ba07e6aSFrank Wang
13825ba07e6aSFrank Wang /* usb-grf */
13835ba07e6aSFrank Wang .usb3otg0_cfg = { 0x0030, 15, 0, 0x1100, 0x0188 },
13845ba07e6aSFrank Wang
13855ba07e6aSFrank Wang /* usbdpphy-grf */
13865ba07e6aSFrank Wang .low_pwrn = { 0x0004, 13, 13, 0, 1 },
13875ba07e6aSFrank Wang .rx_lfps = { 0x0004, 14, 14, 0, 1 },
13885ba07e6aSFrank Wang },
13895ba07e6aSFrank Wang .vogrfcfg = {
13905ba07e6aSFrank Wang {
13915ba07e6aSFrank Wang .dp_lane_reg = 0x0000,
13925ba07e6aSFrank Wang },
13935ba07e6aSFrank Wang {
13945ba07e6aSFrank Wang .dp_lane_reg = 0x0008,
13955ba07e6aSFrank Wang },
13965ba07e6aSFrank Wang },
13975ba07e6aSFrank Wang .dp_tx_ctrl_cfg = {
1398135a3b3fSZhang Yubing rk3576_dp_tx_drv_ctrl_rbr_hbr,
1399135a3b3fSZhang Yubing rk3576_dp_tx_drv_ctrl_rbr_hbr,
14005ba07e6aSFrank Wang rk3588_dp_tx_drv_ctrl_hbr2,
14015ba07e6aSFrank Wang rk3588_dp_tx_drv_ctrl_hbr3,
14025ba07e6aSFrank Wang },
14035ba07e6aSFrank Wang };
1404ab6e578aSWilliam Wu #endif
14055ba07e6aSFrank Wang
1406ab6e578aSWilliam Wu #ifdef CONFIG_ROCKCHIP_RK3588
14072480f5daSFrank Wang static const struct rockchip_udphy_cfg rk3588_udphy_cfgs = {
14085ba07e6aSFrank Wang .num_rsts = ARRAY_SIZE(udphy_rst_list),
14095ba07e6aSFrank Wang .rst_list = udphy_rst_list,
14102480f5daSFrank Wang .grfcfg = {
14112480f5daSFrank Wang /* u2phy-grf */
14122480f5daSFrank Wang .bvalid_phy_con = { 0x0008, 1, 0, 0x2, 0x3 },
14132480f5daSFrank Wang .bvalid_grf_con = { 0x0010, 3, 2, 0x2, 0x3 },
14142480f5daSFrank Wang
14152480f5daSFrank Wang /* usb-grf */
14162480f5daSFrank Wang .usb3otg0_cfg = { 0x001c, 15, 0, 0x1100, 0x0188 },
14172480f5daSFrank Wang .usb3otg1_cfg = { 0x0034, 15, 0, 0x1100, 0x0188 },
14182480f5daSFrank Wang
14192480f5daSFrank Wang /* usbdpphy-grf */
14202480f5daSFrank Wang .low_pwrn = { 0x0004, 13, 13, 0, 1 },
14212480f5daSFrank Wang .rx_lfps = { 0x0004, 14, 14, 0, 1 },
14222480f5daSFrank Wang },
1423e59a41f0SZhang Yubing .vogrfcfg = {
1424e59a41f0SZhang Yubing {
1425e59a41f0SZhang Yubing .dp_lane_reg = 0x0000,
1426e59a41f0SZhang Yubing },
1427e59a41f0SZhang Yubing {
1428e59a41f0SZhang Yubing .dp_lane_reg = 0x0008,
1429e59a41f0SZhang Yubing },
1430e59a41f0SZhang Yubing },
1431bb3d2afbSZhang Yubing .dp_tx_ctrl_cfg = {
1432bb3d2afbSZhang Yubing rk3588_dp_tx_drv_ctrl_rbr_hbr,
1433bb3d2afbSZhang Yubing rk3588_dp_tx_drv_ctrl_rbr_hbr,
1434bb3d2afbSZhang Yubing rk3588_dp_tx_drv_ctrl_hbr2,
1435bb3d2afbSZhang Yubing rk3588_dp_tx_drv_ctrl_hbr3,
1436bb3d2afbSZhang Yubing },
14372480f5daSFrank Wang };
1438ab6e578aSWilliam Wu #endif
14392480f5daSFrank Wang
14402480f5daSFrank Wang static const struct udevice_id rockchip_udphy_dt_match[] = {
1441ab6e578aSWilliam Wu #ifdef CONFIG_ROCKCHIP_RK3576
14422480f5daSFrank Wang {
14435ba07e6aSFrank Wang .compatible = "rockchip,rk3576-usbdp-phy",
14445ba07e6aSFrank Wang .data = (ulong)&rk3576_udphy_cfgs
14455ba07e6aSFrank Wang },
1446ab6e578aSWilliam Wu #endif
1447ab6e578aSWilliam Wu #ifdef CONFIG_ROCKCHIP_RK3588
14485ba07e6aSFrank Wang {
14492480f5daSFrank Wang .compatible = "rockchip,rk3588-usbdp-phy",
14502480f5daSFrank Wang .data = (ulong)&rk3588_udphy_cfgs
14512480f5daSFrank Wang },
1452ab6e578aSWilliam Wu #endif
14532480f5daSFrank Wang { /* sentinel */ }
14542480f5daSFrank Wang };
14552480f5daSFrank Wang
14562480f5daSFrank Wang U_BOOT_DRIVER(rockchip_udphy_u3_port) = {
14572480f5daSFrank Wang .name = "rockchip_udphy_u3_port",
14582480f5daSFrank Wang .id = UCLASS_PHY,
14592480f5daSFrank Wang .ops = &rockchip_u3phy_ops,
14602480f5daSFrank Wang };
14612480f5daSFrank Wang
1462bb3d2afbSZhang Yubing U_BOOT_DRIVER(rockchip_udphy_dp_port) = {
1463bb3d2afbSZhang Yubing .name = "rockchip_udphy_dp_port",
1464bb3d2afbSZhang Yubing .id = UCLASS_PHY,
1465bb3d2afbSZhang Yubing .ops = &rockchip_dpphy_ops,
1466b4444f4aSWyon Bi .probe = rockchip_dpphy_probe,
1467bb3d2afbSZhang Yubing };
1468bb3d2afbSZhang Yubing
14692480f5daSFrank Wang U_BOOT_DRIVER(rockchip_udphy) = {
14702480f5daSFrank Wang .name = "rockchip_udphy",
14712480f5daSFrank Wang .id = UCLASS_PHY,
14722480f5daSFrank Wang .of_match = rockchip_udphy_dt_match,
14732480f5daSFrank Wang .probe = rockchip_udphy_probe,
14742480f5daSFrank Wang .bind = rockchip_udphy_bind,
14752480f5daSFrank Wang .priv_auto_alloc_size = sizeof(struct rockchip_udphy),
14762480f5daSFrank Wang };
1477