xref: /rk3399_rockchip-uboot/drivers/phy/phy-rockchip-samsung-hdptx.c (revision 11f9ae3a9f57d1ecc3b8cc16cfbf5e4e599e5330)
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * Rockchip HDMI/DP Combo PHY with Samsung IP block
4  *
5  * Copyright (c) 2021 Rockchip Electronics Co. Ltd.
6  */
7 
8 #include <common.h>
9 #include <dm.h>
10 #include <generic-phy.h>
11 #include <reset.h>
12 #include <regmap.h>
13 #include <syscon.h>
14 #include <asm/io.h>
15 #include <linux/bitfield.h>
16 #include <linux/iopoll.h>
17 #include <asm/arch/clock.h>
18 
19 #define HDPTXPHY_GRF_CON0			0x0000
20 #define RO_REF_CLK_SEL				GENMASK(11, 10)
21 #define LC_REF_CLK_SEL				GENMASK(9, 8)
22 #define PLL_EN					BIT(7)
23 #define BIAS_EN					BIT(6)
24 #define BGR_EN					BIT(5)
25 #define HDPTX_MODE_SEL				BIT(0)
26 #define HDPTXPHY_GRF_STATUS0			0x0080
27 #define PLL_LOCK_DONE				BIT(3)
28 #define PHY_CLK_RDY				BIT(2)
29 #define PHY_RDY					BIT(1)
30 #define SB_RDY					BIT(0)
31 
32 /* cmn_reg0008 */
33 #define OVRD_LCPLL_EN				BIT(7)
34 #define LCPLL_EN				BIT(6)
35 
36 /* cmn_reg003C */
37 #define ANA_LCPLL_RESERVED7			BIT(7)
38 
39 /* cmn_reg003D */
40 #define OVRD_ROPLL_EN				BIT(7)
41 #define ROPLL_EN				BIT(6)
42 
43 /* cmn_reg0046 */
44 #define ROPLL_ANA_CPP_CTRL_COARSE		GENMASK(7, 4)
45 #define ROPLL_ANA_CPP_CTRL_FINE			GENMASK(3, 0)
46 
47 /* cmn_reg0047 */
48 #define ROPLL_ANA_LPF_C_SEL_COARSE		GENMASK(5, 3)
49 #define ROPLL_ANA_LPF_C_SEL_FINE		GENMASK(2, 0)
50 
51 /* cmn_reg004E */
52 #define ANA_ROPLL_PI_EN				BIT(5)
53 
54 /* cmn_reg0051 */
55 #define ROPLL_PMS_MDIV				GENMASK(7, 0)
56 
57 /* cmn_reg0055 */
58 #define ROPLL_PMS_MDIV_AFC			GENMASK(7, 0)
59 
60 /* cmn_reg0059 */
61 #define ANA_ROPLL_PMS_PDIV			GENMASK(7, 4)
62 #define ANA_ROPLL_PMS_REFDIV			GENMASK(3, 0)
63 
64 /* cmn_reg005A */
65 #define ROPLL_PMS_SDIV_RBR			GENMASK(7, 4)
66 #define ROPLL_PMS_SDIV_HBR			GENMASK(3, 0)
67 
68 /* cmn_reg005B */
69 #define ROPLL_PMS_SDIV_HBR2			GENMASK(7, 4)
70 #define ROPLL_PMS_SDIV_HBR3			GENMASK(3, 0)
71 
72 /* cmn_reg005D */
73 #define OVRD_ROPLL_REF_CLK_SEL			BIT(5)
74 #define ROPLL_REF_CLK_SEL			GENMASK(4, 3)
75 
76 /* cmn_reg005E */
77 #define ANA_ROPLL_SDM_EN			BIT(6)
78 #define OVRD_ROPLL_SDM_RSTN			BIT(5)
79 #define ROPLL_SDM_RSTN				BIT(4)
80 #define ROPLL_SDC_FRACTIONAL_EN_RBR		BIT(3)
81 #define ROPLL_SDC_FRACTIONAL_EN_HBR		BIT(2)
82 #define ROPLL_SDC_FRACTIONAL_EN_HBR2		BIT(1)
83 #define ROPLL_SDC_FRACTIONAL_EN_HBR3		BIT(0)
84 
85 /* cmn_reg005F */
86 #define OVRD_ROPLL_SDC_RSTN			BIT(5)
87 #define ROPLL_SDC_RSTN				BIT(4)
88 
89 /* cmn_reg0060 */
90 #define ROPLL_SDM_DENOMINATOR			GENMASK(7, 0)
91 
92 /* cmn_reg0064 */
93 #define ROPLL_SDM_NUMERATOR_SIGN_RBR		BIT(3)
94 #define ROPLL_SDM_NUMERATOR_SIGN_HBR		BIT(2)
95 #define ROPLL_SDM_NUMERATOR_SIGN_HBR2		BIT(1)
96 #define ROPLL_SDM_NUMERATOR_SIGN_HBR3		BIT(0)
97 
98 /* cmn_reg0065 */
99 #define ROPLL_SDM_NUMERATOR			GENMASK(7, 0)
100 
101 /* cmn_reg0069 */
102 #define ROPLL_SDC_N_RBR				GENMASK(2, 0)
103 
104 /* cmn_reg006A */
105 #define ROPLL_SDC_N_HBR				GENMASK(5, 3)
106 #define ROPLL_SDC_N_HBR2			GENMASK(2, 0)
107 
108 /* cmn_reg006B */
109 #define ROPLL_SDC_N_HBR3			GENMASK(3, 1)
110 
111 /* cmn_reg006C */
112 #define ROPLL_SDC_NUMERATOR			GENMASK(5, 0)
113 
114 /* cmn_reg0070 */
115 #define ROPLL_SDC_DENOMINATOR			GENMASK(5, 0)
116 
117 /* cmn_reg0074 */
118 #define OVRD_ROPLL_SDC_NDIV_RSTN		BIT(3)
119 #define ROPLL_SDC_NDIV_RSTN			BIT(2)
120 #define OVRD_ROPLL_SSC_EN			BIT(1)
121 #define ROPLL_SSC_EN				BIT(0)
122 
123 /* cmn_reg0075 */
124 #define ANA_ROPLL_SSC_FM_DEVIATION		GENMASK(5, 0)
125 
126 /* cmn_reg0076 */
127 #define ANA_ROPLL_SSC_FM_FREQ			GENMASK(6, 2)
128 
129 /* cmn_reg0077 */
130 #define ANA_ROPLL_SSC_CLK_DIV_SEL		GENMASK(6, 3)
131 
132 /* cmn_reg0081 */
133 #define ANA_PLL_CD_TX_SER_RATE_SEL		BIT(3)
134 #define ANA_PLL_CD_HSCLK_WEST_EN		BIT(1)
135 #define ANA_PLL_CD_HSCLK_EAST_EN		BIT(0)
136 
137 /* cmn_reg0082 */
138 #define ANA_PLL_CD_VREG_GAIN_CTRL		GENMASK(3, 0)
139 
140 /* cmn_reg0083 */
141 #define ANA_PLL_CD_VREG_ICTRL			GENMASK(6, 5)
142 
143 /* cmn_reg0084 */
144 #define PLL_LCRO_CLK_SEL			BIT(5)
145 
146 /* cmn_reg0085 */
147 #define ANA_PLL_SYNC_LOSS_DET_MODE		GENMASK(1, 0)
148 
149 /* cmn_reg0087 */
150 #define ANA_PLL_TX_HS_CLK_EN			BIT(2)
151 
152 /* cmn_reg0095 */
153 #define DP_TX_LINK_BW				GENMASK(1, 0)
154 
155 /* cmn_reg0097 */
156 #define DIG_CLK_SEL				BIT(1)
157 
158 /* cmn_reg0099 */
159 #define SSC_EN					GENMASK(7, 6)
160 #define CMN_ROPLL_ALONE_MODE			BIT(2)
161 
162 /* cmn_reg009A */
163 #define HS_SPEED_SEL				BIT(0)
164 
165 /* cmn_reg009B */
166 #define LS_SPEED_SEL				BIT(4)
167 
168 /* sb_reg0102 */
169 #define OVRD_SB_RXTERM_EN			BIT(5)
170 #define SB_RXRERM_EN				BIT(4)
171 #define ANA_SB_RXTERM_OFFSP			GENMASK(3, 0)
172 
173 /* sb_reg0103 */
174 #define ANA_SB_RXTERM_OFFSN			GENMASK(6, 3)
175 #define OVRD_SB_RX_RESCAL_DONE			BIT(1)
176 #define SB_RX_RESCAL_DONE			BIT(0)
177 
178 /* sb_reg0104 */
179 #define OVRD_SB_EN				BIT(5)
180 #define SB_EN					BIT(4)
181 #define OVRD_SB_AUX_EN				BIT(1)
182 #define SB_AUX_EN				BIT(0)
183 
184 /* sb_reg0105 */
185 #define ANA_SB_TX_HLVL_PROG			GENMASK(2, 0)
186 
187 /* sb_reg0106 */
188 #define ANA_SB_TX_LLVL_PROG			GENMASK(6, 4)
189 
190 /* sb_reg010D */
191 #define ANA_SB_DMRX_LPBK_DATA			BIT(4)
192 
193 /* sb_reg010F */
194 #define OVRD_SB_VREG_EN				BIT(7)
195 #define SB_VREG_EN				BIT(6)
196 #define ANA_SB_VREG_GAIN_CTRL			GENMASK(3, 0)
197 
198 /* sb_reg0110 */
199 #define ANA_SB_VREG_OUT_SEL			BIT(1)
200 #define ANA_SB_VREG_REF_SEL			BIT(0)
201 
202 /* sb_reg0113 */
203 #define SB_RX_RCAL_OPT_CODE			GENMASK(5, 4)
204 #define SB_RX_RTERM_CTRL			GENMASK(3, 0)
205 
206 /* sb_reg0114 */
207 #define SB_TG_SB_EN_DELAY_TIME			GENMASK(5, 3)
208 #define SB_TG_RXTERN_EN_DELAY_TIME		GENMASK(2, 0)
209 
210 /* sb_reg0115 */
211 #define SB_READY_DELAY_TIME			GENMASK(5, 3)
212 #define SB_TG_OSC_EN_DELAY_TIME			GENMASK(2, 0)
213 
214 /* sb_reg0116 */
215 #define SB_TG_OSC_EN_TO_AFC_RSTN_DELAT_TIME	GENMASK(6, 4)
216 
217 /* sb_reg0117 */
218 #define SB_TG_PLL_CD_VREG_FAST_PULSE_TIME	GENMASK(3, 0)
219 
220 /* sb_reg0118 */
221 #define SB_TG_EARC_DMRX_RECVRD_CLK_CNT		GENMASK(7, 0)
222 
223 /* sb_reg011A */
224 #define SB_TG_CNT_RUN_NO_7_0			GENMASK(7, 0)
225 
226 /* sb_reg011B */
227 #define SB_EARC_SIG_DET_BYPASS			BIT(4)
228 #define SB_AFC_TOL				GENMASK(3, 0)
229 
230 /* sb_reg011C */
231 #define SB_AFC_STB_NUM				GENMASK(3, 0)
232 
233 /* sb_reg011D */
234 #define SB_TG_OSC_CNT_MIN			GENMASK(7, 0)
235 
236 /* sb_reg011E */
237 #define SB_TG_OSC_CNT_MAX			GENMASK(7, 0)
238 
239 /* sb_reg011F */
240 #define SB_PWM_AFC_CTRL				GENMASK(7, 2)
241 #define SB_RCAL_RSTN				BIT(1)
242 
243 /* sb_reg0120 */
244 #define SB_AUX_EN_IN				BIT(7)
245 
246 /* sb_reg0123 */
247 #define OVRD_SB_READY				BIT(5)
248 #define SB_READY				BIT(4)
249 
250 /* lntop_reg0200 */
251 #define PROTOCOL_SEL				BIT(2)
252 
253 /* lntop_reg0206 */
254 #define DATA_BUS_WIDTH				GENMASK(2, 1)
255 #define BUS_WIDTH_SEL				BIT(0)
256 
257 /* lntop_reg0207 */
258 #define LANE_EN					GENMASK(3, 0)
259 
260 /* lane_reg0301 */
261 #define OVRD_LN_TX_DRV_EI_EN			BIT(7)
262 #define LN_TX_DRV_EI_EN				BIT(6)
263 
264 /* lane_reg0303 */
265 #define OVRD_LN_TX_DRV_LVL_CTRL			BIT(5)
266 #define LN_TX_DRV_LVL_CTRL			GENMASK(4, 0)
267 
268 /* lane_reg0304 */
269 #define OVRD_LN_TX_DRV_POST_LVL_CTRL		BIT(4)
270 #define LN_TX_DRV_POST_LVL_CTRL			GENMASK(3, 0)
271 
272 /* lane_reg0305 */
273 #define OVRD_LN_TX_DRV_PRE_LVL_CTRL		BIT(6)
274 #define LN_TX_DRV_PRE_LVL_CTRL			GENMASK(5, 2)
275 
276 /* lane_reg0306 */
277 #define LN_ANA_TX_DRV_IDRV_IDN_CTRL		GENMASK(7, 5)
278 #define LN_ANA_TX_DRV_IDRV_IUP_CTRL		GENMASK(4, 2)
279 #define LN_ANA_TX_DRV_ACCDRV_EN			BIT(0)
280 
281 /* lane_reg0307 */
282 #define LN_ANA_TX_DRV_ACCDRV_POL_SEL		BIT(6)
283 #define LN_ANA_TX_DRV_ACCDRV_CTRL		GENMASK(5, 3)
284 
285 /* lane_reg030A */
286 #define LN_ANA_TX_JEQ_EN			BIT(4)
287 #define LN_TX_JEQ_EVEN_CTRL_RBR			GENMASK(3, 0)
288 
289 /* lane_reg030B */
290 #define LN_TX_JEQ_EVEN_CTRL_HBR			GENMASK(7, 4)
291 #define LN_TX_JEQ_EVEN_CTRL_HBR2		GENMASK(3, 0)
292 
293 /* lane_reg030C */
294 #define LN_TX_JEQ_EVEN_CTRL_HBR3		GENMASK(7, 4)
295 #define LN_TX_JEQ_ODD_CTRL_RBR			GENMASK(3, 0)
296 
297 /* lane_reg030D */
298 #define LN_TX_JEQ_ODD_CTRL_HBR			GENMASK(7, 4)
299 #define LN_TX_JEQ_ODD_CTRL_HBR2			GENMASK(3, 0)
300 
301 /* lane_reg030E */
302 #define LN_TX_JEQ_ODD_CTRL_HBR3			GENMASK(7, 4)
303 
304 /* lane_reg0310 */
305 #define LN_ANA_TX_SYNC_LOSS_DET_MODE		GENMASK(1, 0)
306 
307 /* lane_reg0311 */
308 #define LN_TX_SER_40BIT_EN_RBR			BIT(3)
309 #define LN_TX_SER_40BIT_EN_HBR			BIT(2)
310 #define LN_TX_SER_40BIT_EN_HBR2			BIT(1)
311 #define LN_TX_SER_40BIT_EN_HBR3			BIT(0)
312 
313 /* lane_reg0316 */
314 #define LN_ANA_TX_SER_VREG_GAIN_CTRL		GENMASK(3, 0)
315 
316 /* lane_reg031B */
317 #define LN_ANA_TX_RESERVED			GENMASK(7, 0)
318 
319 /* lane_reg031E */
320 #define LN_POLARITY_INV				BIT(2)
321 
322 #define LANE_REG(lane, offset)			(0x400 * (lane) + (offset))
323 
324 struct rockchip_hdptx_phy {
325 	struct udevice *dev;
326 	struct regmap *regmap;
327 	struct regmap *grf;
328 
329 	struct reset_ctl apb_reset;
330 	struct reset_ctl cmn_reset;
331 	struct reset_ctl init_reset;
332 	struct reset_ctl lane_reset;
333 	u32 lane_polarity_invert[4];
334 };
335 
336 enum {
337 	DP_BW_RBR,
338 	DP_BW_HBR,
339 	DP_BW_HBR2,
340 	DP_BW_HBR3,
341 };
342 
343 struct tx_drv_ctrl {
344 	u8 tx_drv_lvl_ctrl;
345 	u8 tx_drv_post_lvl_ctrl;
346 	u8 ana_tx_drv_idrv_idn_ctrl;
347 	u8 ana_tx_drv_idrv_iup_ctrl;
348 	u8 ana_tx_drv_accdrv_en;
349 	u8 ana_tx_drv_accdrv_ctrl;
350 } __packed;
351 
352 static struct tx_drv_ctrl tx_drv_ctrl_rbr[4][4] = {
353 	/* voltage swing 0, pre-emphasis 0->3 */
354 	{
355 		{ 0x1, 0x0, 0x4, 0x6, 0x0, 0x4 },
356 		{ 0x4, 0x3, 0x4, 0x6, 0x0, 0x4 },
357 		{ 0x7, 0x6, 0x4, 0x6, 0x0, 0x4 },
358 		{ 0xd, 0xb, 0x7, 0x7, 0x1, 0x7 },
359 	},
360 
361 	/* voltage swing 1, pre-emphasis 0->2 */
362 	{
363 		{ 0x4, 0x0, 0x4, 0x6, 0x0, 0x4 },
364 		{ 0xa, 0x5, 0x4, 0x6, 0x0, 0x4 },
365 		{ 0xd, 0x8, 0x7, 0x7, 0x1, 0x7 },
366 	},
367 
368 	/* voltage swing 2, pre-emphasis 0->1 */
369 	{
370 		{ 0x8, 0x0, 0x4, 0x6, 0x0, 0x4 },
371 		{ 0xd, 0x5, 0x7, 0x7, 0x1, 0x7 },
372 	},
373 
374 	/* voltage swing 3, pre-emphasis 0 */
375 	{
376 		{ 0xd, 0x0, 0x7, 0x7, 0x1, 0x4 },
377 	}
378 };
379 
380 static struct tx_drv_ctrl tx_drv_ctrl_hbr[4][4] = {
381 	/* voltage swing 0, pre-emphasis 0->3 */
382 	{
383 		{ 0x2, 0x1, 0x4, 0x6, 0x0, 0x4 },
384 		{ 0x5, 0x4, 0x4, 0x6, 0x0, 0x4 },
385 		{ 0x9, 0x8, 0x4, 0x6, 0x0, 0x4 },
386 		{ 0xd, 0xb, 0x7, 0x7, 0x1, 0x7 },
387 	},
388 
389 	/* voltage swing 1, pre-emphasis 0->2 */
390 	{
391 		{ 0x6, 0x1, 0x4, 0x6, 0x0, 0x4 },
392 		{ 0xb, 0x6, 0x4, 0x6, 0x0, 0x4 },
393 		{ 0xd, 0x8, 0x7, 0x7, 0x1, 0x7 },
394 	},
395 
396 	/* voltage swing 2, pre-emphasis 0->1 */
397 	{
398 		{ 0x9, 0x1, 0x4, 0x6, 0x0, 0x4 },
399 		{ 0xd, 0x6, 0x7, 0x7, 0x1, 0x7 },
400 	},
401 
402 	/* voltage swing 3, pre-emphasis 0 */
403 	{
404 		{ 0xd, 0x1, 0x7, 0x7, 0x1, 0x4 },
405 	}
406 };
407 
408 static struct tx_drv_ctrl tx_drv_ctrl_hbr2[4][4] = {
409 	/* voltage swing 0, pre-emphasis 0->3 */
410 	{
411 		{ 0x2, 0x1, 0x4, 0x6, 0x0, 0x4 },
412 		{ 0x5, 0x4, 0x4, 0x6, 0x0, 0x4 },
413 		{ 0x9, 0x8, 0x4, 0x6, 0x1, 0x4 },
414 		{ 0xd, 0xb, 0x7, 0x7, 0x1, 0x7 },
415 	},
416 
417 	/* voltage swing 1, pre-emphasis 0->2 */
418 	{
419 		{ 0x6, 0x1, 0x4, 0x6, 0x0, 0x4 },
420 		{ 0xc, 0x7, 0x4, 0x6, 0x0, 0x4 },
421 		{ 0xd, 0x8, 0x7, 0x7, 0x1, 0x7 },
422 	},
423 
424 	/* voltage swing 2, pre-emphasis 0->1 */
425 	{
426 		{ 0x9, 0x1, 0x4, 0x6, 0x0, 0x4 },
427 		{ 0xd, 0x6, 0x7, 0x7, 0x1, 0x7 },
428 	},
429 
430 	/* voltage swing 3, pre-emphasis 0 */
431 	{
432 		{ 0xd, 0x0, 0x7, 0x7, 0x1, 0x4 },
433 	}
434 };
435 
436 static int rockchip_hdptx_phy_parse_training_table(struct udevice *dev)
437 {
438 	int size = sizeof(struct tx_drv_ctrl) * 10;
439 	const uint8_t *prop;
440 	u8 *buf, *training_table;
441 	int i, j;
442 
443 	prop = dev_read_u8_array_ptr(dev, "training-table", size);
444 	if (!prop)
445 		return 0;
446 
447 	buf = kzalloc(size, GFP_KERNEL);
448 	if (!buf)
449 		return -ENOMEM;
450 
451 	memcpy(buf, prop, size);
452 
453 	training_table = buf;
454 
455 	for (i = 0; i < 4; i++) {
456 		for (j = 0; j < 4; j++) {
457 			struct tx_drv_ctrl *ctrl;
458 
459 			if (i + j > 3)
460 				continue;
461 
462 			ctrl = (struct tx_drv_ctrl *)training_table;
463 			tx_drv_ctrl_rbr[i][j] = *ctrl;
464 			tx_drv_ctrl_hbr[i][j] = *ctrl;
465 			tx_drv_ctrl_hbr2[i][j] = *ctrl;
466 			training_table += sizeof(*ctrl);
467 		}
468 	}
469 
470 	kfree(buf);
471 
472 	return 0;
473 }
474 
475 static inline void rockchip_grf_write(struct regmap *grf, uint reg, uint mask,
476 				      uint val)
477 {
478 	regmap_write(grf, reg, (mask << 16) | (val & mask));
479 }
480 
481 static int rockchip_hdptx_phy_set_mode(struct phy *phy, enum phy_mode mode,
482 				       int submode)
483 {
484 	return 0;
485 }
486 
487 static int rockchip_hdptx_phy_verify_config(struct rockchip_hdptx_phy *hdptx,
488 					    struct phy_configure_opts_dp *dp)
489 {
490 	int i;
491 
492 	if (dp->set_rate) {
493 		switch (dp->link_rate) {
494 		case 1620:
495 		case 2700:
496 		case 5400:
497 			break;
498 		default:
499 			return -EINVAL;
500 		}
501 	}
502 
503 	switch (dp->lanes) {
504 	case 1:
505 	case 2:
506 	case 4:
507 		break;
508 	default:
509 		return -EINVAL;
510 	}
511 
512 	if (dp->set_voltages) {
513 		for (i = 0; i < dp->lanes; i++) {
514 			if (dp->voltage[i] > 3 || dp->pre[i] > 3)
515 				return -EINVAL;
516 
517 			if (dp->voltage[i] + dp->pre[i] > 3)
518 				return -EINVAL;
519 		}
520 	}
521 
522 	return 0;
523 }
524 
525 static void rockchip_hdptx_phy_set_voltage(struct rockchip_hdptx_phy *hdptx,
526 					   struct phy_configure_opts_dp *dp,
527 					   u8 lane)
528 {
529 	const struct tx_drv_ctrl *ctrl;
530 
531 	switch (dp->link_rate) {
532 	case 1620:
533 		ctrl = &tx_drv_ctrl_rbr[dp->voltage[lane]][dp->pre[lane]];
534 		regmap_update_bits(hdptx->regmap, LANE_REG(lane, 0x0c44),
535 				   LN_TX_SER_40BIT_EN_RBR,
536 				   FIELD_PREP(LN_TX_SER_40BIT_EN_RBR, 0x1));
537 		break;
538 	case 2700:
539 		ctrl = &tx_drv_ctrl_hbr[dp->voltage[lane]][dp->pre[lane]];
540 		regmap_update_bits(hdptx->regmap, LANE_REG(lane, 0x0c44),
541 				   LN_TX_SER_40BIT_EN_HBR,
542 				   FIELD_PREP(LN_TX_SER_40BIT_EN_HBR, 0x1));
543 		break;
544 	case 5400:
545 	default:
546 		ctrl = &tx_drv_ctrl_hbr2[dp->voltage[lane]][dp->pre[lane]];
547 		regmap_update_bits(hdptx->regmap, LANE_REG(lane, 0x0c44),
548 				   LN_TX_SER_40BIT_EN_HBR2,
549 				   FIELD_PREP(LN_TX_SER_40BIT_EN_HBR2, 0x1));
550 		break;
551 	}
552 
553 	regmap_update_bits(hdptx->regmap, LANE_REG(lane, 0x0c0c),
554 			   OVRD_LN_TX_DRV_LVL_CTRL | LN_TX_DRV_LVL_CTRL,
555 			   FIELD_PREP(OVRD_LN_TX_DRV_LVL_CTRL, 0x1) |
556 			   FIELD_PREP(LN_TX_DRV_LVL_CTRL,
557 				      ctrl->tx_drv_lvl_ctrl));
558 	regmap_update_bits(hdptx->regmap, LANE_REG(lane, 0x0c10),
559 			   OVRD_LN_TX_DRV_POST_LVL_CTRL |
560 			   LN_TX_DRV_POST_LVL_CTRL,
561 			   FIELD_PREP(OVRD_LN_TX_DRV_POST_LVL_CTRL, 0x1) |
562 			   FIELD_PREP(LN_TX_DRV_POST_LVL_CTRL,
563 				      ctrl->tx_drv_post_lvl_ctrl));
564 	regmap_update_bits(hdptx->regmap, LANE_REG(lane, 0x0c18),
565 			   LN_ANA_TX_DRV_IDRV_IDN_CTRL |
566 			   LN_ANA_TX_DRV_IDRV_IUP_CTRL |
567 			   LN_ANA_TX_DRV_ACCDRV_EN,
568 			   FIELD_PREP(LN_ANA_TX_DRV_IDRV_IDN_CTRL,
569 				      ctrl->ana_tx_drv_idrv_idn_ctrl) |
570 			   FIELD_PREP(LN_ANA_TX_DRV_IDRV_IUP_CTRL,
571 				      ctrl->ana_tx_drv_idrv_iup_ctrl) |
572 			   FIELD_PREP(LN_ANA_TX_DRV_ACCDRV_EN,
573 				      ctrl->ana_tx_drv_accdrv_en));
574 	regmap_update_bits(hdptx->regmap, LANE_REG(lane, 0x0c1c),
575 			   LN_ANA_TX_DRV_ACCDRV_POL_SEL |
576 			   LN_ANA_TX_DRV_ACCDRV_CTRL,
577 			   FIELD_PREP(LN_ANA_TX_DRV_ACCDRV_POL_SEL, 0x1) |
578 			   FIELD_PREP(LN_ANA_TX_DRV_ACCDRV_CTRL,
579 				      ctrl->ana_tx_drv_accdrv_ctrl));
580 	regmap_update_bits(hdptx->regmap, LANE_REG(lane, 0x0c6c),
581 			   LN_ANA_TX_RESERVED,
582 			   FIELD_PREP(LN_ANA_TX_RESERVED, 0x1));
583 	regmap_update_bits(hdptx->regmap, LANE_REG(lane, 0x0c58),
584 			   LN_ANA_TX_SER_VREG_GAIN_CTRL,
585 			   FIELD_PREP(LN_ANA_TX_SER_VREG_GAIN_CTRL, 0x2));
586 	regmap_update_bits(hdptx->regmap, LANE_REG(lane, 0x0c40),
587 			   LN_ANA_TX_SYNC_LOSS_DET_MODE,
588 			   FIELD_PREP(LN_ANA_TX_SYNC_LOSS_DET_MODE, 0x3));
589 }
590 
591 static int rockchip_hdptx_phy_set_voltages(struct rockchip_hdptx_phy *hdptx,
592 					   struct phy_configure_opts_dp *dp)
593 {
594 	u8 lane;
595 	u32 status;
596 	int ret;
597 
598 	for (lane = 0; lane < dp->lanes; lane++)
599 		rockchip_hdptx_phy_set_voltage(hdptx, dp, lane);
600 
601 	reset_deassert(&hdptx->lane_reset);
602 
603 	ret = regmap_read_poll_timeout(hdptx->grf, HDPTXPHY_GRF_STATUS0,
604 				       status, FIELD_GET(PHY_RDY, status),
605 				       50, 5000);
606 	if (ret) {
607 		dev_err(hdptx->dev, "timeout waiting for phy_rdy\n");
608 		return ret;
609 	}
610 
611 	return 0;
612 }
613 
614 static int rockchip_hdptx_phy_set_rate(struct rockchip_hdptx_phy *hdptx,
615 				       struct phy_configure_opts_dp *dp)
616 {
617 	u32 bw, status;
618 	int ret;
619 
620 	reset_assert(&hdptx->lane_reset);
621 	udelay(10);
622 	reset_assert(&hdptx->cmn_reset);
623 	udelay(10);
624 	rockchip_grf_write(hdptx->grf, HDPTXPHY_GRF_CON0, PLL_EN,
625 			   FIELD_PREP(PLL_EN, 0x0));
626 	udelay(10);
627 	regmap_update_bits(hdptx->regmap, 0x081c, LANE_EN,
628 			   FIELD_PREP(LANE_EN, 0x0));
629 
630 	switch (dp->link_rate) {
631 	case 1620:
632 		bw = DP_BW_RBR;
633 		break;
634 	case 2700:
635 		bw = DP_BW_HBR;
636 		break;
637 	case 5400:
638 		bw = DP_BW_HBR2;
639 		break;
640 	default:
641 		return -EINVAL;
642 	}
643 
644 	regmap_update_bits(hdptx->regmap, 0x0254, DP_TX_LINK_BW,
645 			   FIELD_PREP(DP_TX_LINK_BW, bw));
646 
647 	if (dp->ssc) {
648 		regmap_update_bits(hdptx->regmap, 0x01d0,
649 				   OVRD_ROPLL_SSC_EN | ROPLL_SSC_EN,
650 				   FIELD_PREP(OVRD_ROPLL_SSC_EN, 0x1) |
651 				   FIELD_PREP(ROPLL_SSC_EN, 0x1));
652 		regmap_update_bits(hdptx->regmap, 0x01d4,
653 				   ANA_ROPLL_SSC_FM_DEVIATION,
654 				   FIELD_PREP(ANA_ROPLL_SSC_FM_DEVIATION, 0xc));
655 		regmap_update_bits(hdptx->regmap, 0x01d8,
656 				   ANA_ROPLL_SSC_FM_FREQ,
657 				   FIELD_PREP(ANA_ROPLL_SSC_FM_FREQ, 0x1f));
658 		regmap_update_bits(hdptx->regmap, 0x0264, SSC_EN,
659 				   FIELD_PREP(SSC_EN, 0x2));
660 	} else {
661 		regmap_update_bits(hdptx->regmap, 0x01d0,
662 				   OVRD_ROPLL_SSC_EN | ROPLL_SSC_EN,
663 				   FIELD_PREP(OVRD_ROPLL_SSC_EN, 0x1) |
664 				   FIELD_PREP(ROPLL_SSC_EN, 0x0));
665 		regmap_update_bits(hdptx->regmap, 0x01d4,
666 				   ANA_ROPLL_SSC_FM_DEVIATION,
667 				   FIELD_PREP(ANA_ROPLL_SSC_FM_DEVIATION, 0x20));
668 		regmap_update_bits(hdptx->regmap, 0x01d8,
669 				   ANA_ROPLL_SSC_FM_FREQ,
670 				   FIELD_PREP(ANA_ROPLL_SSC_FM_FREQ, 0xc));
671 		regmap_update_bits(hdptx->regmap, 0x0264, SSC_EN,
672 				   FIELD_PREP(SSC_EN, 0x0));
673 	}
674 
675 	rockchip_grf_write(hdptx->grf, HDPTXPHY_GRF_CON0, PLL_EN,
676 			   FIELD_PREP(PLL_EN, 0x1));
677 	udelay(10);
678 	reset_deassert(&hdptx->cmn_reset);
679 	udelay(10);
680 
681 	ret = regmap_read_poll_timeout(hdptx->grf, HDPTXPHY_GRF_STATUS0,
682 				       status, FIELD_GET(PLL_LOCK_DONE, status),
683 				       50, 1000);
684 	if (ret) {
685 		dev_err(hdptx->dev, "timeout waiting for pll_lock_done\n");
686 		return ret;
687 	}
688 
689 	regmap_update_bits(hdptx->regmap, 0x081c, LANE_EN,
690 			   FIELD_PREP(LANE_EN, GENMASK(dp->lanes - 1, 0)));
691 
692 	return 0;
693 }
694 
695 static int rockchip_hdptx_phy_configure(struct phy *phy,
696 					union phy_configure_opts *opts)
697 {
698 	struct rockchip_hdptx_phy *hdptx = dev_get_priv(phy->dev);
699 	enum phy_mode mode = generic_phy_get_mode(phy);
700 	int ret;
701 
702 	if (mode != PHY_MODE_DP)
703 		return -EINVAL;
704 
705 	ret = rockchip_hdptx_phy_verify_config(hdptx, &opts->dp);
706 	if (ret) {
707 		dev_err(hdptx->dev, "invalid params for phy configure\n");
708 		return ret;
709 	}
710 
711 	if (opts->dp.set_rate) {
712 		ret = rockchip_hdptx_phy_set_rate(hdptx, &opts->dp);
713 		if (ret) {
714 			dev_err(hdptx->dev, "failed to set rate: %d\n", ret);
715 			return ret;
716 		}
717 	}
718 
719 	if (opts->dp.set_voltages) {
720 		ret = rockchip_hdptx_phy_set_voltages(hdptx, &opts->dp);
721 		if (ret) {
722 			dev_err(hdptx->dev, "failed to set voltages: %d\n",
723 				ret);
724 			return ret;
725 		}
726 	}
727 
728 	return 0;
729 }
730 
731 static void rockchip_hdptx_phy_dp_pll_init(struct rockchip_hdptx_phy *hdptx)
732 {
733 	regmap_update_bits(hdptx->regmap, 0x0020, OVRD_LCPLL_EN | LCPLL_EN,
734 			   FIELD_PREP(OVRD_LCPLL_EN, 0x1) |
735 			   FIELD_PREP(LCPLL_EN, 0x0));
736 	regmap_update_bits(hdptx->regmap, 0x00f4, OVRD_ROPLL_EN | ROPLL_EN,
737 			   FIELD_PREP(OVRD_ROPLL_EN, 0x1) |
738 			   FIELD_PREP(ROPLL_EN, 0x1));
739 	regmap_update_bits(hdptx->regmap, 0x0138, ANA_ROPLL_PI_EN,
740 			   FIELD_PREP(ANA_ROPLL_PI_EN, 0x1));
741 	regmap_write(hdptx->regmap, 0x0144, FIELD_PREP(ROPLL_PMS_MDIV, 0x87));
742 	regmap_write(hdptx->regmap, 0x0148, FIELD_PREP(ROPLL_PMS_MDIV, 0x71));
743 	regmap_write(hdptx->regmap, 0x014c, FIELD_PREP(ROPLL_PMS_MDIV, 0x71));
744 	regmap_write(hdptx->regmap, 0x0154,
745 		     FIELD_PREP(ROPLL_PMS_MDIV_AFC, 0x87));
746 	regmap_write(hdptx->regmap, 0x0158,
747 		     FIELD_PREP(ROPLL_PMS_MDIV_AFC, 0x71));
748 	regmap_write(hdptx->regmap, 0x015c,
749 		     FIELD_PREP(ROPLL_PMS_MDIV_AFC, 0x71));
750 	regmap_write(hdptx->regmap, 0x0164,
751 		     FIELD_PREP(ANA_ROPLL_PMS_PDIV, 0x1) |
752 		     FIELD_PREP(ANA_ROPLL_PMS_REFDIV, 0x1));
753 	regmap_write(hdptx->regmap, 0x0168,
754 		     FIELD_PREP(ROPLL_PMS_SDIV_RBR, 0x3) |
755 		     FIELD_PREP(ROPLL_PMS_SDIV_HBR, 0x1));
756 	regmap_update_bits(hdptx->regmap, 0x016c, ROPLL_PMS_SDIV_HBR2,
757 			   FIELD_PREP(ROPLL_PMS_SDIV_HBR2, 0x0));
758 	regmap_update_bits(hdptx->regmap, 0x0178, ANA_ROPLL_SDM_EN,
759 			   FIELD_PREP(ANA_ROPLL_SDM_EN, 0x1));
760 	regmap_update_bits(hdptx->regmap, 0x0178,
761 			   OVRD_ROPLL_SDM_RSTN | ROPLL_SDM_RSTN,
762 			   FIELD_PREP(OVRD_ROPLL_SDM_RSTN, 0x1) |
763 			   FIELD_PREP(ROPLL_SDM_RSTN, 0x1));
764 	regmap_update_bits(hdptx->regmap, 0x0178, ROPLL_SDC_FRACTIONAL_EN_RBR,
765 			   FIELD_PREP(ROPLL_SDC_FRACTIONAL_EN_RBR, 0x1));
766 	regmap_update_bits(hdptx->regmap, 0x0178, ROPLL_SDC_FRACTIONAL_EN_HBR,
767 			   FIELD_PREP(ROPLL_SDC_FRACTIONAL_EN_HBR, 0x1));
768 	regmap_update_bits(hdptx->regmap, 0x0178, ROPLL_SDC_FRACTIONAL_EN_HBR2,
769 			   FIELD_PREP(ROPLL_SDC_FRACTIONAL_EN_HBR2, 0x1));
770 	regmap_update_bits(hdptx->regmap, 0x017c,
771 			   OVRD_ROPLL_SDC_RSTN | ROPLL_SDC_RSTN,
772 			   FIELD_PREP(OVRD_ROPLL_SDC_RSTN, 0x1) |
773 			   FIELD_PREP(ROPLL_SDC_RSTN, 0x1));
774 	regmap_write(hdptx->regmap, 0x0180,
775 		     FIELD_PREP(ROPLL_SDM_DENOMINATOR, 0x21));
776 	regmap_write(hdptx->regmap, 0x0184,
777 		     FIELD_PREP(ROPLL_SDM_DENOMINATOR, 0x27));
778 	regmap_write(hdptx->regmap, 0x0188,
779 		     FIELD_PREP(ROPLL_SDM_DENOMINATOR, 0x27));
780 	regmap_update_bits(hdptx->regmap, 0x0190,
781 			   ROPLL_SDM_NUMERATOR_SIGN_RBR |
782 			   ROPLL_SDM_NUMERATOR_SIGN_HBR |
783 			   ROPLL_SDM_NUMERATOR_SIGN_HBR2,
784 			   FIELD_PREP(ROPLL_SDM_NUMERATOR_SIGN_RBR, 0x0) |
785 			   FIELD_PREP(ROPLL_SDM_NUMERATOR_SIGN_HBR, 0x1) |
786 			   FIELD_PREP(ROPLL_SDM_NUMERATOR_SIGN_HBR2, 0x1));
787 	regmap_write(hdptx->regmap, 0x0194,
788 		     FIELD_PREP(ROPLL_SDM_NUMERATOR, 0x0));
789 	regmap_write(hdptx->regmap, 0x0198,
790 		     FIELD_PREP(ROPLL_SDM_NUMERATOR, 0xd));
791 	regmap_write(hdptx->regmap, 0x019c,
792 		     FIELD_PREP(ROPLL_SDM_NUMERATOR, 0xd));
793 	regmap_update_bits(hdptx->regmap, 0x01a4, ROPLL_SDC_N_RBR,
794 			   FIELD_PREP(ROPLL_SDC_N_RBR, 0x2));
795 	regmap_update_bits(hdptx->regmap, 0x01a8,
796 			   ROPLL_SDC_N_HBR | ROPLL_SDC_N_HBR2,
797 			   FIELD_PREP(ROPLL_SDC_N_HBR, 0x2) |
798 			   FIELD_PREP(ROPLL_SDC_N_HBR2, 0x2));
799 	regmap_write(hdptx->regmap, 0x01b0,
800 		     FIELD_PREP(ROPLL_SDC_NUMERATOR, 0x3));
801 	regmap_write(hdptx->regmap, 0x01b4,
802 		     FIELD_PREP(ROPLL_SDC_NUMERATOR, 0x7));
803 	regmap_write(hdptx->regmap, 0x01b8,
804 		     FIELD_PREP(ROPLL_SDC_NUMERATOR, 0x7));
805 	regmap_write(hdptx->regmap, 0x01c0,
806 		     FIELD_PREP(ROPLL_SDC_DENOMINATOR, 0x8));
807 	regmap_write(hdptx->regmap, 0x01c4,
808 		     FIELD_PREP(ROPLL_SDC_DENOMINATOR, 0x18));
809 	regmap_write(hdptx->regmap, 0x01c8,
810 		     FIELD_PREP(ROPLL_SDC_DENOMINATOR, 0x18));
811 	regmap_update_bits(hdptx->regmap, 0x01d0,
812 			   OVRD_ROPLL_SDC_NDIV_RSTN | ROPLL_SDC_NDIV_RSTN,
813 			   FIELD_PREP(OVRD_ROPLL_SDC_NDIV_RSTN, 0x1) |
814 			   FIELD_PREP(ROPLL_SDC_NDIV_RSTN, 0x1));
815 	regmap_update_bits(hdptx->regmap, 0x01dc, ANA_ROPLL_SSC_CLK_DIV_SEL,
816 			   FIELD_PREP(ANA_ROPLL_SSC_CLK_DIV_SEL, 0x1));
817 	regmap_update_bits(hdptx->regmap, 0x0118,
818 			   ROPLL_ANA_CPP_CTRL_COARSE | ROPLL_ANA_CPP_CTRL_FINE,
819 			   FIELD_PREP(ROPLL_ANA_CPP_CTRL_COARSE, 0xe) |
820 			   FIELD_PREP(ROPLL_ANA_CPP_CTRL_FINE, 0xe));
821 	regmap_update_bits(hdptx->regmap, 0x011c,
822 			   ROPLL_ANA_LPF_C_SEL_COARSE |
823 			   ROPLL_ANA_LPF_C_SEL_FINE,
824 			   FIELD_PREP(ROPLL_ANA_LPF_C_SEL_COARSE, 0x4) |
825 			   FIELD_PREP(ROPLL_ANA_LPF_C_SEL_FINE, 0x4));
826 	regmap_update_bits(hdptx->regmap, 0x0204, ANA_PLL_CD_TX_SER_RATE_SEL,
827 			   FIELD_PREP(ANA_PLL_CD_TX_SER_RATE_SEL, 0x0));
828 	regmap_update_bits(hdptx->regmap, 0x025c, DIG_CLK_SEL,
829 			   FIELD_PREP(DIG_CLK_SEL, 0x1));
830 	regmap_update_bits(hdptx->regmap, 0x021c, ANA_PLL_TX_HS_CLK_EN,
831 			   FIELD_PREP(ANA_PLL_TX_HS_CLK_EN, 0x1));
832 	regmap_update_bits(hdptx->regmap, 0x0204,
833 			   ANA_PLL_CD_HSCLK_EAST_EN | ANA_PLL_CD_HSCLK_WEST_EN,
834 			   FIELD_PREP(ANA_PLL_CD_HSCLK_EAST_EN, 0x1) |
835 			   FIELD_PREP(ANA_PLL_CD_HSCLK_WEST_EN, 0x0));
836 	regmap_update_bits(hdptx->regmap, 0x0264, CMN_ROPLL_ALONE_MODE,
837 			   FIELD_PREP(CMN_ROPLL_ALONE_MODE, 0x1));
838 	regmap_update_bits(hdptx->regmap, 0x0208, ANA_PLL_CD_VREG_GAIN_CTRL,
839 			   FIELD_PREP(ANA_PLL_CD_VREG_GAIN_CTRL, 0x4));
840 	regmap_update_bits(hdptx->regmap, 0x00f0, ANA_LCPLL_RESERVED7,
841 			   FIELD_PREP(ANA_LCPLL_RESERVED7, 0x1));
842 	regmap_update_bits(hdptx->regmap, 0x020c, ANA_PLL_CD_VREG_ICTRL,
843 			   FIELD_PREP(ANA_PLL_CD_VREG_ICTRL, 0x1));
844 	regmap_update_bits(hdptx->regmap, 0x0214, ANA_PLL_SYNC_LOSS_DET_MODE,
845 			   FIELD_PREP(ANA_PLL_SYNC_LOSS_DET_MODE, 0x3));
846 	regmap_update_bits(hdptx->regmap, 0x0210, PLL_LCRO_CLK_SEL,
847 			   FIELD_PREP(PLL_LCRO_CLK_SEL, 0x1));
848 	regmap_update_bits(hdptx->regmap, 0x0268, HS_SPEED_SEL,
849 			   FIELD_PREP(HS_SPEED_SEL, 0x1));
850 	regmap_update_bits(hdptx->regmap, 0x026c, LS_SPEED_SEL,
851 			   FIELD_PREP(LS_SPEED_SEL, 0x1));
852 }
853 
854 static int rockchip_hdptx_phy_dp_aux_init(struct rockchip_hdptx_phy *hdptx)
855 {
856 	u32 status;
857 	int ret;
858 
859 	regmap_update_bits(hdptx->regmap, 0x0414, ANA_SB_TX_HLVL_PROG,
860 			   FIELD_PREP(ANA_SB_TX_HLVL_PROG, 0x7));
861 	regmap_update_bits(hdptx->regmap, 0x0418, ANA_SB_TX_LLVL_PROG,
862 			   FIELD_PREP(ANA_SB_TX_LLVL_PROG, 0x7));
863 	regmap_update_bits(hdptx->regmap, 0x044c,
864 			   SB_RX_RCAL_OPT_CODE | SB_RX_RTERM_CTRL,
865 			   FIELD_PREP(SB_RX_RCAL_OPT_CODE, 0x1) |
866 			   FIELD_PREP(SB_RX_RTERM_CTRL, 0x3));
867 	regmap_update_bits(hdptx->regmap, 0x0450,
868 			   SB_TG_SB_EN_DELAY_TIME | SB_TG_RXTERN_EN_DELAY_TIME,
869 			   FIELD_PREP(SB_TG_SB_EN_DELAY_TIME, 0x2) |
870 			   FIELD_PREP(SB_TG_RXTERN_EN_DELAY_TIME, 0x2));
871 	regmap_update_bits(hdptx->regmap, 0x0454,
872 			   SB_READY_DELAY_TIME | SB_TG_OSC_EN_DELAY_TIME,
873 			   FIELD_PREP(SB_READY_DELAY_TIME, 0x2) |
874 			   FIELD_PREP(SB_TG_OSC_EN_DELAY_TIME, 0x2));
875 	regmap_update_bits(hdptx->regmap, 0x0458,
876 			   SB_TG_OSC_EN_TO_AFC_RSTN_DELAT_TIME,
877 			   FIELD_PREP(SB_TG_OSC_EN_TO_AFC_RSTN_DELAT_TIME, 0x2));
878 	regmap_update_bits(hdptx->regmap, 0x045c,
879 			   SB_TG_PLL_CD_VREG_FAST_PULSE_TIME,
880 			   FIELD_PREP(SB_TG_PLL_CD_VREG_FAST_PULSE_TIME, 0x4));
881 	regmap_update_bits(hdptx->regmap, 0x0460,
882 			   SB_TG_EARC_DMRX_RECVRD_CLK_CNT,
883 			   FIELD_PREP(SB_TG_EARC_DMRX_RECVRD_CLK_CNT, 0xa));
884 	regmap_update_bits(hdptx->regmap, 0x0468, SB_TG_CNT_RUN_NO_7_0,
885 			   FIELD_PREP(SB_TG_CNT_RUN_NO_7_0, 0x3));
886 	regmap_update_bits(hdptx->regmap, 0x046c,
887 			   SB_EARC_SIG_DET_BYPASS | SB_AFC_TOL,
888 			   FIELD_PREP(SB_EARC_SIG_DET_BYPASS, 0x1) |
889 			   FIELD_PREP(SB_AFC_TOL, 0x3));
890 	regmap_update_bits(hdptx->regmap, 0x0470, SB_AFC_STB_NUM,
891 			   FIELD_PREP(SB_AFC_STB_NUM, 0x4));
892 	regmap_update_bits(hdptx->regmap, 0x0474, SB_TG_OSC_CNT_MIN,
893 			   FIELD_PREP(SB_TG_OSC_CNT_MIN, 0x67));
894 	regmap_update_bits(hdptx->regmap, 0x0478, SB_TG_OSC_CNT_MAX,
895 			   FIELD_PREP(SB_TG_OSC_CNT_MAX, 0x6a));
896 	regmap_update_bits(hdptx->regmap, 0x047c, SB_PWM_AFC_CTRL,
897 			   FIELD_PREP(SB_PWM_AFC_CTRL, 0x5));
898 	regmap_update_bits(hdptx->regmap, 0x0434, ANA_SB_DMRX_LPBK_DATA,
899 			   FIELD_PREP(ANA_SB_DMRX_LPBK_DATA, 0x1));
900 	regmap_update_bits(hdptx->regmap, 0x0440,
901 			   ANA_SB_VREG_OUT_SEL | ANA_SB_VREG_REF_SEL,
902 			   FIELD_PREP(ANA_SB_VREG_OUT_SEL, 0x1) |
903 			   FIELD_PREP(ANA_SB_VREG_REF_SEL, 0x1));
904 	regmap_update_bits(hdptx->regmap, 0x043c, ANA_SB_VREG_GAIN_CTRL,
905 			   FIELD_PREP(ANA_SB_VREG_GAIN_CTRL, 0x0));
906 	regmap_update_bits(hdptx->regmap, 0x0408, ANA_SB_RXTERM_OFFSP,
907 			   FIELD_PREP(ANA_SB_RXTERM_OFFSP, 0x3));
908 	regmap_update_bits(hdptx->regmap, 0x040c, ANA_SB_RXTERM_OFFSN,
909 			   FIELD_PREP(ANA_SB_RXTERM_OFFSN, 0x3));
910 	regmap_update_bits(hdptx->regmap, 0x047c, SB_RCAL_RSTN,
911 			   FIELD_PREP(SB_RCAL_RSTN, 0x1));
912 	regmap_update_bits(hdptx->regmap, 0x0410, SB_AUX_EN,
913 			   FIELD_PREP(SB_AUX_EN, 0x1));
914 	regmap_update_bits(hdptx->regmap, 0x0480, SB_AUX_EN_IN,
915 			   FIELD_PREP(SB_AUX_EN_IN, 0x1));
916 	regmap_update_bits(hdptx->regmap, 0x040c, OVRD_SB_RX_RESCAL_DONE,
917 			   FIELD_PREP(OVRD_SB_RX_RESCAL_DONE, 0x1));
918 	regmap_update_bits(hdptx->regmap, 0x0410, OVRD_SB_EN,
919 			   FIELD_PREP(OVRD_SB_EN, 0x1));
920 	regmap_update_bits(hdptx->regmap, 0x0408, OVRD_SB_RXTERM_EN,
921 			   FIELD_PREP(OVRD_SB_RXTERM_EN, 0x1));
922 	regmap_update_bits(hdptx->regmap, 0x043c, OVRD_SB_VREG_EN,
923 			   FIELD_PREP(OVRD_SB_VREG_EN, 0x1));
924 	regmap_update_bits(hdptx->regmap, 0x0410, OVRD_SB_AUX_EN,
925 			   FIELD_PREP(OVRD_SB_AUX_EN, 0x1));
926 
927 	rockchip_grf_write(hdptx->grf, HDPTXPHY_GRF_CON0, BGR_EN,
928 			   FIELD_PREP(BGR_EN, 0x1));
929 	rockchip_grf_write(hdptx->grf, HDPTXPHY_GRF_CON0, BIAS_EN,
930 			   FIELD_PREP(BIAS_EN, 0x1));
931 	udelay(10);
932 	reset_deassert(&hdptx->init_reset);
933 	udelay(1000);
934 	reset_deassert(&hdptx->cmn_reset);
935 	udelay(20);
936 
937 	regmap_update_bits(hdptx->regmap, 0x040c, SB_RX_RESCAL_DONE,
938 			   FIELD_PREP(SB_RX_RESCAL_DONE, 0x1));
939 	udelay(100);
940 	regmap_update_bits(hdptx->regmap, 0x0410, SB_EN,
941 			   FIELD_PREP(SB_EN, 0x1));
942 	udelay(100);
943 	regmap_update_bits(hdptx->regmap, 0x0408, SB_RXRERM_EN,
944 			   FIELD_PREP(SB_RXRERM_EN, 0x1));
945 	udelay(10);
946 	regmap_update_bits(hdptx->regmap, 0x043c, SB_VREG_EN,
947 			   FIELD_PREP(SB_VREG_EN, 0x1));
948 	udelay(10);
949 	regmap_update_bits(hdptx->regmap, 0x0410, SB_AUX_EN,
950 			   FIELD_PREP(SB_AUX_EN, 0x1));
951 	udelay(100);
952 
953 	ret = regmap_read_poll_timeout(hdptx->grf, HDPTXPHY_GRF_STATUS0,
954 				       status, FIELD_GET(SB_RDY, status),
955 				       50, 1000);
956 	if (ret) {
957 		dev_err(hdptx->dev, "timeout waiting for sb_rdy\n");
958 		return ret;
959 	}
960 
961 	return 0;
962 }
963 
964 static void rockchip_hdptx_phy_reset(struct rockchip_hdptx_phy *hdptx)
965 {
966 	u32 lane;
967 
968 	reset_assert(&hdptx->lane_reset);
969 	reset_assert(&hdptx->cmn_reset);
970 	reset_assert(&hdptx->init_reset);
971 
972 	reset_assert(&hdptx->apb_reset);
973 	udelay(10);
974 	reset_deassert(&hdptx->apb_reset);
975 
976 	for (lane = 0; lane < 4; lane++)
977 		regmap_update_bits(hdptx->regmap, LANE_REG(lane, 0x0c04),
978 				   OVRD_LN_TX_DRV_EI_EN | LN_TX_DRV_EI_EN,
979 				   FIELD_PREP(OVRD_LN_TX_DRV_EI_EN, 1) |
980 				   FIELD_PREP(LN_TX_DRV_EI_EN, 0));
981 
982 	rockchip_grf_write(hdptx->grf, HDPTXPHY_GRF_CON0, PLL_EN,
983 			   FIELD_PREP(PLL_EN, 0));
984 	rockchip_grf_write(hdptx->grf, HDPTXPHY_GRF_CON0, BIAS_EN,
985 			   FIELD_PREP(BIAS_EN, 0));
986 	rockchip_grf_write(hdptx->grf, HDPTXPHY_GRF_CON0, BGR_EN,
987 			   FIELD_PREP(BGR_EN, 0));
988 }
989 
990 static int rockchip_hdptx_phy_power_on(struct phy *phy)
991 {
992 	struct rockchip_hdptx_phy *hdptx = dev_get_priv(phy->dev);
993 	enum phy_mode mode = generic_phy_get_mode(phy);
994 	u32 lane;
995 
996 	rockchip_hdptx_phy_reset(hdptx);
997 
998 	for (lane = 0; lane < 4; lane++) {
999 		u32 invert = hdptx->lane_polarity_invert[lane];
1000 
1001 		regmap_update_bits(hdptx->regmap, LANE_REG(lane, 0x0c78),
1002 				   LN_POLARITY_INV,
1003 				   FIELD_PREP(LN_POLARITY_INV, invert));
1004 	}
1005 
1006 	if (mode == PHY_MODE_DP) {
1007 		rockchip_grf_write(hdptx->grf, HDPTXPHY_GRF_CON0,
1008 				   HDPTX_MODE_SEL,
1009 				   FIELD_PREP(HDPTX_MODE_SEL, 0x1));
1010 
1011 		regmap_update_bits(hdptx->regmap, 0x0800, PROTOCOL_SEL,
1012 				   FIELD_PREP(PROTOCOL_SEL, 0x0));
1013 		regmap_update_bits(hdptx->regmap, 0x0818, DATA_BUS_WIDTH,
1014 				   FIELD_PREP(DATA_BUS_WIDTH, 0x1));
1015 		regmap_update_bits(hdptx->regmap, 0x0818, BUS_WIDTH_SEL,
1016 				   FIELD_PREP(BUS_WIDTH_SEL, 0x0));
1017 
1018 		rockchip_hdptx_phy_dp_pll_init(hdptx);
1019 		rockchip_hdptx_phy_dp_aux_init(hdptx);
1020 	} else {
1021 		rockchip_grf_write(hdptx->grf, HDPTXPHY_GRF_CON0,
1022 				   HDPTX_MODE_SEL,
1023 				   FIELD_PREP(HDPTX_MODE_SEL, 0x0));
1024 
1025 		regmap_update_bits(hdptx->regmap, 0x0800, PROTOCOL_SEL,
1026 				   FIELD_PREP(PROTOCOL_SEL, 0x1));
1027 	}
1028 
1029 	return 0;
1030 }
1031 
1032 static int rockchip_hdptx_phy_power_off(struct phy *phy)
1033 {
1034 	struct rockchip_hdptx_phy *hdptx = dev_get_priv(phy->dev);
1035 
1036 	rockchip_hdptx_phy_reset(hdptx);
1037 
1038 	return 0;
1039 }
1040 
1041 static const struct phy_ops rockchip_hdptx_phy_ops = {
1042 	.set_mode	= rockchip_hdptx_phy_set_mode,
1043 	.configure	= rockchip_hdptx_phy_configure,
1044 	.power_on	= rockchip_hdptx_phy_power_on,
1045 	.power_off	= rockchip_hdptx_phy_power_off,
1046 };
1047 
1048 static int rockchip_hdptx_phy_probe(struct udevice *dev)
1049 {
1050 	struct rockchip_hdptx_phy *hdptx = dev_get_priv(dev);
1051 	struct udevice *syscon;
1052 	u32 prop[4];
1053 	int ret;
1054 
1055 	ret = regmap_init_mem(dev, &hdptx->regmap);
1056 	if (ret)
1057 		return ret;
1058 
1059 	ret = uclass_get_device_by_phandle(UCLASS_SYSCON, dev, "rockchip,grf",
1060 					   &syscon);
1061 	if (ret)
1062 		return ret;
1063 
1064 	hdptx->grf = syscon_get_regmap(syscon);
1065 	if (IS_ERR(hdptx->grf)) {
1066 		ret = PTR_ERR(hdptx->grf);
1067 		dev_err(dev, "unable to find regmap: %d\n", ret);
1068 		return ret;
1069 	}
1070 
1071 	hdptx->dev = dev;
1072 
1073 	ret = reset_get_by_name(dev, "apb", &hdptx->apb_reset);
1074 	if (ret < 0) {
1075 		dev_err(dev, "failed to get apb reset: %d\n", ret);
1076 		return ret;
1077 	}
1078 
1079 	ret = reset_get_by_name(dev, "init", &hdptx->init_reset);
1080 	if (ret < 0) {
1081 		dev_err(dev, "failed to get init reset: %d\n", ret);
1082 		return ret;
1083 	}
1084 
1085 	ret = reset_get_by_name(dev, "cmn", &hdptx->cmn_reset);
1086 	if (ret < 0) {
1087 		dev_err(dev, "failed to get cmn reset: %d\n", ret);
1088 		return ret;
1089 	}
1090 
1091 	ret = reset_get_by_name(dev, "lane", &hdptx->lane_reset);
1092 	if (ret < 0) {
1093 		dev_err(dev, "failed to get lane reset: %d\n", ret);
1094 		return ret;
1095 	}
1096 
1097 	ret = rockchip_hdptx_phy_parse_training_table(dev);
1098 	if (ret) {
1099 		dev_err(dev, "failed to parse training table: %d\n", ret);
1100 		return ret;
1101 	}
1102 
1103 	if (!dev_read_u32_array(dev, "lane-polarity-invert", prop, ARRAY_SIZE(prop))) {
1104 		hdptx->lane_polarity_invert[0] = prop[0];
1105 		hdptx->lane_polarity_invert[1] = prop[1];
1106 		hdptx->lane_polarity_invert[2] = prop[2];
1107 		hdptx->lane_polarity_invert[3] = prop[3];
1108 	}
1109 
1110 	return 0;
1111 }
1112 
1113 static const struct udevice_id rockchip_hdptx_phy_ids[] = {
1114 	{ .compatible = "rockchip,rk3588-hdptx-phy", },
1115 	{}
1116 };
1117 
1118 U_BOOT_DRIVER(rockchip_hdptx_phy) = {
1119 	.name		= "rockchip_hdptx_phy",
1120 	.id		= UCLASS_PHY,
1121 	.ops		= &rockchip_hdptx_phy_ops,
1122 	.of_match	= rockchip_hdptx_phy_ids,
1123 	.probe		= rockchip_hdptx_phy_probe,
1124 	.priv_auto_alloc_size = sizeof(struct rockchip_hdptx_phy),
1125 };
1126