xref: /rk3399_rockchip-uboot/drivers/phy/phy-rockchip-inno-usb2.c (revision 486ce4e44537b7688d6223e5acc09fd93d89904b)
1 /*
2  * Copyright 2017 Rockchip Electronics Co., Ltd
3  *
4  * SPDX-License-Identifier:    GPL-2.0+
5  */
6 
7 #include <common.h>
8 #include <dm.h>
9 #include <dm/lists.h>
10 #include <generic-phy.h>
11 #include <linux/ioport.h>
12 #include <power/regulator.h>
13 #include <regmap.h>
14 #include <syscon.h>
15 #include <asm/io.h>
16 #include <asm/arch/clock.h>
17 #include <asm/arch/cpu.h>
18 #include <asm/gpio.h>
19 #include <reset-uclass.h>
20 
21 #include "../usb/gadget/dwc2_udc_otg_priv.h"
22 
23 #define U2PHY_BIT_WRITEABLE_SHIFT	16
24 #define CHG_DCD_MAX_RETRIES		6
25 #define CHG_PRI_MAX_RETRIES		2
26 #define CHG_DCD_POLL_TIME		100	/* millisecond */
27 #define CHG_PRIMARY_DET_TIME		40	/* millisecond */
28 #define CHG_SECONDARY_DET_TIME		40	/* millisecond */
29 
30 struct rockchip_usb2phy;
31 
32 enum power_supply_type {
33 	POWER_SUPPLY_TYPE_UNKNOWN = 0,
34 	POWER_SUPPLY_TYPE_USB,		/* Standard Downstream Port */
35 	POWER_SUPPLY_TYPE_USB_DCP,	/* Dedicated Charging Port */
36 	POWER_SUPPLY_TYPE_USB_CDP,	/* Charging Downstream Port */
37 	POWER_SUPPLY_TYPE_USB_FLOATING,	/* DCP without shorting D+/D- */
38 };
39 
40 enum rockchip_usb2phy_port_id {
41 	USB2PHY_PORT_OTG,
42 	USB2PHY_PORT_HOST,
43 	USB2PHY_NUM_PORTS,
44 };
45 
46 struct usb2phy_reg {
47 	u32	offset;
48 	u32	bitend;
49 	u32	bitstart;
50 	u32	disable;
51 	u32	enable;
52 };
53 
54 /**
55  * struct rockchip_chg_det_reg: usb charger detect registers
56  * @cp_det: charging port detected successfully.
57  * @dcp_det: dedicated charging port detected successfully.
58  * @dp_det: assert data pin connect successfully.
59  * @idm_sink_en: open dm sink curren.
60  * @idp_sink_en: open dp sink current.
61  * @idp_src_en: open dm source current.
62  * @rdm_pdwn_en: open dm pull down resistor.
63  * @vdm_src_en: open dm voltage source.
64  * @vdp_src_en: open dp voltage source.
65  * @opmode: utmi operational mode.
66  */
67 struct rockchip_chg_det_reg {
68 	struct usb2phy_reg	cp_det;
69 	struct usb2phy_reg	dcp_det;
70 	struct usb2phy_reg	dp_det;
71 	struct usb2phy_reg	idm_sink_en;
72 	struct usb2phy_reg	idp_sink_en;
73 	struct usb2phy_reg	idp_src_en;
74 	struct usb2phy_reg	rdm_pdwn_en;
75 	struct usb2phy_reg	vdm_src_en;
76 	struct usb2phy_reg	vdp_src_en;
77 	struct usb2phy_reg	opmode;
78 };
79 
80 /**
81  * struct rockchip_usb2phy_port_cfg: usb-phy port configuration.
82  * @phy_sus: phy suspend register.
83  * @bvalid_det_en: vbus valid rise detection enable register.
84  * @bvalid_det_st: vbus valid rise detection status register.
85  * @bvalid_det_clr: vbus valid rise detection clear register.
86  * @ls_det_en: linestate detection enable register.
87  * @ls_det_st: linestate detection state register.
88  * @ls_det_clr: linestate detection clear register.
89  * @iddig_output: iddig output from grf.
90  * @iddig_en: utmi iddig select between grf and phy,
91  *	      0: from phy; 1: from grf
92  * @idfall_det_en: id fall detection enable register.
93  * @idfall_det_st: id fall detection state register.
94  * @idfall_det_clr: id fall detection clear register.
95  * @idrise_det_en: id rise detection enable register.
96  * @idrise_det_st: id rise detection state register.
97  * @idrise_det_clr: id rise detection clear register.
98  * @utmi_avalid: utmi vbus avalid status register.
99  * @utmi_bvalid: utmi vbus bvalid status register.
100  * @utmi_iddig: otg port id pin status register.
101  * @utmi_ls: utmi linestate state register.
102  * @utmi_hstdet: utmi host disconnect register.
103  * @vbus_det_en: vbus detect function power down register.
104  */
105 struct rockchip_usb2phy_port_cfg {
106 	struct usb2phy_reg	phy_sus;
107 	struct usb2phy_reg	bvalid_det_en;
108 	struct usb2phy_reg	bvalid_det_st;
109 	struct usb2phy_reg	bvalid_det_clr;
110 	struct usb2phy_reg	ls_det_en;
111 	struct usb2phy_reg	ls_det_st;
112 	struct usb2phy_reg	ls_det_clr;
113 	struct usb2phy_reg	iddig_output;
114 	struct usb2phy_reg	iddig_en;
115 	struct usb2phy_reg	idfall_det_en;
116 	struct usb2phy_reg	idfall_det_st;
117 	struct usb2phy_reg	idfall_det_clr;
118 	struct usb2phy_reg	idrise_det_en;
119 	struct usb2phy_reg	idrise_det_st;
120 	struct usb2phy_reg	idrise_det_clr;
121 	struct usb2phy_reg	utmi_avalid;
122 	struct usb2phy_reg	utmi_bvalid;
123 	struct usb2phy_reg	utmi_iddig;
124 	struct usb2phy_reg	utmi_ls;
125 	struct usb2phy_reg	utmi_hstdet;
126 	struct usb2phy_reg	vbus_det_en;
127 };
128 
129 /**
130  * struct rockchip_usb2phy_cfg: usb-phy configuration.
131  * @reg: the address offset of grf for usb-phy config.
132  * @num_ports: specify how many ports that the phy has.
133  * @phy_tuning: phy default parameters tunning.
134  * @clkout_ctl: keep on/turn off output clk of phy.
135  * @chg_det: charger detection registers.
136  */
137 struct rockchip_usb2phy_cfg {
138 	u32	reg;
139 	u32	num_ports;
140 	int (*phy_tuning)(struct rockchip_usb2phy *);
141 	struct usb2phy_reg	clkout_ctl;
142 	const struct rockchip_usb2phy_port_cfg	port_cfgs[USB2PHY_NUM_PORTS];
143 	const struct rockchip_chg_det_reg	chg_det;
144 };
145 
146 /**
147  * @dcd_retries: The retry count used to track Data contact
148  *		 detection process.
149  * @primary_retries: The retry count used to do usb bc detection
150  *		     primary stage.
151  * @grf: General Register Files register base.
152  * @usbgrf_base : USB General Register Files register base.
153  * @phy_base: the base address of USB PHY.
154  * @phy_rst: phy reset control.
155  * @vbus_det_gpio: VBUS detection via GPIO.
156  * @phy_cfg: phy register configuration, assigned by driver data.
157  */
158 struct rockchip_usb2phy {
159 	u8		dcd_retries;
160 	u8		primary_retries;
161 	struct regmap	*grf_base;
162 	struct regmap	*usbgrf_base;
163 	void __iomem	*phy_base;
164 	struct udevice	*vbus_supply[USB2PHY_NUM_PORTS];
165 	struct reset_ctl phy_rst;
166 	struct gpio_desc vbus_det_gpio;
167 	const struct rockchip_usb2phy_cfg	*phy_cfg;
168 };
169 
170 static inline struct regmap *get_reg_base(struct rockchip_usb2phy *rphy)
171 {
172 	return !rphy->usbgrf_base ? rphy->grf_base : rphy->usbgrf_base;
173 }
174 
175 static inline int property_enable(struct regmap *base,
176 				  const struct usb2phy_reg *reg, bool en)
177 {
178 	u32 val, mask, tmp;
179 
180 	tmp = en ? reg->enable : reg->disable;
181 	mask = GENMASK(reg->bitend, reg->bitstart);
182 	val = (tmp << reg->bitstart) | (mask << U2PHY_BIT_WRITEABLE_SHIFT);
183 
184 	return regmap_write(base, reg->offset, val);
185 }
186 
187 static inline bool property_enabled(struct regmap *base,
188 				    const struct usb2phy_reg *reg)
189 {
190 	u32 tmp, orig;
191 	u32 mask = GENMASK(reg->bitend, reg->bitstart);
192 
193 	regmap_read(base, reg->offset, &orig);
194 
195 	tmp = (orig & mask) >> reg->bitstart;
196 
197 	return tmp == reg->enable;
198 }
199 
200 static inline void phy_clear_bits(void __iomem *reg, u32 bits)
201 {
202 	u32 tmp = readl(reg);
203 
204 	tmp &= ~bits;
205 	writel(tmp, reg);
206 }
207 
208 static inline void phy_set_bits(void __iomem *reg, u32 bits)
209 {
210 	u32 tmp = readl(reg);
211 
212 	tmp |= bits;
213 	writel(tmp, reg);
214 }
215 
216 static inline void phy_update_bits(void __iomem *reg, u32 mask, u32 val)
217 {
218 	u32 tmp = readl(reg);
219 
220 	tmp &= ~mask;
221 	tmp |= val & mask;
222 	writel(tmp, reg);
223 }
224 
225 static const char *chg_to_string(enum power_supply_type chg_type)
226 {
227 	switch (chg_type) {
228 	case POWER_SUPPLY_TYPE_USB:
229 		return "USB_SDP_CHARGER";
230 	case POWER_SUPPLY_TYPE_USB_DCP:
231 		return "USB_DCP_CHARGER";
232 	case POWER_SUPPLY_TYPE_USB_CDP:
233 		return "USB_CDP_CHARGER";
234 	case POWER_SUPPLY_TYPE_USB_FLOATING:
235 		return "USB_FLOATING_CHARGER";
236 	default:
237 		return "INVALID_CHARGER";
238 	}
239 }
240 
241 static void rockchip_chg_enable_dcd(struct rockchip_usb2phy *rphy,
242 				    bool en)
243 {
244 	struct regmap *base = get_reg_base(rphy);
245 
246 	property_enable(base, &rphy->phy_cfg->chg_det.rdm_pdwn_en, en);
247 	property_enable(base, &rphy->phy_cfg->chg_det.idp_src_en, en);
248 }
249 
250 static void rockchip_chg_enable_primary_det(struct rockchip_usb2phy *rphy,
251 					    bool en)
252 {
253 	struct regmap *base = get_reg_base(rphy);
254 
255 	property_enable(base, &rphy->phy_cfg->chg_det.vdp_src_en, en);
256 	property_enable(base, &rphy->phy_cfg->chg_det.idm_sink_en, en);
257 }
258 
259 static void rockchip_chg_enable_secondary_det(struct rockchip_usb2phy *rphy,
260 					      bool en)
261 {
262 	struct regmap *base = get_reg_base(rphy);
263 
264 	property_enable(base, &rphy->phy_cfg->chg_det.vdm_src_en, en);
265 	property_enable(base, &rphy->phy_cfg->chg_det.idp_sink_en, en);
266 }
267 
268 static bool rockchip_chg_primary_det_retry(struct rockchip_usb2phy *rphy)
269 {
270 	bool vout = false;
271 	struct regmap *base = get_reg_base(rphy);
272 
273 	while (rphy->primary_retries--) {
274 		/* voltage source on DP, probe on DM */
275 		rockchip_chg_enable_primary_det(rphy, true);
276 		mdelay(CHG_PRIMARY_DET_TIME);
277 		vout = property_enabled(base, &rphy->phy_cfg->chg_det.cp_det);
278 		if (vout)
279 			break;
280 	}
281 
282 	rockchip_chg_enable_primary_det(rphy, false);
283 	return vout;
284 }
285 
286 #ifdef CONFIG_ROCKCHIP_RK3506
287 static void rockchip_u2phy_get_vbus_gpio(struct udevice *dev)
288 {
289 	ofnode otg_node, extcon_usb_node;
290 	struct rockchip_usb2phy *rphy = dev_get_priv(dev);
291 
292 	rphy->vbus_det_gpio.dev = NULL;
293 	otg_node = dev_read_subnode(dev, "otg-port");
294 	if (!ofnode_valid(otg_node)) {
295 		debug("%s: %s otg subnode not found!\n", __func__, dev->name);
296 		return;
297 	}
298 
299 	if (ofnode_read_bool(otg_node, "rockchip,gpio-vbus-det")) {
300 		extcon_usb_node = ofnode_path("/extcon-usb");
301 		if (!ofnode_valid(extcon_usb_node)) {
302 			debug("%s: extcon-usb node not found\n", __func__);
303 			return;
304 		}
305 
306 		gpio_request_by_name_nodev(extcon_usb_node, "vbus-gpio", 0,
307 					   &rphy->vbus_det_gpio, GPIOD_IS_IN);
308 	}
309 }
310 #endif
311 
312 int rockchip_chg_get_type(void)
313 {
314 	const struct rockchip_usb2phy_port_cfg *port_cfg;
315 	enum power_supply_type chg_type;
316 	struct rockchip_usb2phy *rphy;
317 	struct udevice *udev;
318 	struct regmap *base;
319 	bool is_dcd, vout;
320 	int ret;
321 
322 	ret = uclass_get_device_by_name(UCLASS_PHY, "usb2-phy", &udev);
323 	if (ret == -ENODEV) {
324 		ret = uclass_get_device_by_name(UCLASS_PHY, "usb2phy", &udev);
325 		if (ret) {
326 			pr_err("%s: get usb2 phy node failed: %d\n", __func__, ret);
327 			return ret;
328 		}
329 	}
330 
331 	rphy = dev_get_priv(udev);
332 	base = get_reg_base(rphy);
333 	port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
334 
335 #ifdef CONFIG_ROCKCHIP_RK3506
336 	rockchip_u2phy_get_vbus_gpio(udev);
337 #else
338 	rphy->vbus_det_gpio.dev = NULL;
339 #endif
340 
341 	/* Check USB-Vbus status first */
342 	if (dm_gpio_is_valid(&rphy->vbus_det_gpio)) {
343 		if (dm_gpio_get_value(&rphy->vbus_det_gpio)) {
344 			pr_info("%s: vbus gpio voltage valid\n", __func__);
345 		} else {
346 			pr_info("%s: vbus gpio voltage invalid\n", __func__);
347 			return POWER_SUPPLY_TYPE_UNKNOWN;
348 		}
349 	} else if (!property_enabled(base, &port_cfg->utmi_bvalid)) {
350 		pr_info("%s: no charger found\n", __func__);
351 		return POWER_SUPPLY_TYPE_UNKNOWN;
352 	}
353 
354 #ifdef CONFIG_ROCKCHIP_RK3036
355 	chg_type = POWER_SUPPLY_TYPE_USB;
356 	goto out;
357 #endif
358 
359 	/* Suspend USB-PHY and put the controller in non-driving mode */
360 	property_enable(base, &port_cfg->phy_sus, true);
361 	property_enable(base, &rphy->phy_cfg->chg_det.opmode, false);
362 
363 	rphy->dcd_retries = CHG_DCD_MAX_RETRIES;
364 	rphy->primary_retries = CHG_PRI_MAX_RETRIES;
365 
366 	/* stage 1, start DCD processing stage */
367 	rockchip_chg_enable_dcd(rphy, true);
368 
369 	while (rphy->dcd_retries--) {
370 		mdelay(CHG_DCD_POLL_TIME);
371 
372 		/* get data contact detection status */
373 		is_dcd = property_enabled(base, &rphy->phy_cfg->chg_det.dp_det);
374 
375 		if (is_dcd || !rphy->dcd_retries) {
376 			/*
377 			 * stage 2, turn off DCD circuitry, then
378 			 * voltage source on DP, probe on DM.
379 			 */
380 			rockchip_chg_enable_dcd(rphy, false);
381 			rockchip_chg_enable_primary_det(rphy, true);
382 			break;
383 		}
384 	}
385 
386 	mdelay(CHG_PRIMARY_DET_TIME);
387 	vout = property_enabled(base, &rphy->phy_cfg->chg_det.cp_det);
388 	rockchip_chg_enable_primary_det(rphy, false);
389 	if (vout) {
390 		/* stage 3, voltage source on DM, probe on DP */
391 		rockchip_chg_enable_secondary_det(rphy, true);
392 	} else {
393 		if (!rphy->dcd_retries) {
394 			/* floating charger found */
395 			chg_type = POWER_SUPPLY_TYPE_USB_FLOATING;
396 			goto out;
397 		} else {
398 			/*
399 			 * Retry some times to make sure that it's
400 			 * really a USB SDP charger.
401 			 */
402 			vout = rockchip_chg_primary_det_retry(rphy);
403 			if (vout) {
404 				/* stage 3, voltage source on DM, probe on DP */
405 				rockchip_chg_enable_secondary_det(rphy, true);
406 			} else {
407 				/* USB SDP charger found */
408 				chg_type = POWER_SUPPLY_TYPE_USB;
409 				goto out;
410 			}
411 		}
412 	}
413 
414 	mdelay(CHG_SECONDARY_DET_TIME);
415 	vout = property_enabled(base, &rphy->phy_cfg->chg_det.dcp_det);
416 	/* stage 4, turn off voltage source */
417 	rockchip_chg_enable_secondary_det(rphy, false);
418 	if (vout)
419 		chg_type = POWER_SUPPLY_TYPE_USB_DCP;
420 	else
421 		chg_type = POWER_SUPPLY_TYPE_USB_CDP;
422 
423 out:
424 	/* Resume USB-PHY and put the controller in normal mode */
425 	property_enable(base, &rphy->phy_cfg->chg_det.opmode, true);
426 	property_enable(base, &port_cfg->phy_sus, false);
427 
428 	debug("charger is %s\n", chg_to_string(chg_type));
429 
430 	return chg_type;
431 }
432 
433 int rockchip_u2phy_vbus_detect(void)
434 {
435 	int chg_type;
436 
437 	chg_type = rockchip_chg_get_type();
438 
439 	return (chg_type == POWER_SUPPLY_TYPE_USB ||
440 		chg_type == POWER_SUPPLY_TYPE_USB_CDP) ? 1 : 0;
441 }
442 
443 void otg_phy_init(struct dwc2_udc *dev)
444 {
445 	const struct rockchip_usb2phy_port_cfg *port_cfg;
446 	struct rockchip_usb2phy *rphy;
447 	struct udevice *udev;
448 	struct regmap *base;
449 	int ret;
450 
451 	ret = uclass_get_device_by_name(UCLASS_PHY, "usb2-phy", &udev);
452 	if (ret == -ENODEV) {
453 		ret = uclass_get_device_by_name(UCLASS_PHY, "usb2phy", &udev);
454 		if (ret) {
455 			pr_err("%s: get usb2 phy node failed: %d\n", __func__, ret);
456 			return;
457 		}
458 	}
459 
460 	rphy = dev_get_priv(udev);
461 	base = get_reg_base(rphy);
462 	port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
463 
464 	/* Set the USB-PHY COMMONONN to 1'b0 to ensure USB's clocks */
465 	if(rphy->phy_cfg->clkout_ctl.disable)
466 		property_enable(base, &rphy->phy_cfg->clkout_ctl, true);
467 
468 	/* Reset USB-PHY */
469 	property_enable(base, &port_cfg->phy_sus, true);
470 	udelay(20);
471 	property_enable(base, &port_cfg->phy_sus, false);
472 	mdelay(2);
473 }
474 
475 static int rockchip_usb2phy_reset(struct rockchip_usb2phy *rphy)
476 {
477 	int ret;
478 
479 	if (rphy->phy_rst.dev) {
480 		ret = reset_assert(&rphy->phy_rst);
481 		if (ret < 0) {
482 			pr_err("u2phy assert reset failed: %d", ret);
483 			return ret;
484 		}
485 
486 		udelay(20);
487 
488 		ret = reset_deassert(&rphy->phy_rst);
489 		if (ret < 0) {
490 			pr_err("u2phy deassert reset failed: %d", ret);
491 			return ret;
492 		}
493 
494 		udelay(100);
495 	}
496 
497 	return 0;
498 }
499 
500 static int rockchip_usb2phy_init(struct phy *phy)
501 {
502 	struct udevice *parent = phy->dev->parent;
503 	struct rockchip_usb2phy *rphy = dev_get_priv(parent);
504 	const struct rockchip_usb2phy_port_cfg *port_cfg;
505 	struct regmap *base = get_reg_base(rphy);
506 
507 	if (phy->id == USB2PHY_PORT_OTG) {
508 		port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
509 	} else if (phy->id == USB2PHY_PORT_HOST) {
510 		port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_HOST];
511 	} else {
512 		dev_err(phy->dev, "phy id %lu not support", phy->id);
513 		return -EINVAL;
514 	}
515 
516 	property_enable(base, &port_cfg->phy_sus, false);
517 
518 	/* waiting for the utmi_clk to become stable */
519 	udelay(2000);
520 
521 	return 0;
522 }
523 
524 static int rockchip_usb2phy_exit(struct phy *phy)
525 {
526 	struct udevice *parent = phy->dev->parent;
527 	struct rockchip_usb2phy *rphy = dev_get_priv(parent);
528 	const struct rockchip_usb2phy_port_cfg *port_cfg;
529 	struct regmap *base = get_reg_base(rphy);
530 
531 	if (phy->id == USB2PHY_PORT_OTG) {
532 		port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
533 	} else if (phy->id == USB2PHY_PORT_HOST) {
534 		port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_HOST];
535 	} else {
536 		dev_err(phy->dev, "phy id %lu not support", phy->id);
537 		return -EINVAL;
538 	}
539 
540 	property_enable(base, &port_cfg->phy_sus, true);
541 
542 	return 0;
543 }
544 
545 static int rockchip_usb2phy_power_on(struct phy *phy)
546 {
547 	struct udevice *parent = phy->dev->parent;
548 	struct rockchip_usb2phy *rphy = dev_get_priv(parent);
549 	struct udevice *vbus = rphy->vbus_supply[phy->id];
550 	int ret;
551 
552 	if (vbus) {
553 		ret = regulator_set_enable(vbus, true);
554 		if (ret) {
555 			pr_err("%s: Failed to set VBus supply\n", __func__);
556 			return ret;
557 		}
558 	}
559 
560 	return 0;
561 }
562 
563 static int rockchip_usb2phy_power_off(struct phy *phy)
564 {
565 	struct udevice *parent = phy->dev->parent;
566 	struct rockchip_usb2phy *rphy = dev_get_priv(parent);
567 	struct udevice *vbus = rphy->vbus_supply[phy->id];
568 	int ret;
569 
570 	if (vbus) {
571 		ret = regulator_set_enable(vbus, false);
572 		if (ret) {
573 			pr_err("%s: Failed to set VBus supply\n", __func__);
574 			return ret;
575 		}
576 	}
577 
578 	return 0;
579 }
580 
581 static int rockchip_usb2phy_of_xlate(struct phy *phy,
582 				     struct ofnode_phandle_args *args)
583 {
584 	const char *dev_name = phy->dev->name;
585 	struct udevice *parent = phy->dev->parent;
586 	struct rockchip_usb2phy *rphy = dev_get_priv(parent);
587 
588 	if (!strcasecmp(dev_name, "host-port")) {
589 		phy->id = USB2PHY_PORT_HOST;
590 		device_get_supply_regulator(phy->dev, "phy-supply",
591 					    &rphy->vbus_supply[USB2PHY_PORT_HOST]);
592 	} else if (!strcasecmp(dev_name, "otg-port")) {
593 		phy->id = USB2PHY_PORT_OTG;
594 		device_get_supply_regulator(phy->dev, "phy-supply",
595 					    &rphy->vbus_supply[USB2PHY_PORT_OTG]);
596 		if (!rphy->vbus_supply[USB2PHY_PORT_OTG])
597 			device_get_supply_regulator(phy->dev, "vbus-supply",
598 						    &rphy->vbus_supply[USB2PHY_PORT_OTG]);
599 	} else {
600 		pr_err("%s: invalid dev name\n", __func__);
601 		return -EINVAL;
602 	}
603 
604 	return 0;
605 }
606 
607 static int rockchip_usb2phy_bind(struct udevice *dev)
608 {
609 	struct udevice *child;
610 	ofnode subnode;
611 	const char *node_name;
612 	int ret;
613 
614 	dev_for_each_subnode(subnode, dev) {
615 		if (!ofnode_valid(subnode)) {
616 			debug("%s: %s subnode not found", __func__, dev->name);
617 			return -ENXIO;
618 		}
619 
620 		node_name = ofnode_get_name(subnode);
621 		debug("%s: subnode %s\n", __func__, node_name);
622 
623 		ret = device_bind_driver_to_node(dev, "rockchip_usb2phy_port",
624 						 node_name, subnode, &child);
625 		if (ret) {
626 			pr_err("%s: '%s' cannot bind 'rockchip_usb2phy_port'\n",
627 			       __func__, node_name);
628 			return ret;
629 		}
630 	}
631 
632 	return 0;
633 }
634 
635 static int rockchip_usb2phy_probe(struct udevice *dev)
636 {
637 	const struct rockchip_usb2phy_cfg *phy_cfgs;
638 	struct rockchip_usb2phy *rphy = dev_get_priv(dev);
639 	struct udevice *parent = dev->parent;
640 	struct udevice *syscon;
641 	struct resource res;
642 	u32 reg, index;
643 	int ret;
644 
645 	rphy->phy_base = (void __iomem *)dev_read_addr(dev);
646 	if (IS_ERR(rphy->phy_base)) {
647 		dev_err(dev, "get the base address of usb phy failed\n");
648 	}
649 
650 	if (!strncmp(parent->name, "root_driver", 11) &&
651 	    dev_read_bool(dev, "rockchip,grf")) {
652 		ret = uclass_get_device_by_phandle(UCLASS_SYSCON, dev,
653 						   "rockchip,grf", &syscon);
654 		if (ret) {
655 			dev_err(dev, "get syscon grf failed\n");
656 			return ret;
657 		}
658 
659 		rphy->grf_base = syscon_get_regmap(syscon);
660 	} else {
661 		rphy->grf_base = syscon_get_regmap(parent);
662 	}
663 
664 	if (rphy->grf_base <= 0) {
665 		dev_err(dev, "get syscon grf regmap failed\n");
666 		return -EINVAL;
667 	}
668 
669 	if (dev_read_bool(dev, "rockchip,usbgrf")) {
670 		ret = uclass_get_device_by_phandle(UCLASS_SYSCON, dev,
671 						   "rockchip,usbgrf", &syscon);
672 		if (ret) {
673 			dev_err(dev, "get syscon usbgrf failed\n");
674 			return ret;
675 		}
676 
677 		rphy->usbgrf_base = syscon_get_regmap(syscon);
678 		if (rphy->usbgrf_base <= 0) {
679 			dev_err(dev, "get syscon usbgrf regmap failed\n");
680 			return -EINVAL;
681 		}
682 	} else {
683 		rphy->usbgrf_base = NULL;
684 	}
685 
686 	if (!strncmp(parent->name, "root_driver", 11)) {
687 		ret = dev_read_resource(dev, 0, &res);
688 		reg = res.start;
689 	} else {
690 		ret = ofnode_read_u32(dev_ofnode(dev), "reg", &reg);
691 	}
692 
693 	if (ret) {
694 		dev_err(dev, "could not read reg\n");
695 		return -EINVAL;
696 	}
697 
698 	ret = reset_get_by_name(dev, "phy", &rphy->phy_rst);
699 	if (ret)
700 		dev_dbg(dev, "no u2phy reset control specified\n");
701 
702 	phy_cfgs =
703 		(const struct rockchip_usb2phy_cfg *)dev_get_driver_data(dev);
704 	if (!phy_cfgs) {
705 		dev_err(dev, "unable to get phy_cfgs\n");
706 		return -EINVAL;
707 	}
708 
709 	/* find out a proper config which can be matched with dt. */
710 	index = 0;
711 	do {
712 		if (phy_cfgs[index].reg == reg) {
713 			rphy->phy_cfg = &phy_cfgs[index];
714 			break;
715 		}
716 		++index;
717 	} while (phy_cfgs[index].reg);
718 
719 	if (!rphy->phy_cfg) {
720 		dev_err(dev, "no phy-config can be matched\n");
721 		return -EINVAL;
722 	}
723 
724 	if (rphy->phy_cfg->phy_tuning)
725 		rphy->phy_cfg->phy_tuning(rphy);
726 
727 	return 0;
728 }
729 
730 static int rk322x_usb2phy_tuning(struct rockchip_usb2phy *rphy)
731 {
732 	struct regmap *base = get_reg_base(rphy);
733 	int ret = 0;
734 
735 	/* Open pre-emphasize in non-chirp state for PHY0 otg port */
736 	if (rphy->phy_cfg->reg == 0x760)
737 		ret = regmap_write(base, 0x76c, 0x00070004);
738 
739 	return ret;
740 }
741 
742 static int rk3308_usb2phy_tuning(struct rockchip_usb2phy *rphy)
743 {
744 	struct regmap *base = get_reg_base(rphy);
745 	unsigned int tmp, orig;
746 	int ret;
747 
748 	if (soc_is_rk3308bs()) {
749 		/* Enable otg/host port pre-emphasis during non-chirp phase */
750 		ret = regmap_read(base, 0, &orig);
751 		if (ret)
752 			return ret;
753 		tmp = orig & ~GENMASK(2, 0);
754 		tmp |= BIT(2) & GENMASK(2, 0);
755 		ret = regmap_write(base, 0, tmp);
756 		if (ret)
757 			return ret;
758 
759 		/* Set otg port squelch trigger point configure to 100mv */
760 		ret = regmap_read(base, 0x004, &orig);
761 		if (ret)
762 			return ret;
763 		tmp = orig & ~GENMASK(7, 5);
764 		tmp |= 0x40 & GENMASK(7, 5);
765 		ret = regmap_write(base, 0x004, tmp);
766 		if (ret)
767 			return ret;
768 
769 		ret = regmap_read(base, 0x008, &orig);
770 		if (ret)
771 			return ret;
772 		tmp = orig & ~BIT(0);
773 		tmp |= 0x1 & BIT(0);
774 		ret = regmap_write(base, 0x008, tmp);
775 		if (ret)
776 			return ret;
777 
778 		/* Enable host port pre-emphasis during non-chirp phase */
779 		ret = regmap_read(base, 0x400, &orig);
780 		if (ret)
781 			return ret;
782 		tmp = orig & ~GENMASK(2, 0);
783 		tmp |= BIT(2) & GENMASK(2, 0);
784 		ret = regmap_write(base, 0x400, tmp);
785 		if (ret)
786 			return ret;
787 
788 		/* Set host port squelch trigger point configure to 100mv */
789 		ret = regmap_read(base, 0x404, &orig);
790 		if (ret)
791 			return ret;
792 		tmp = orig & ~GENMASK(7, 5);
793 		tmp |= 0x40 & GENMASK(7, 5);
794 		ret = regmap_write(base, 0x404, tmp);
795 		if (ret)
796 			return ret;
797 
798 		ret = regmap_read(base, 0x408, &orig);
799 		if (ret)
800 			return ret;
801 		tmp = orig & ~BIT(0);
802 		tmp |= 0x1 & BIT(0);
803 		ret = regmap_write(base, 0x408, tmp);
804 		if (ret)
805 			return ret;
806 	}
807 
808 	return 0;
809 }
810 
811 static int rk3328_usb2phy_tuning(struct rockchip_usb2phy *rphy)
812 {
813 	struct regmap *base = get_reg_base(rphy);
814 	int ret;
815 
816 	if (soc_is_px30s()) {
817 		/* Enable otg/host port pre-emphasis during non-chirp phase */
818 		ret = regmap_update_bits(base, 0x8000, GENMASK(2, 0), BIT(2));
819 		if (ret)
820 			return ret;
821 
822 		/* Set otg port squelch trigger point configure to 100mv */
823 		ret = regmap_update_bits(base, 0x8004, GENMASK(7, 5), 0x40);
824 		if (ret)
825 			return ret;
826 
827 		ret = regmap_update_bits(base, 0x8008, BIT(0), 0x1);
828 		if (ret)
829 			return ret;
830 
831 		/* Enable host port pre-emphasis during non-chirp phase */
832 		ret = regmap_update_bits(base, 0x8400, GENMASK(2, 0), BIT(2));
833 		if (ret)
834 			return ret;
835 
836 		/* Set host port squelch trigger point configure to 100mv */
837 		ret = regmap_update_bits(base, 0x8404, GENMASK(7, 5), 0x40);
838 		if (ret)
839 			return ret;
840 
841 		ret = regmap_update_bits(base, 0x8408, BIT(0), 0x1);
842 		if (ret)
843 			return ret;
844 	} else {
845 		/* Open debug mode for tuning */
846 		ret = regmap_write(base, 0x2c, 0xffff0400);
847 		if (ret)
848 			return ret;
849 
850 		/* Open pre-emphasize in non-chirp state for otg port */
851 		ret = regmap_write(base, 0x0, 0x00070004);
852 		if (ret)
853 			return ret;
854 
855 		/* Open pre-emphasize in non-chirp state for host port */
856 		ret = regmap_write(base, 0x30, 0x00070004);
857 		if (ret)
858 			return ret;
859 	}
860 
861 	return 0;
862 }
863 
864 static int rv1106_usb2phy_tuning(struct rockchip_usb2phy *rphy)
865 {
866 	/* Set HS disconnect detect mode to single ended detect mode */
867 	phy_set_bits(rphy->phy_base + 0x70, BIT(2));
868 
869 	return 0;
870 }
871 
872 static int rk3506_usb2phy_tuning(struct rockchip_usb2phy *rphy)
873 {
874 	/* Turn off otg0 port differential receiver in suspend mode */
875 	phy_clear_bits(rphy->phy_base + 0x30, BIT(2));
876 
877 	/* Turn off otg1 port differential receiver in suspend mode */
878 	phy_clear_bits(rphy->phy_base + 0x430, BIT(2));
879 
880 	/* Set otg0 port HS eye height to 425mv(default is 450mv) */
881 	phy_update_bits(rphy->phy_base + 0x30, GENMASK(6, 4), (0x05 << 4));
882 
883 	/* Set otg1 port HS eye height to 425mv(default is 450mv) */
884 	phy_update_bits(rphy->phy_base + 0x430, GENMASK(6, 4), (0x05 << 4));
885 
886 	/* Choose the Tx fs/ls data as linestate from TX driver for otg0 port */
887 	phy_update_bits(rphy->phy_base + 0x94, GENMASK(6, 3), (0x03 << 3));
888 
889 	/* Choose the Tx fs/ls data as linestate from TX driver for otg1 port */
890 	phy_update_bits(rphy->phy_base + 0x494, GENMASK(6, 3), (0x03 << 3));
891 
892 	return 0;
893 }
894 
895 static int rk3528_usb2phy_tuning(struct rockchip_usb2phy *rphy)
896 {
897 	if (IS_ERR(rphy->phy_base)) {
898 		return PTR_ERR(rphy->phy_base);
899 	}
900 
901 	/* Turn off otg port differential receiver in suspend mode */
902 	phy_clear_bits(rphy->phy_base + 0x30, BIT(2));
903 
904 	/* Turn off host port differential receiver in suspend mode */
905 	phy_clear_bits(rphy->phy_base + 0x430, BIT(2));
906 
907 	/* Set otg port HS eye height to 400mv(default is 450mv) */
908 	phy_update_bits(rphy->phy_base + 0x30, GENMASK(6, 4), (0x00 << 4));
909 
910 	/* Set host port HS eye height to 400mv(default is 450mv) */
911 	phy_update_bits(rphy->phy_base + 0x430, GENMASK(6, 4), (0x00 << 4));
912 
913 	/* Choose the Tx fs/ls data as linestate from TX driver for otg port */
914 	phy_update_bits(rphy->phy_base + 0x94, GENMASK(6, 3), (0x03 << 3));
915 
916 	/* Turn on output clk of phy*/
917 	phy_update_bits(rphy->phy_base + 0x41c, GENMASK(7, 2), (0x27 << 2));
918 
919 	return 0;
920 }
921 
922 static int rk3562_usb2phy_tuning(struct rockchip_usb2phy *rphy)
923 {
924 	if (IS_ERR(rphy->phy_base)) {
925 		return PTR_ERR(rphy->phy_base);
926 	}
927 
928 	/* Turn off differential receiver by default to save power */
929 	phy_clear_bits(rphy->phy_base + 0x0030, BIT(2));
930 	phy_clear_bits(rphy->phy_base + 0x0430, BIT(2));
931 
932 	/* Enable pre-emphasis during non-chirp phase */
933 	phy_update_bits(rphy->phy_base, GENMASK(2, 0), 0x04);
934 	phy_update_bits(rphy->phy_base + 0x0400, GENMASK(2, 0), 0x04);
935 
936 	/* Set HS eye height to 425mv(default is 400mv) */
937 	phy_update_bits(rphy->phy_base + 0x0030, GENMASK(6, 4), (0x05 << 4));
938 	phy_update_bits(rphy->phy_base + 0x0430, GENMASK(6, 4), (0x05 << 4));
939 
940 	return 0;
941 }
942 
943 static int rk3576_usb2phy_tuning(struct rockchip_usb2phy *rphy)
944 {
945 	struct regmap *base = get_reg_base(rphy);
946 	int ret;
947 
948 	if (rphy->phy_cfg->reg == 0x0) {
949 		/* Deassert SIDDQ to power on analog block */
950 		ret = regmap_write(base, 0x0010, GENMASK(29, 29) | 0x0000);
951 		if (ret)
952 			return ret;
953 
954 		/* Do reset after exit IDDQ mode */
955 		ret = rockchip_usb2phy_reset(rphy);
956 		if (ret)
957 			return ret;
958 
959 		/* HS DC Voltage Level Adjustment 4'b1001 : +5.89% */
960 		ret = regmap_write(base, 0x000c, GENMASK(27, 24) | 0x0900);
961 		if (ret)
962 			return ret;
963 
964 		/* HS Transmitter Pre-Emphasis Current Control 2'b10 : 2x */
965 		ret = regmap_write(base, 0x0010, GENMASK(20, 19) | 0x0010);
966 		if (ret)
967 			return ret;
968 	} else if (rphy->phy_cfg->reg == 0x2000) {
969 		/* Deassert SIDDQ to power on analog block */
970 		ret = regmap_write(base, 0x2010, GENMASK(29, 29) | 0x0000);
971 		if (ret)
972 			return ret;
973 
974 		/* Do reset after exit IDDQ mode */
975 		ret = rockchip_usb2phy_reset(rphy);
976 		if (ret)
977 			return ret;
978 
979 		/* HS DC Voltage Level Adjustment 4'b1001 : +5.89% */
980 		ret = regmap_write(base, 0x200c, GENMASK(27, 24) | 0x0900);
981 		if (ret)
982 			return ret;
983 
984 		/* HS Transmitter Pre-Emphasis Current Control 2'b10 : 2x */
985 		ret = regmap_write(base, 0x2010, GENMASK(20, 19) | 0x0010);
986 		if (ret)
987 			return ret;
988 	}
989 
990 	return 0;
991 }
992 
993 static int rk3588_usb2phy_tuning(struct rockchip_usb2phy *rphy)
994 {
995 	struct regmap *base = get_reg_base(rphy);
996 	int ret;
997 
998 	/* Deassert SIDDQ to power on analog block */
999 	ret = regmap_write(base, 0x0008, GENMASK(29, 29) | 0x0000);
1000 	if (ret)
1001 		return ret;
1002 
1003 	/* Do reset after exit IDDQ mode */
1004 	ret = rockchip_usb2phy_reset(rphy);
1005 	if (ret)
1006 		return ret;
1007 
1008 	/* HS DC Voltage Level Adjustment 4'b1001 : +5.89% */
1009 	ret = regmap_write(base, 0x0004, GENMASK(27, 24) | 0x0900);
1010 	if (ret)
1011 		return ret;
1012 
1013 	/* HS Transmitter Pre-Emphasis Current Control 2'b10 : 2x */
1014 	ret = regmap_write(base, 0x0008, GENMASK(20, 19) | 0x0010);
1015 	if (ret)
1016 		return ret;
1017 
1018 	return 0;
1019 }
1020 
1021 static struct phy_ops rockchip_usb2phy_ops = {
1022 	.init = rockchip_usb2phy_init,
1023 	.exit = rockchip_usb2phy_exit,
1024 	.power_on = rockchip_usb2phy_power_on,
1025 	.power_off = rockchip_usb2phy_power_off,
1026 	.of_xlate = rockchip_usb2phy_of_xlate,
1027 };
1028 
1029 static const struct rockchip_usb2phy_cfg rk1808_phy_cfgs[] = {
1030 	{
1031 		.reg = 0x100,
1032 		.num_ports	= 2,
1033 		.clkout_ctl	= { 0x108, 4, 4, 1, 0 },
1034 		.port_cfgs	= {
1035 			[USB2PHY_PORT_OTG] = {
1036 				.phy_sus	= { 0x0100, 8, 0, 0, 0x1d1 },
1037 				.bvalid_det_en	= { 0x0110, 2, 2, 0, 1 },
1038 				.bvalid_det_st	= { 0x0114, 2, 2, 0, 1 },
1039 				.bvalid_det_clr = { 0x0118, 2, 2, 0, 1 },
1040 				.iddig_output	= { 0x0100, 10, 10, 0, 1 },
1041 				.iddig_en	= { 0x0100, 9, 9, 0, 1 },
1042 				.idfall_det_en	= { 0x0110, 5, 5, 0, 1 },
1043 				.idfall_det_st	= { 0x0114, 5, 5, 0, 1 },
1044 				.idfall_det_clr = { 0x0118, 5, 5, 0, 1 },
1045 				.idrise_det_en	= { 0x0110, 4, 4, 0, 1 },
1046 				.idrise_det_st	= { 0x0114, 4, 4, 0, 1 },
1047 				.idrise_det_clr = { 0x0118, 4, 4, 0, 1 },
1048 				.ls_det_en	= { 0x0110, 0, 0, 0, 1 },
1049 				.ls_det_st	= { 0x0114, 0, 0, 0, 1 },
1050 				.ls_det_clr	= { 0x0118, 0, 0, 0, 1 },
1051 				.utmi_avalid	= { 0x0120, 10, 10, 0, 1 },
1052 				.utmi_bvalid	= { 0x0120, 9, 9, 0, 1 },
1053 				.utmi_iddig	= { 0x0120, 6, 6, 0, 1 },
1054 				.utmi_ls	= { 0x0120, 5, 4, 0, 1 },
1055 				.vbus_det_en	= { 0x001c, 15, 15, 1, 0 },
1056 			},
1057 			[USB2PHY_PORT_HOST] = {
1058 				.phy_sus	= { 0x104, 8, 0, 0, 0x1d1 },
1059 				.ls_det_en	= { 0x110, 1, 1, 0, 1 },
1060 				.ls_det_st	= { 0x114, 1, 1, 0, 1 },
1061 				.ls_det_clr	= { 0x118, 1, 1, 0, 1 },
1062 				.utmi_ls	= { 0x120, 17, 16, 0, 1 },
1063 				.utmi_hstdet	= { 0x120, 19, 19, 0, 1 }
1064 			}
1065 		},
1066 		.chg_det = {
1067 			.opmode		= { 0x0100, 3, 0, 5, 1 },
1068 			.cp_det		= { 0x0120, 24, 24, 0, 1 },
1069 			.dcp_det	= { 0x0120, 23, 23, 0, 1 },
1070 			.dp_det		= { 0x0120, 25, 25, 0, 1 },
1071 			.idm_sink_en	= { 0x0108, 8, 8, 0, 1 },
1072 			.idp_sink_en	= { 0x0108, 7, 7, 0, 1 },
1073 			.idp_src_en	= { 0x0108, 9, 9, 0, 1 },
1074 			.rdm_pdwn_en	= { 0x0108, 10, 10, 0, 1 },
1075 			.vdm_src_en	= { 0x0108, 12, 12, 0, 1 },
1076 			.vdp_src_en	= { 0x0108, 11, 11, 0, 1 },
1077 		},
1078 	},
1079 	{ /* sentinel */ }
1080 };
1081 
1082 static const struct rockchip_usb2phy_cfg rk3036_phy_cfgs[] = {
1083 	{
1084 		.reg = 0x17c,
1085 		.num_ports	= 2,
1086 		.clkout_ctl	= { 0x017c, 11, 11, 1, 0 },
1087 		.port_cfgs	= {
1088 			[USB2PHY_PORT_OTG] = {
1089 				.phy_sus	= { 0x017c, 8, 0, 0, 0x1d1 },
1090 				.bvalid_det_en	= { 0x017c, 14, 14, 0, 1 },
1091 				.bvalid_det_st	= { 0x017c, 15, 15, 0, 1 },
1092 				.bvalid_det_clr	= { 0x017c, 15, 15, 0, 1 },
1093 				.iddig_output	= { 0x017c, 10, 10, 0, 1 },
1094 				.iddig_en	= { 0x017c, 9, 9, 0, 1 },
1095 				.idfall_det_en  = { 0x01a0, 2, 2, 0, 1 },
1096 				.idfall_det_st  = { 0x01a0, 3, 3, 0, 1 },
1097 				.idfall_det_clr = { 0x01a0, 3, 3, 0, 1 },
1098 				.idrise_det_en  = { 0x01a0, 0, 0, 0, 1 },
1099 				.idrise_det_st  = { 0x01a0, 1, 1, 0, 1 },
1100 				.idrise_det_clr = { 0x01a0, 1, 1, 0, 1 },
1101 				.ls_det_en	= { 0x017c, 12, 12, 0, 1 },
1102 				.ls_det_st	= { 0x017c, 13, 13, 0, 1 },
1103 				.ls_det_clr	= { 0x017c, 13, 13, 0, 1 },
1104 				.utmi_bvalid	= { 0x014c, 5, 5, 0, 1 },
1105 				.utmi_iddig	= { 0x014c, 8, 8, 0, 1 },
1106 				.utmi_ls	= { 0x014c, 7, 6, 0, 1 },
1107 			},
1108 			[USB2PHY_PORT_HOST] = {
1109 				.phy_sus	= { 0x0194, 8, 0, 0, 0x1d1 },
1110 				.ls_det_en	= { 0x0194, 14, 14, 0, 1 },
1111 				.ls_det_st	= { 0x0194, 15, 15, 0, 1 },
1112 				.ls_det_clr	= { 0x0194, 15, 15, 0, 1 }
1113 			}
1114 		},
1115 	},
1116 	{ /* sentinel */ }
1117 };
1118 
1119 static const struct rockchip_usb2phy_cfg rk312x_phy_cfgs[] = {
1120 	{
1121 		.reg = 0x17c,
1122 		.num_ports	= 2,
1123 		.clkout_ctl	= { 0x0190, 15, 15, 1, 0 },
1124 		.port_cfgs	= {
1125 			[USB2PHY_PORT_OTG] = {
1126 				.phy_sus	= { 0x017c, 8, 0, 0, 0x1d1 },
1127 				.bvalid_det_en	= { 0x017c, 14, 14, 0, 1 },
1128 				.bvalid_det_st	= { 0x017c, 15, 15, 0, 1 },
1129 				.bvalid_det_clr	= { 0x017c, 15, 15, 0, 1 },
1130 				.iddig_output	= { 0x017c, 10, 10, 0, 1 },
1131 				.iddig_en	= { 0x017c, 9, 9, 0, 1 },
1132 				.idfall_det_en  = { 0x01a0, 2, 2, 0, 1 },
1133 				.idfall_det_st  = { 0x01a0, 3, 3, 0, 1 },
1134 				.idfall_det_clr = { 0x01a0, 3, 3, 0, 1 },
1135 				.idrise_det_en  = { 0x01a0, 0, 0, 0, 1 },
1136 				.idrise_det_st  = { 0x01a0, 1, 1, 0, 1 },
1137 				.idrise_det_clr = { 0x01a0, 1, 1, 0, 1 },
1138 				.ls_det_en	= { 0x017c, 12, 12, 0, 1 },
1139 				.ls_det_st	= { 0x017c, 13, 13, 0, 1 },
1140 				.ls_det_clr	= { 0x017c, 13, 13, 0, 1 },
1141 				.utmi_bvalid	= { 0x014c, 5, 5, 0, 1 },
1142 				.utmi_iddig	= { 0x014c, 8, 8, 0, 1 },
1143 				.utmi_ls	= { 0x014c, 7, 6, 0, 1 },
1144 			},
1145 			[USB2PHY_PORT_HOST] = {
1146 				.phy_sus	= { 0x0194, 8, 0, 0, 0x1d1 },
1147 				.ls_det_en	= { 0x0194, 14, 14, 0, 1 },
1148 				.ls_det_st	= { 0x0194, 15, 15, 0, 1 },
1149 				.ls_det_clr	= { 0x0194, 15, 15, 0, 1 }
1150 			}
1151 		},
1152 		.chg_det = {
1153 			.opmode		= { 0x017c, 3, 0, 5, 1 },
1154 			.cp_det		= { 0x02c0, 6, 6, 0, 1 },
1155 			.dcp_det	= { 0x02c0, 5, 5, 0, 1 },
1156 			.dp_det		= { 0x02c0, 7, 7, 0, 1 },
1157 			.idm_sink_en	= { 0x0184, 8, 8, 0, 1 },
1158 			.idp_sink_en	= { 0x0184, 7, 7, 0, 1 },
1159 			.idp_src_en	= { 0x0184, 9, 9, 0, 1 },
1160 			.rdm_pdwn_en	= { 0x0184, 10, 10, 0, 1 },
1161 			.vdm_src_en	= { 0x0184, 12, 12, 0, 1 },
1162 			.vdp_src_en	= { 0x0184, 11, 11, 0, 1 },
1163 		},
1164 	},
1165 	{ /* sentinel */ }
1166 };
1167 
1168 static const struct rockchip_usb2phy_cfg rk322x_phy_cfgs[] = {
1169 	{
1170 		.reg = 0x760,
1171 		.num_ports	= 2,
1172 		.phy_tuning	= rk322x_usb2phy_tuning,
1173 		.clkout_ctl	= { 0x0768, 4, 4, 1, 0 },
1174 		.port_cfgs	= {
1175 			[USB2PHY_PORT_OTG] = {
1176 				.phy_sus	= { 0x0760, 8, 0, 0, 0x1d1 },
1177 				.bvalid_det_en	= { 0x0680, 3, 3, 0, 1 },
1178 				.bvalid_det_st	= { 0x0690, 3, 3, 0, 1 },
1179 				.bvalid_det_clr	= { 0x06a0, 3, 3, 0, 1 },
1180 				.iddig_output	= { 0x0760, 10, 10, 0, 1 },
1181 				.iddig_en	= { 0x0760, 9, 9, 0, 1 },
1182 				.idfall_det_en	= { 0x0680, 6, 6, 0, 1 },
1183 				.idfall_det_st	= { 0x0690, 6, 6, 0, 1 },
1184 				.idfall_det_clr	= { 0x06a0, 6, 6, 0, 1 },
1185 				.idrise_det_en	= { 0x0680, 5, 5, 0, 1 },
1186 				.idrise_det_st	= { 0x0690, 5, 5, 0, 1 },
1187 				.idrise_det_clr	= { 0x06a0, 5, 5, 0, 1 },
1188 				.ls_det_en	= { 0x0680, 2, 2, 0, 1 },
1189 				.ls_det_st	= { 0x0690, 2, 2, 0, 1 },
1190 				.ls_det_clr	= { 0x06a0, 2, 2, 0, 1 },
1191 				.utmi_bvalid	= { 0x0480, 4, 4, 0, 1 },
1192 				.utmi_iddig	= { 0x0480, 1, 1, 0, 1 },
1193 				.utmi_ls	= { 0x0480, 3, 2, 0, 1 },
1194 				.vbus_det_en	= { 0x0788, 15, 15, 1, 0 },
1195 			},
1196 			[USB2PHY_PORT_HOST] = {
1197 				.phy_sus	= { 0x0764, 8, 0, 0, 0x1d1 },
1198 				.ls_det_en	= { 0x0680, 4, 4, 0, 1 },
1199 				.ls_det_st	= { 0x0690, 4, 4, 0, 1 },
1200 				.ls_det_clr	= { 0x06a0, 4, 4, 0, 1 }
1201 			}
1202 		},
1203 		.chg_det = {
1204 			.opmode		= { 0x0760, 3, 0, 5, 1 },
1205 			.cp_det		= { 0x0884, 4, 4, 0, 1 },
1206 			.dcp_det	= { 0x0884, 3, 3, 0, 1 },
1207 			.dp_det		= { 0x0884, 5, 5, 0, 1 },
1208 			.idm_sink_en	= { 0x0768, 8, 8, 0, 1 },
1209 			.idp_sink_en	= { 0x0768, 7, 7, 0, 1 },
1210 			.idp_src_en	= { 0x0768, 9, 9, 0, 1 },
1211 			.rdm_pdwn_en	= { 0x0768, 10, 10, 0, 1 },
1212 			.vdm_src_en	= { 0x0768, 12, 12, 0, 1 },
1213 			.vdp_src_en	= { 0x0768, 11, 11, 0, 1 },
1214 		},
1215 	},
1216 	{
1217 		.reg = 0x800,
1218 		.num_ports	= 2,
1219 		.clkout_ctl	= { 0x0808, 4, 4, 1, 0 },
1220 		.port_cfgs	= {
1221 			[USB2PHY_PORT_OTG] = {
1222 				.phy_sus	= { 0x804, 8, 0, 0, 0x1d1 },
1223 				.ls_det_en	= { 0x0684, 1, 1, 0, 1 },
1224 				.ls_det_st	= { 0x0694, 1, 1, 0, 1 },
1225 				.ls_det_clr	= { 0x06a4, 1, 1, 0, 1 }
1226 			},
1227 			[USB2PHY_PORT_HOST] = {
1228 				.phy_sus	= { 0x800, 8, 0, 0, 0x1d1 },
1229 				.ls_det_en	= { 0x0684, 0, 0, 0, 1 },
1230 				.ls_det_st	= { 0x0694, 0, 0, 0, 1 },
1231 				.ls_det_clr	= { 0x06a4, 0, 0, 0, 1 }
1232 			}
1233 		},
1234 	},
1235 	{ /* sentinel */ }
1236 };
1237 
1238 static const struct rockchip_usb2phy_cfg rk3308_phy_cfgs[] = {
1239 	{
1240 		.reg = 0x100,
1241 		.num_ports	= 2,
1242 		.phy_tuning	= rk3308_usb2phy_tuning,
1243 		.clkout_ctl	= { 0x0108, 4, 4, 1, 0 },
1244 		.port_cfgs	= {
1245 			[USB2PHY_PORT_OTG] = {
1246 				.phy_sus	= { 0x0100, 8, 0, 0, 0x1d1 },
1247 				.bvalid_det_en	= { 0x3020, 2, 2, 0, 1 },
1248 				.bvalid_det_st	= { 0x3024, 2, 2, 0, 1 },
1249 				.bvalid_det_clr = { 0x3028, 2, 2, 0, 1 },
1250 				.iddig_output	= { 0x0100, 10, 10, 0, 1 },
1251 				.iddig_en	= { 0x0100, 9, 9, 0, 1 },
1252 				.idfall_det_en	= { 0x3020, 5, 5, 0, 1 },
1253 				.idfall_det_st	= { 0x3024, 5, 5, 0, 1 },
1254 				.idfall_det_clr = { 0x3028, 5, 5, 0, 1 },
1255 				.idrise_det_en	= { 0x3020, 4, 4, 0, 1 },
1256 				.idrise_det_st	= { 0x3024, 4, 4, 0, 1 },
1257 				.idrise_det_clr = { 0x3028, 4, 4, 0, 1 },
1258 				.ls_det_en	= { 0x3020, 0, 0, 0, 1 },
1259 				.ls_det_st	= { 0x3024, 0, 0, 0, 1 },
1260 				.ls_det_clr	= { 0x3028, 0, 0, 0, 1 },
1261 				.utmi_avalid	= { 0x0120, 10, 10, 0, 1 },
1262 				.utmi_bvalid	= { 0x0120, 9, 9, 0, 1 },
1263 				.utmi_iddig	= { 0x0120, 6, 6, 0, 1 },
1264 				.utmi_ls	= { 0x0120, 5, 4, 0, 1 },
1265 				.vbus_det_en	= { 0x001c, 15, 15, 1, 0 },
1266 			},
1267 			[USB2PHY_PORT_HOST] = {
1268 				.phy_sus	= { 0x0104, 8, 0, 0, 0x1d1 },
1269 				.ls_det_en	= { 0x3020, 1, 1, 0, 1 },
1270 				.ls_det_st	= { 0x3024, 1, 1, 0, 1 },
1271 				.ls_det_clr	= { 0x3028, 1, 1, 0, 1 },
1272 				.utmi_ls	= { 0x120, 17, 16, 0, 1 },
1273 				.utmi_hstdet	= { 0x120, 19, 19, 0, 1 }
1274 			}
1275 		},
1276 		.chg_det = {
1277 			.opmode		= { 0x0100, 3, 0, 5, 1 },
1278 			.cp_det		= { 0x0120, 24, 24, 0, 1 },
1279 			.dcp_det	= { 0x0120, 23, 23, 0, 1 },
1280 			.dp_det		= { 0x0120, 25, 25, 0, 1 },
1281 			.idm_sink_en	= { 0x0108, 8, 8, 0, 1 },
1282 			.idp_sink_en	= { 0x0108, 7, 7, 0, 1 },
1283 			.idp_src_en	= { 0x0108, 9, 9, 0, 1 },
1284 			.rdm_pdwn_en	= { 0x0108, 10, 10, 0, 1 },
1285 			.vdm_src_en	= { 0x0108, 12, 12, 0, 1 },
1286 			.vdp_src_en	= { 0x0108, 11, 11, 0, 1 },
1287 		},
1288 	},
1289 	{ /* sentinel */ }
1290 };
1291 
1292 static const struct rockchip_usb2phy_cfg rk3328_phy_cfgs[] = {
1293 	{
1294 		.reg = 0x100,
1295 		.num_ports	= 2,
1296 		.phy_tuning = rk3328_usb2phy_tuning,
1297 		.clkout_ctl	= { 0x108, 4, 4, 1, 0 },
1298 		.port_cfgs	= {
1299 			[USB2PHY_PORT_OTG] = {
1300 				.phy_sus	= { 0x0100, 8, 0, 0, 0x1d1 },
1301 				.bvalid_det_en	= { 0x0110, 2, 2, 0, 1 },
1302 				.bvalid_det_st	= { 0x0114, 2, 2, 0, 1 },
1303 				.bvalid_det_clr = { 0x0118, 2, 2, 0, 1 },
1304 				.iddig_output	= { 0x0100, 10, 10, 0, 1 },
1305 				.iddig_en	= { 0x0100, 9, 9, 0, 1 },
1306 				.idfall_det_en	= { 0x0110, 5, 5, 0, 1 },
1307 				.idfall_det_st	= { 0x0114, 5, 5, 0, 1 },
1308 				.idfall_det_clr = { 0x0118, 5, 5, 0, 1 },
1309 				.idrise_det_en	= { 0x0110, 4, 4, 0, 1 },
1310 				.idrise_det_st	= { 0x0114, 4, 4, 0, 1 },
1311 				.idrise_det_clr = { 0x0118, 4, 4, 0, 1 },
1312 				.ls_det_en	= { 0x0110, 0, 0, 0, 1 },
1313 				.ls_det_st	= { 0x0114, 0, 0, 0, 1 },
1314 				.ls_det_clr	= { 0x0118, 0, 0, 0, 1 },
1315 				.utmi_avalid	= { 0x0120, 10, 10, 0, 1 },
1316 				.utmi_bvalid	= { 0x0120, 9, 9, 0, 1 },
1317 				.utmi_iddig	= { 0x0120, 6, 6, 0, 1 },
1318 				.utmi_ls	= { 0x0120, 5, 4, 0, 1 },
1319 				.vbus_det_en	= { 0x001c, 15, 15, 1, 0 },
1320 			},
1321 			[USB2PHY_PORT_HOST] = {
1322 				.phy_sus	= { 0x104, 8, 0, 0, 0x1d1 },
1323 				.ls_det_en	= { 0x110, 1, 1, 0, 1 },
1324 				.ls_det_st	= { 0x114, 1, 1, 0, 1 },
1325 				.ls_det_clr	= { 0x118, 1, 1, 0, 1 },
1326 				.utmi_ls	= { 0x120, 17, 16, 0, 1 },
1327 				.utmi_hstdet	= { 0x120, 19, 19, 0, 1 }
1328 			}
1329 		},
1330 		.chg_det = {
1331 			.opmode		= { 0x0100, 3, 0, 5, 1 },
1332 			.cp_det		= { 0x0120, 24, 24, 0, 1 },
1333 			.dcp_det	= { 0x0120, 23, 23, 0, 1 },
1334 			.dp_det		= { 0x0120, 25, 25, 0, 1 },
1335 			.idm_sink_en	= { 0x0108, 8, 8, 0, 1 },
1336 			.idp_sink_en	= { 0x0108, 7, 7, 0, 1 },
1337 			.idp_src_en	= { 0x0108, 9, 9, 0, 1 },
1338 			.rdm_pdwn_en	= { 0x0108, 10, 10, 0, 1 },
1339 			.vdm_src_en	= { 0x0108, 12, 12, 0, 1 },
1340 			.vdp_src_en	= { 0x0108, 11, 11, 0, 1 },
1341 		},
1342 	},
1343 	{ /* sentinel */ }
1344 };
1345 
1346 static const struct rockchip_usb2phy_cfg rk3368_phy_cfgs[] = {
1347 	{
1348 		.reg = 0x700,
1349 		.num_ports	= 2,
1350 		.clkout_ctl	= { 0x0724, 15, 15, 1, 0 },
1351 		.port_cfgs	= {
1352 			[USB2PHY_PORT_OTG] = {
1353 				.phy_sus	= { 0x0700, 8, 0, 0, 0x1d1 },
1354 				.bvalid_det_en	= { 0x0680, 3, 3, 0, 1 },
1355 				.bvalid_det_st	= { 0x0690, 3, 3, 0, 1 },
1356 				.bvalid_det_clr = { 0x06a0, 3, 3, 0, 1 },
1357 				.ls_det_en	= { 0x0680, 2, 2, 0, 1 },
1358 				.ls_det_st	= { 0x0690, 2, 2, 0, 1 },
1359 				.ls_det_clr	= { 0x06a0, 2, 2, 0, 1 },
1360 				.utmi_bvalid	= { 0x04bc, 23, 23, 0, 1 },
1361 				.utmi_ls	= { 0x04bc, 25, 24, 0, 1 },
1362 			},
1363 			[USB2PHY_PORT_HOST] = {
1364 				.phy_sus	= { 0x0728, 8, 0, 0, 0x1d1 },
1365 				.ls_det_en	= { 0x0680, 4, 4, 0, 1 },
1366 				.ls_det_st	= { 0x0690, 4, 4, 0, 1 },
1367 				.ls_det_clr	= { 0x06a0, 4, 4, 0, 1 }
1368 			}
1369 		},
1370 		.chg_det = {
1371 			.opmode		= { 0x0700, 3, 0, 5, 1 },
1372 			.cp_det		= { 0x04b8, 30, 30, 0, 1 },
1373 			.dcp_det	= { 0x04b8, 29, 29, 0, 1 },
1374 			.dp_det		= { 0x04b8, 31, 31, 0, 1 },
1375 			.idm_sink_en	= { 0x0718, 8, 8, 0, 1 },
1376 			.idp_sink_en	= { 0x0718, 7, 7, 0, 1 },
1377 			.idp_src_en	= { 0x0718, 9, 9, 0, 1 },
1378 			.rdm_pdwn_en	= { 0x0718, 10, 10, 0, 1 },
1379 			.vdm_src_en	= { 0x0718, 12, 12, 0, 1 },
1380 			.vdp_src_en	= { 0x0718, 11, 11, 0, 1 },
1381 		},
1382 	},
1383 	{ /* sentinel */ }
1384 };
1385 
1386 static const struct rockchip_usb2phy_cfg rk3399_phy_cfgs[] = {
1387 	{
1388 		.reg		= 0xe450,
1389 		.num_ports	= 2,
1390 		.clkout_ctl	= { 0xe450, 4, 4, 1, 0 },
1391 		.port_cfgs	= {
1392 			[USB2PHY_PORT_OTG] = {
1393 				.phy_sus = { 0xe454, 8, 0, 0x052, 0x1d1 },
1394 				.bvalid_det_en	= { 0xe3c0, 3, 3, 0, 1 },
1395 				.bvalid_det_st	= { 0xe3e0, 3, 3, 0, 1 },
1396 				.bvalid_det_clr	= { 0xe3d0, 3, 3, 0, 1 },
1397 				.idfall_det_en	= { 0xe3c0, 5, 5, 0, 1 },
1398 				.idfall_det_st	= { 0xe3e0, 5, 5, 0, 1 },
1399 				.idfall_det_clr	= { 0xe3d0, 5, 5, 0, 1 },
1400 				.idrise_det_en	= { 0xe3c0, 4, 4, 0, 1 },
1401 				.idrise_det_st	= { 0xe3e0, 4, 4, 0, 1 },
1402 				.idrise_det_clr	= { 0xe3d0, 4, 4, 0, 1 },
1403 				.ls_det_en	= { 0xe3c0, 2, 2, 0, 1 },
1404 				.ls_det_st	= { 0xe3e0, 2, 2, 0, 1 },
1405 				.ls_det_clr	= { 0xe3d0, 2, 2, 0, 1 },
1406 				.utmi_avalid	= { 0xe2ac, 7, 7, 0, 1 },
1407 				.utmi_bvalid	= { 0xe2ac, 12, 12, 0, 1 },
1408 				.utmi_iddig	= { 0xe2ac, 8, 8, 0, 1 },
1409 				.utmi_ls	= { 0xe2ac, 14, 13, 0, 1 },
1410 				.vbus_det_en    = { 0x449c, 15, 15, 1, 0 },
1411 			},
1412 			[USB2PHY_PORT_HOST] = {
1413 				.phy_sus	= { 0xe458, 1, 0, 0x2, 0x1 },
1414 				.ls_det_en	= { 0xe3c0, 6, 6, 0, 1 },
1415 				.ls_det_st	= { 0xe3e0, 6, 6, 0, 1 },
1416 				.ls_det_clr	= { 0xe3d0, 6, 6, 0, 1 },
1417 				.utmi_ls	= { 0xe2ac, 22, 21, 0, 1 },
1418 				.utmi_hstdet	= { 0xe2ac, 23, 23, 0, 1 }
1419 			}
1420 		},
1421 		.chg_det = {
1422 			.opmode		= { 0xe454, 3, 0, 5, 1 },
1423 			.cp_det		= { 0xe2ac, 2, 2, 0, 1 },
1424 			.dcp_det	= { 0xe2ac, 1, 1, 0, 1 },
1425 			.dp_det		= { 0xe2ac, 0, 0, 0, 1 },
1426 			.idm_sink_en	= { 0xe450, 8, 8, 0, 1 },
1427 			.idp_sink_en	= { 0xe450, 7, 7, 0, 1 },
1428 			.idp_src_en	= { 0xe450, 9, 9, 0, 1 },
1429 			.rdm_pdwn_en	= { 0xe450, 10, 10, 0, 1 },
1430 			.vdm_src_en	= { 0xe450, 12, 12, 0, 1 },
1431 			.vdp_src_en	= { 0xe450, 11, 11, 0, 1 },
1432 		},
1433 	},
1434 	{
1435 		.reg		= 0xe460,
1436 		.num_ports	= 2,
1437 		.clkout_ctl	= { 0xe460, 4, 4, 1, 0 },
1438 		.port_cfgs	= {
1439 			[USB2PHY_PORT_OTG] = {
1440 				.phy_sus = { 0xe464, 8, 0, 0x052, 0x1d1 },
1441 				.bvalid_det_en  = { 0xe3c0, 8, 8, 0, 1 },
1442 				.bvalid_det_st  = { 0xe3e0, 8, 8, 0, 1 },
1443 				.bvalid_det_clr = { 0xe3d0, 8, 8, 0, 1 },
1444 				.idfall_det_en	= { 0xe3c0, 10, 10, 0, 1 },
1445 				.idfall_det_st	= { 0xe3e0, 10, 10, 0, 1 },
1446 				.idfall_det_clr	= { 0xe3d0, 10, 10, 0, 1 },
1447 				.idrise_det_en	= { 0xe3c0, 9, 9, 0, 1 },
1448 				.idrise_det_st	= { 0xe3e0, 9, 9, 0, 1 },
1449 				.idrise_det_clr	= { 0xe3d0, 9, 9, 0, 1 },
1450 				.ls_det_en	= { 0xe3c0, 7, 7, 0, 1 },
1451 				.ls_det_st	= { 0xe3e0, 7, 7, 0, 1 },
1452 				.ls_det_clr	= { 0xe3d0, 7, 7, 0, 1 },
1453 				.utmi_avalid	= { 0xe2ac, 10, 10, 0, 1 },
1454 				.utmi_bvalid    = { 0xe2ac, 16, 16, 0, 1 },
1455 				.utmi_iddig	= { 0xe2ac, 11, 11, 0, 1 },
1456 				.utmi_ls	= { 0xe2ac, 18, 17, 0, 1 },
1457 				.vbus_det_en    = { 0x451c, 15, 15, 1, 0 },
1458 			},
1459 			[USB2PHY_PORT_HOST] = {
1460 				.phy_sus	= { 0xe468, 1, 0, 0x2, 0x1 },
1461 				.ls_det_en	= { 0xe3c0, 11, 11, 0, 1 },
1462 				.ls_det_st	= { 0xe3e0, 11, 11, 0, 1 },
1463 				.ls_det_clr	= { 0xe3d0, 11, 11, 0, 1 },
1464 				.utmi_ls	= { 0xe2ac, 26, 25, 0, 1 },
1465 				.utmi_hstdet	= { 0xe2ac, 27, 27, 0, 1 }
1466 			}
1467 		},
1468 		.chg_det = {
1469 			.opmode		= { 0xe464, 3, 0, 5, 1 },
1470 			.cp_det		= { 0xe2ac, 5, 5, 0, 1 },
1471 			.dcp_det	= { 0xe2ac, 4, 4, 0, 1 },
1472 			.dp_det		= { 0xe2ac, 3, 3, 0, 1 },
1473 			.idm_sink_en	= { 0xe460, 8, 8, 0, 1 },
1474 			.idp_sink_en	= { 0xe460, 7, 7, 0, 1 },
1475 			.idp_src_en	= { 0xe460, 9, 9, 0, 1 },
1476 			.rdm_pdwn_en	= { 0xe460, 10, 10, 0, 1 },
1477 			.vdm_src_en	= { 0xe460, 12, 12, 0, 1 },
1478 			.vdp_src_en	= { 0xe460, 11, 11, 0, 1 },
1479 		},
1480 	},
1481 	{ /* sentinel */ }
1482 };
1483 
1484 static const struct rockchip_usb2phy_cfg rv1106_phy_cfgs[] = {
1485 	{
1486 		.reg = 0xff3e0000,
1487 		.num_ports	= 1,
1488 		.phy_tuning	= rv1106_usb2phy_tuning,
1489 		.clkout_ctl	= { 0x0058, 4, 4, 1, 0 },
1490 		.port_cfgs	= {
1491 			[USB2PHY_PORT_OTG] = {
1492 				.phy_sus	= { 0x0050, 8, 0, 0, 0x1d1 },
1493 				.bvalid_det_en	= { 0x0100, 2, 2, 0, 1 },
1494 				.bvalid_det_st	= { 0x0104, 2, 2, 0, 1 },
1495 				.bvalid_det_clr = { 0x0108, 2, 2, 0, 1 },
1496 				.iddig_output	= { 0x0050, 10, 10, 0, 1 },
1497 				.iddig_en	= { 0x0050, 9, 9, 0, 1 },
1498 				.idfall_det_en	= { 0x0100, 5, 5, 0, 1 },
1499 				.idfall_det_st	= { 0x0104, 5, 5, 0, 1 },
1500 				.idfall_det_clr = { 0x0108, 5, 5, 0, 1 },
1501 				.idrise_det_en	= { 0x0100, 4, 4, 0, 1 },
1502 				.idrise_det_st	= { 0x0104, 4, 4, 0, 1 },
1503 				.idrise_det_clr = { 0x0108, 4, 4, 0, 1 },
1504 				.ls_det_en	= { 0x0100, 0, 0, 0, 1 },
1505 				.ls_det_st	= { 0x0104, 0, 0, 0, 1 },
1506 				.ls_det_clr	= { 0x0108, 0, 0, 0, 1 },
1507 				.utmi_avalid	= { 0x0060, 10, 10, 0, 1 },
1508 				.utmi_bvalid	= { 0x0060, 9, 9, 0, 1 },
1509 				.utmi_iddig	= { 0x0060, 6, 6, 0, 1 },
1510 				.utmi_ls	= { 0x0060, 5, 4, 0, 1 },
1511 			},
1512 		},
1513 		.chg_det = {
1514 			.opmode	= { 0x0050, 3, 0, 5, 1 },
1515 			.cp_det		= { 0x0060, 13, 13, 0, 1 },
1516 			.dcp_det	= { 0x0060, 12, 12, 0, 1 },
1517 			.dp_det		= { 0x0060, 14, 14, 0, 1 },
1518 			.idm_sink_en	= { 0x0058, 8, 8, 0, 1 },
1519 			.idp_sink_en	= { 0x0058, 7, 7, 0, 1 },
1520 			.idp_src_en	= { 0x0058, 9, 9, 0, 1 },
1521 			.rdm_pdwn_en	= { 0x0058, 10, 10, 0, 1 },
1522 			.vdm_src_en	= { 0x0058, 12, 12, 0, 1 },
1523 			.vdp_src_en	= { 0x0058, 11, 11, 0, 1 },
1524 		},
1525 	},
1526 	{ /* sentinel */ }
1527 };
1528 
1529 static const struct rockchip_usb2phy_cfg rv1108_phy_cfgs[] = {
1530 	{
1531 		.reg = 0x100,
1532 		.num_ports	= 2,
1533 		.clkout_ctl	= { 0x108, 4, 4, 1, 0 },
1534 		.port_cfgs	= {
1535 			[USB2PHY_PORT_OTG] = {
1536 				.phy_sus	= { 0x0ffa0100, 8, 0, 0, 0x1d1 },
1537 				.bvalid_det_en	= { 0x0680, 3, 3, 0, 1 },
1538 				.bvalid_det_st	= { 0x0690, 3, 3, 0, 1 },
1539 				.bvalid_det_clr = { 0x06a0, 3, 3, 0, 1 },
1540 				.ls_det_en	= { 0x0680, 2, 2, 0, 1 },
1541 				.ls_det_st	= { 0x0690, 2, 2, 0, 1 },
1542 				.ls_det_clr	= { 0x06a0, 2, 2, 0, 1 },
1543 				.utmi_bvalid	= { 0x0804, 10, 10, 0, 1 },
1544 				.utmi_ls	= { 0x0804, 13, 12, 0, 1 },
1545 			},
1546 			[USB2PHY_PORT_HOST] = {
1547 				.phy_sus	= { 0x0ffa0104, 8, 0, 0, 0x1d1 },
1548 				.ls_det_en	= { 0x0680, 4, 4, 0, 1 },
1549 				.ls_det_st	= { 0x0690, 4, 4, 0, 1 },
1550 				.ls_det_clr	= { 0x06a0, 4, 4, 0, 1 },
1551 				.utmi_ls	= { 0x0804, 9, 8, 0, 1 },
1552 				.utmi_hstdet	= { 0x0804, 7, 7, 0, 1 }
1553 			}
1554 		},
1555 		.chg_det = {
1556 			.opmode		= { 0x0ffa0100, 3, 0, 5, 1 },
1557 			.cp_det		= { 0x0804, 1, 1, 0, 1 },
1558 			.dcp_det	= { 0x0804, 0, 0, 0, 1 },
1559 			.dp_det		= { 0x0804, 2, 2, 0, 1 },
1560 			.idm_sink_en	= { 0x0ffa0108, 8, 8, 0, 1 },
1561 			.idp_sink_en	= { 0x0ffa0108, 7, 7, 0, 1 },
1562 			.idp_src_en	= { 0x0ffa0108, 9, 9, 0, 1 },
1563 			.rdm_pdwn_en	= { 0x0ffa0108, 10, 10, 0, 1 },
1564 			.vdm_src_en	= { 0x0ffa0108, 12, 12, 0, 1 },
1565 			.vdp_src_en	= { 0x0ffa0108, 11, 11, 0, 1 },
1566 		},
1567 	},
1568 	{ /* sentinel */ }
1569 };
1570 
1571 static const struct rockchip_usb2phy_cfg rk3506_phy_cfgs[] = {
1572 	{
1573 		.reg = 0xff2b0000,
1574 		.num_ports	= 2,
1575 		.phy_tuning	= rk3506_usb2phy_tuning,
1576 		.port_cfgs	= {
1577 			[USB2PHY_PORT_OTG] = {
1578 				.phy_sus	= { 0x0060, 8, 0, 0, 0x1d1 },
1579 				.bvalid_det_en	= { 0x0150, 2, 2, 0, 1 },
1580 				.bvalid_det_st	= { 0x0154, 2, 2, 0, 1 },
1581 				.bvalid_det_clr = { 0x0158, 2, 2, 0, 1 },
1582 				.iddig_output	= { 0x0060, 10, 10, 0, 1 },
1583 				.iddig_en	= { 0x0060, 9, 9, 0, 1 },
1584 				.idfall_det_en	= { 0x0150, 5, 5, 0, 1 },
1585 				.idfall_det_st	= { 0x0154, 5, 5, 0, 1 },
1586 				.idfall_det_clr = { 0x0158, 5, 5, 0, 1 },
1587 				.idrise_det_en	= { 0x0150, 4, 4, 0, 1 },
1588 				.idrise_det_st	= { 0x0154, 4, 4, 0, 1 },
1589 				.idrise_det_clr = { 0x0158, 4, 4, 0, 1 },
1590 				.ls_det_en	= { 0x0150, 0, 0, 0, 1 },
1591 				.ls_det_st	= { 0x0154, 0, 0, 0, 1 },
1592 				.ls_det_clr	= { 0x0158, 0, 0, 0, 1 },
1593 				.utmi_avalid	= { 0x0118, 1, 1, 0, 1 },
1594 				.utmi_bvalid	= { 0x0118, 0, 0, 0, 1 },
1595 				.utmi_iddig	= { 0x0118, 6, 6, 0, 1 },
1596 				.utmi_ls	= { 0x0118, 5, 4, 0, 1 },
1597 			},
1598 			[USB2PHY_PORT_HOST] = {
1599 				.phy_sus	= { 0x0070, 8, 0, 0x1d2, 0x1d1 },
1600 				.ls_det_en	= { 0x0170, 0, 0, 0, 1 },
1601 				.ls_det_st	= { 0x0174, 0, 0, 0, 1 },
1602 				.ls_det_clr	= { 0x0178, 0, 0, 0, 1 },
1603 				.utmi_ls	= { 0x0118, 13, 12, 0, 1 },
1604 				.utmi_hstdet	= { 0x0118, 15, 15, 0, 1 }
1605 			}
1606 		},
1607 		.chg_det = {
1608 			.opmode		= { 0x0060, 3, 0, 5, 1 },
1609 			.cp_det		= { 0x0118, 19, 19, 0, 1 },
1610 			.dcp_det	= { 0x0118, 18, 18, 0, 1 },
1611 			.dp_det		= { 0x0118, 20, 20, 0, 1 },
1612 			.idm_sink_en	= { 0x006c, 1, 1, 0, 1 },
1613 			.idp_sink_en	= { 0x006c, 0, 0, 0, 1 },
1614 			.idp_src_en	= { 0x006c, 2, 2, 0, 1 },
1615 			.rdm_pdwn_en	= { 0x006c, 3, 3, 0, 1 },
1616 			.vdm_src_en	= { 0x006c, 5, 5, 0, 1 },
1617 			.vdp_src_en	= { 0x006c, 4, 4, 0, 1 },
1618 		},
1619 	}
1620 };
1621 
1622 static const struct rockchip_usb2phy_cfg rk3528_phy_cfgs[] = {
1623 	{
1624 		.reg = 0xffdf0000,
1625 		.num_ports	= 2,
1626 		.phy_tuning	= rk3528_usb2phy_tuning,
1627 		.port_cfgs	= {
1628 			[USB2PHY_PORT_OTG] = {
1629 				.phy_sus	= { 0x6004c, 8, 0, 0, 0x1d1 },
1630 				.bvalid_det_en	= { 0x60074, 2, 2, 0, 1 },
1631 				.bvalid_det_st	= { 0x60078, 2, 2, 0, 1 },
1632 				.bvalid_det_clr = { 0x6007c, 2, 2, 0, 1 },
1633 				.iddig_output	= { 0x6004c, 10, 10, 0, 1 },
1634 				.iddig_en	= { 0x6004c, 9, 9, 0, 1 },
1635 				.idfall_det_en	= { 0x60074, 5, 5, 0, 1 },
1636 				.idfall_det_st	= { 0x60078, 5, 5, 0, 1 },
1637 				.idfall_det_clr = { 0x6007c, 5, 5, 0, 1 },
1638 				.idrise_det_en	= { 0x60074, 4, 4, 0, 1 },
1639 				.idrise_det_st	= { 0x60078, 4, 4, 0, 1 },
1640 				.idrise_det_clr = { 0x6007c, 4, 4, 0, 1 },
1641 				.ls_det_en	= { 0x60074, 0, 0, 0, 1 },
1642 				.ls_det_st	= { 0x60078, 0, 0, 0, 1 },
1643 				.ls_det_clr	= { 0x6007c, 0, 0, 0, 1 },
1644 				.utmi_avalid	= { 0x6006c, 1, 1, 0, 1 },
1645 				.utmi_bvalid	= { 0x6006c, 0, 0, 0, 1 },
1646 				.utmi_iddig	= { 0x6006c, 6, 6, 0, 1 },
1647 				.utmi_ls	= { 0x6006c, 5, 4, 0, 1 },
1648 			},
1649 			[USB2PHY_PORT_HOST] = {
1650 				.phy_sus	= { 0x6005c, 8, 0, 0x1d2, 0x1d1 },
1651 				.ls_det_en	= { 0x60090, 0, 0, 0, 1 },
1652 				.ls_det_st	= { 0x60094, 0, 0, 0, 1 },
1653 				.ls_det_clr	= { 0x60098, 0, 0, 0, 1 },
1654 				.utmi_ls	= { 0x6006c, 13, 12, 0, 1 },
1655 				.utmi_hstdet	= { 0x6006c, 15, 15, 0, 1 }
1656 			}
1657 		},
1658 		.chg_det = {
1659 			.opmode		= { 0x6004c, 3, 0, 5, 1 },
1660 			.cp_det		= { 0x6006c, 19, 19, 0, 1 },
1661 			.dcp_det	= { 0x6006c, 18, 18, 0, 1 },
1662 			.dp_det		= { 0x6006c, 20, 20, 0, 1 },
1663 			.idm_sink_en	= { 0x60058, 1, 1, 0, 1 },
1664 			.idp_sink_en	= { 0x60058, 0, 0, 0, 1 },
1665 			.idp_src_en	= { 0x60058, 2, 2, 0, 1 },
1666 			.rdm_pdwn_en	= { 0x60058, 3, 3, 0, 1 },
1667 			.vdm_src_en	= { 0x60058, 5, 5, 0, 1 },
1668 			.vdp_src_en	= { 0x60058, 4, 4, 0, 1 },
1669 		},
1670 	}
1671 };
1672 
1673 static const struct rockchip_usb2phy_cfg rk3562_phy_cfgs[] = {
1674 	{
1675 		.reg = 0xff740000,
1676 		.num_ports	= 2,
1677 		.phy_tuning	= rk3562_usb2phy_tuning,
1678 		.clkout_ctl	= { 0x0108, 4, 4, 1, 0 },
1679 		.port_cfgs	= {
1680 			[USB2PHY_PORT_OTG] = {
1681 				.phy_sus	= { 0x0100, 8, 0, 0, 0x1d1 },
1682 				.bvalid_det_en	= { 0x0110, 2, 2, 0, 1 },
1683 				.bvalid_det_st	= { 0x0114, 2, 2, 0, 1 },
1684 				.bvalid_det_clr = { 0x0118, 2, 2, 0, 1 },
1685 				.iddig_output	= { 0x0100, 10, 10, 0, 1 },
1686 				.iddig_en	= { 0x0100, 9, 9, 0, 1 },
1687 				.idfall_det_en	= { 0x0110, 5, 5, 0, 1 },
1688 				.idfall_det_st	= { 0x0114, 5, 5, 0, 1 },
1689 				.idfall_det_clr = { 0x0118, 5, 5, 0, 1 },
1690 				.idrise_det_en	= { 0x0110, 4, 4, 0, 1 },
1691 				.idrise_det_st	= { 0x0114, 4, 4, 0, 1 },
1692 				.idrise_det_clr = { 0x0118, 4, 4, 0, 1 },
1693 				.ls_det_en	= { 0x0110, 0, 0, 0, 1 },
1694 				.ls_det_st	= { 0x0114, 0, 0, 0, 1 },
1695 				.ls_det_clr	= { 0x0118, 0, 0, 0, 1 },
1696 				.utmi_avalid	= { 0x0120, 10, 10, 0, 1 },
1697 				.utmi_bvalid	= { 0x0120, 9, 9, 0, 1 },
1698 				.utmi_iddig	= { 0x0120, 6, 6, 0, 1 },
1699 				.utmi_ls	= { 0x0120, 5, 4, 0, 1 },
1700 			},
1701 			[USB2PHY_PORT_HOST] = {
1702 				.phy_sus	= { 0x0104, 8, 0, 0x1d2, 0x1d1 },
1703 				.ls_det_en	= { 0x0110, 1, 1, 0, 1 },
1704 				.ls_det_st	= { 0x0114, 1, 1, 0, 1 },
1705 				.ls_det_clr	= { 0x0118, 1, 1, 0, 1 },
1706 				.utmi_ls	= { 0x0120, 17, 16, 0, 1 },
1707 				.utmi_hstdet	= { 0x0120, 19, 19, 0, 1 }
1708 			}
1709 		},
1710 		.chg_det = {
1711 			.opmode		= { 0x0100, 3, 0, 5, 1 },
1712 			.cp_det		= { 0x0120, 24, 24, 0, 1 },
1713 			.dcp_det	= { 0x0120, 23, 23, 0, 1 },
1714 			.dp_det		= { 0x0120, 25, 25, 0, 1 },
1715 			.idm_sink_en	= { 0x0108, 8, 8, 0, 1 },
1716 			.idp_sink_en	= { 0x0108, 7, 7, 0, 1 },
1717 			.idp_src_en	= { 0x0108, 9, 9, 0, 1 },
1718 			.rdm_pdwn_en	= { 0x0108, 10, 10, 0, 1 },
1719 			.vdm_src_en	= { 0x0108, 12, 12, 0, 1 },
1720 			.vdp_src_en	= { 0x0108, 11, 11, 0, 1 },
1721 		},
1722 	},
1723 	{ /* sentinel */ }
1724 };
1725 
1726 static const struct rockchip_usb2phy_cfg rk3568_phy_cfgs[] = {
1727 	{
1728 		.reg = 0xfe8a0000,
1729 		.num_ports	= 2,
1730 		.clkout_ctl	= { 0x0008, 4, 4, 1, 0 },
1731 		.port_cfgs	= {
1732 			[USB2PHY_PORT_OTG] = {
1733 				.phy_sus	= { 0x0000, 8, 0, 0x052, 0x1d1 },
1734 				.bvalid_det_en	= { 0x0080, 2, 2, 0, 1 },
1735 				.bvalid_det_st	= { 0x0084, 2, 2, 0, 1 },
1736 				.bvalid_det_clr = { 0x0088, 2, 2, 0, 1 },
1737 				.iddig_output	= { 0x0000, 10, 10, 0, 1 },
1738 				.iddig_en	= { 0x0000, 9, 9, 0, 1 },
1739 				.idfall_det_en	= { 0x0080, 5, 5, 0, 1 },
1740 				.idfall_det_st	= { 0x0084, 5, 5, 0, 1 },
1741 				.idfall_det_clr = { 0x0088, 5, 5, 0, 1 },
1742 				.idrise_det_en	= { 0x0080, 4, 4, 0, 1 },
1743 				.idrise_det_st	= { 0x0084, 4, 4, 0, 1 },
1744 				.idrise_det_clr = { 0x0088, 4, 4, 0, 1 },
1745 				.ls_det_en	= { 0x0080, 0, 0, 0, 1 },
1746 				.ls_det_st	= { 0x0084, 0, 0, 0, 1 },
1747 				.ls_det_clr	= { 0x0088, 0, 0, 0, 1 },
1748 				.utmi_avalid	= { 0x00c0, 10, 10, 0, 1 },
1749 				.utmi_bvalid	= { 0x00c0, 9, 9, 0, 1 },
1750 				.utmi_iddig	= { 0x00c0, 6, 6, 0, 1 },
1751 				.utmi_ls	= { 0x00c0, 5, 4, 0, 1 },
1752 			},
1753 			[USB2PHY_PORT_HOST] = {
1754 				.phy_sus	= { 0x0004, 8, 0, 0x1d2, 0x1d1 },
1755 				.ls_det_en	= { 0x0080, 1, 1, 0, 1 },
1756 				.ls_det_st	= { 0x0084, 1, 1, 0, 1 },
1757 				.ls_det_clr	= { 0x0088, 1, 1, 0, 1 },
1758 				.utmi_ls	= { 0x00c0, 17, 16, 0, 1 },
1759 				.utmi_hstdet	= { 0x00c0, 19, 19, 0, 1 }
1760 			}
1761 		},
1762 		.chg_det = {
1763 			.opmode		= { 0x0000, 3, 0, 5, 1 },
1764 			.cp_det		= { 0x00c0, 24, 24, 0, 1 },
1765 			.dcp_det	= { 0x00c0, 23, 23, 0, 1 },
1766 			.dp_det		= { 0x00c0, 25, 25, 0, 1 },
1767 			.idm_sink_en	= { 0x0008, 8, 8, 0, 1 },
1768 			.idp_sink_en	= { 0x0008, 7, 7, 0, 1 },
1769 			.idp_src_en	= { 0x0008, 9, 9, 0, 1 },
1770 			.rdm_pdwn_en	= { 0x0008, 10, 10, 0, 1 },
1771 			.vdm_src_en	= { 0x0008, 12, 12, 0, 1 },
1772 			.vdp_src_en	= { 0x0008, 11, 11, 0, 1 },
1773 		},
1774 	},
1775 	{
1776 		.reg = 0xfe8b0000,
1777 		.num_ports	= 2,
1778 		.clkout_ctl	= { 0x0008, 4, 4, 1, 0 },
1779 		.port_cfgs	= {
1780 			[USB2PHY_PORT_OTG] = {
1781 				.phy_sus	= { 0x0000, 8, 0, 0x1d2, 0x1d1 },
1782 				.ls_det_en	= { 0x0080, 0, 0, 0, 1 },
1783 				.ls_det_st	= { 0x0084, 0, 0, 0, 1 },
1784 				.ls_det_clr	= { 0x0088, 0, 0, 0, 1 },
1785 				.utmi_ls	= { 0x00c0, 5, 4, 0, 1 },
1786 				.utmi_hstdet	= { 0x00c0, 7, 7, 0, 1 }
1787 			},
1788 			[USB2PHY_PORT_HOST] = {
1789 				.phy_sus	= { 0x0004, 8, 0, 0x1d2, 0x1d1 },
1790 				.ls_det_en	= { 0x0080, 1, 1, 0, 1 },
1791 				.ls_det_st	= { 0x0084, 1, 1, 0, 1 },
1792 				.ls_det_clr	= { 0x0088, 1, 1, 0, 1 },
1793 				.utmi_ls	= { 0x00c0, 17, 16, 0, 1 },
1794 				.utmi_hstdet	= { 0x00c0, 19, 19, 0, 1 }
1795 			}
1796 		},
1797 	},
1798 	{ /* sentinel */ }
1799 };
1800 
1801 static const struct rockchip_usb2phy_cfg rk3576_phy_cfgs[] = {
1802 	{
1803 		.reg = 0x0000,
1804 		.num_ports	= 1,
1805 		.phy_tuning	= rk3576_usb2phy_tuning,
1806 		.clkout_ctl	= { 0x0008, 0, 0, 1, 0 },
1807 		.port_cfgs	= {
1808 			[USB2PHY_PORT_OTG] = {
1809 				.phy_sus	= { 0x0000, 8, 0, 0, 0x1d1 },
1810 				.ls_det_en	= { 0x00c0, 0, 0, 0, 1 },
1811 				.ls_det_st	= { 0x00c4, 0, 0, 0, 1 },
1812 				.ls_det_clr	= { 0x00c8, 0, 0, 0, 1 },
1813 				.utmi_avalid	= { 0x0080, 1, 1, 0, 1 },
1814 				.utmi_bvalid	= { 0x0080, 0, 0, 0, 1 },
1815 				.utmi_iddig	= { 0x0080, 6, 6, 0, 1 },
1816 				.utmi_ls	= { 0x0080, 5, 4, 0, 1 },
1817 			}
1818 		},
1819 		.chg_det = {
1820 			.opmode		= { 0x0000, 8, 0, 0x055, 0x001 },
1821 			.cp_det		= { 0x0080, 8, 8, 0, 1 },
1822 			.dcp_det	= { 0x0080, 8, 8, 0, 1 },
1823 			.dp_det		= { 0x0080, 9, 9, 1, 0 },
1824 			.idm_sink_en	= { 0x0010, 5, 5, 1, 0 },
1825 			.idp_sink_en	= { 0x0010, 5, 5, 0, 1 },
1826 			.idp_src_en	= { 0x0010, 14, 14, 0, 1 },
1827 			.rdm_pdwn_en	= { 0x0010, 14, 14, 0, 1 },
1828 			.vdm_src_en	= { 0x0010, 7, 6, 0, 3 },
1829 			.vdp_src_en	= { 0x0010, 7, 6, 0, 3 },
1830 		},
1831 	},
1832 	{
1833 		.reg = 0x2000,
1834 		.num_ports	= 1,
1835 		.phy_tuning	= rk3576_usb2phy_tuning,
1836 		.clkout_ctl	= { 0x2008, 0, 0, 1, 0 },
1837 		.port_cfgs	= {
1838 			[USB2PHY_PORT_OTG] = {
1839 				.phy_sus	= { 0x2000, 8, 0, 0, 0x1d1 },
1840 				.ls_det_en	= { 0x20c0, 0, 0, 0, 1 },
1841 				.ls_det_st	= { 0x20c4, 0, 0, 0, 1 },
1842 				.ls_det_clr	= { 0x20c8, 0, 0, 0, 1 },
1843 				.utmi_avalid	= { 0x2080, 1, 1, 0, 1 },
1844 				.utmi_bvalid	= { 0x2080, 0, 0, 0, 1 },
1845 				.utmi_iddig	= { 0x2080, 6, 6, 0, 1 },
1846 				.utmi_ls	= { 0x2080, 5, 4, 0, 1 },
1847 			}
1848 		},
1849 	},
1850 	{ /* sentinel */ }
1851 };
1852 
1853 static const struct rockchip_usb2phy_cfg rk3588_phy_cfgs[] = {
1854 	{
1855 		.reg = 0x0000,
1856 		.num_ports	= 1,
1857 		.phy_tuning	= rk3588_usb2phy_tuning,
1858 		.clkout_ctl	= { 0x0000, 0, 0, 1, 0 },
1859 		.port_cfgs	= {
1860 			[USB2PHY_PORT_OTG] = {
1861 				.phy_sus	= { 0x000c, 11, 11, 0, 1 },
1862 				.ls_det_en	= { 0x0080, 0, 0, 0, 1 },
1863 				.ls_det_st	= { 0x0084, 0, 0, 0, 1 },
1864 				.ls_det_clr	= { 0x0088, 0, 0, 0, 1 },
1865 				.utmi_avalid	= { 0x00c0, 7, 7, 0, 1 },
1866 				.utmi_bvalid	= { 0x00c0, 6, 6, 0, 1 },
1867 				.utmi_iddig	= { 0x00c0, 5, 5, 0, 1 },
1868 				.utmi_ls	= { 0x00c0, 10, 9, 0, 1 },
1869 			}
1870 		},
1871 		.chg_det = {
1872 			.opmode		= { 0x0008, 2, 2, 1, 0 },
1873 			.cp_det		= { 0x00c0, 0, 0, 0, 1 },
1874 			.dcp_det	= { 0x00c0, 0, 0, 0, 1 },
1875 			.dp_det		= { 0x00c0, 1, 1, 1, 0 },
1876 			.idm_sink_en	= { 0x0008, 5, 5, 1, 0 },
1877 			.idp_sink_en	= { 0x0008, 5, 5, 0, 1 },
1878 			.idp_src_en	= { 0x0008, 14, 14, 0, 1 },
1879 			.rdm_pdwn_en	= { 0x0008, 14, 14, 0, 1 },
1880 			.vdm_src_en	= { 0x0008, 7, 6, 0, 3 },
1881 			.vdp_src_en	= { 0x0008, 7, 6, 0, 3 },
1882 		},
1883 	},
1884 	{
1885 		.reg = 0x4000,
1886 		.num_ports	= 1,
1887 		.phy_tuning	= rk3588_usb2phy_tuning,
1888 		.clkout_ctl	= { 0x0000, 0, 0, 1, 0 },
1889 		.port_cfgs	= {
1890 			/* Select suspend control from controller */
1891 			[USB2PHY_PORT_OTG] = {
1892 				.phy_sus	= { 0x000c, 11, 11, 0, 0 },
1893 				.ls_det_en	= { 0x0080, 0, 0, 0, 1 },
1894 				.ls_det_st	= { 0x0084, 0, 0, 0, 1 },
1895 				.ls_det_clr	= { 0x0088, 0, 0, 0, 1 },
1896 				.utmi_ls	= { 0x00c0, 10, 9, 0, 1 },
1897 			}
1898 		},
1899 	},
1900 	{
1901 		.reg = 0x8000,
1902 		.num_ports	= 1,
1903 		.phy_tuning	= rk3588_usb2phy_tuning,
1904 		.clkout_ctl	= { 0x0000, 0, 0, 1, 0 },
1905 		.port_cfgs	= {
1906 			[USB2PHY_PORT_HOST] = {
1907 				.phy_sus	= { 0x0008, 2, 2, 0, 1 },
1908 				.ls_det_en	= { 0x0080, 0, 0, 0, 1 },
1909 				.ls_det_st	= { 0x0084, 0, 0, 0, 1 },
1910 				.ls_det_clr	= { 0x0088, 0, 0, 0, 1 },
1911 				.utmi_ls	= { 0x00c0, 10, 9, 0, 1 },
1912 			}
1913 		},
1914 	},
1915 	{
1916 		.reg = 0xc000,
1917 		.num_ports	= 1,
1918 		.phy_tuning	= rk3588_usb2phy_tuning,
1919 		.clkout_ctl	= { 0x0000, 0, 0, 1, 0 },
1920 		.port_cfgs	= {
1921 			[USB2PHY_PORT_HOST] = {
1922 				.phy_sus	= { 0x0008, 2, 2, 0, 1 },
1923 				.ls_det_en	= { 0x0080, 0, 0, 0, 1 },
1924 				.ls_det_st	= { 0x0084, 0, 0, 0, 1 },
1925 				.ls_det_clr	= { 0x0088, 0, 0, 0, 1 },
1926 				.utmi_ls	= { 0x00c0, 10, 9, 0, 1 },
1927 			}
1928 		},
1929 	},
1930 	{ /* sentinel */ }
1931 };
1932 
1933 static const struct udevice_id rockchip_usb2phy_ids[] = {
1934 #ifdef CONFIG_ROCKCHIP_PX30
1935 	{ .compatible = "rockchip,px30-usb2phy", .data = (ulong)&rk3328_phy_cfgs },
1936 #endif
1937 #ifdef CONFIG_ROCKCHIP_RK1808
1938 	{ .compatible = "rockchip,rk1808-usb2phy", .data = (ulong)&rk1808_phy_cfgs },
1939 #endif
1940 #ifdef CONFIG_ROCKCHIP_RK3036
1941 	{ .compatible = "rockchip,rk3036-usb2phy", .data = (ulong)&rk3036_phy_cfgs },
1942 #endif
1943 #if defined CONFIG_ROCKCHIP_RK3128 || defined CONFIG_ROCKCHIP_RK3126
1944 	{ .compatible = "rockchip,rk3128-usb2phy", .data = (ulong)&rk312x_phy_cfgs },
1945 #endif
1946 #ifdef CONFIG_ROCKCHIP_RK322X
1947 	{ .compatible = "rockchip,rk322x-usb2phy", .data = (ulong)&rk322x_phy_cfgs },
1948 #endif
1949 #ifdef CONFIG_ROCKCHIP_RK3308
1950 	{ .compatible = "rockchip,rk3308-usb2phy", .data = (ulong)&rk3308_phy_cfgs },
1951 #endif
1952 #ifdef CONFIG_ROCKCHIP_RK3328
1953 	{ .compatible = "rockchip,rk3328-usb2phy", .data = (ulong)&rk3328_phy_cfgs },
1954 #endif
1955 #ifdef CONFIG_ROCKCHIP_RK3368
1956 	{ .compatible = "rockchip,rk3368-usb2phy", .data = (ulong)&rk3368_phy_cfgs },
1957 #endif
1958 #ifdef CONFIG_ROCKCHIP_RK3399
1959 	{ .compatible = "rockchip,rk3399-usb2phy", .data = (ulong)&rk3399_phy_cfgs },
1960 #endif
1961 #ifdef CONFIG_ROCKCHIP_RK3506
1962 	{ .compatible = "rockchip,rk3506-usb2phy", .data = (ulong)&rk3506_phy_cfgs },
1963 #endif
1964 #ifdef CONFIG_ROCKCHIP_RK3528
1965 	{ .compatible = "rockchip,rk3528-usb2phy", .data = (ulong)&rk3528_phy_cfgs },
1966 #endif
1967 #ifdef CONFIG_ROCKCHIP_RK3562
1968 	{ .compatible = "rockchip,rk3562-usb2phy", .data = (ulong)&rk3562_phy_cfgs },
1969 #endif
1970 #ifdef CONFIG_ROCKCHIP_RK3568
1971 	{ .compatible = "rockchip,rk3568-usb2phy", .data = (ulong)&rk3568_phy_cfgs },
1972 #endif
1973 #ifdef CONFIG_ROCKCHIP_RK3576
1974 	{ .compatible = "rockchip,rk3576-usb2phy", .data = (ulong)&rk3576_phy_cfgs },
1975 #endif
1976 #ifdef CONFIG_ROCKCHIP_RK3588
1977 	{ .compatible = "rockchip,rk3588-usb2phy", .data = (ulong)&rk3588_phy_cfgs },
1978 #endif
1979 #ifdef CONFIG_ROCKCHIP_RV1106
1980 	{ .compatible = "rockchip,rv1106-usb2phy", .data = (ulong)&rv1106_phy_cfgs },
1981 #endif
1982 #ifdef CONFIG_ROCKCHIP_RV1108
1983 	{ .compatible = "rockchip,rv1108-usb2phy", .data = (ulong)&rv1108_phy_cfgs },
1984 #endif
1985 	{ }
1986 };
1987 
1988 U_BOOT_DRIVER(rockchip_usb2phy_port) = {
1989 	.name		= "rockchip_usb2phy_port",
1990 	.id		= UCLASS_PHY,
1991 	.ops		= &rockchip_usb2phy_ops,
1992 };
1993 
1994 U_BOOT_DRIVER(rockchip_usb2phy) = {
1995 	.name		= "rockchip_usb2phy",
1996 	.id		= UCLASS_PHY,
1997 	.of_match	= rockchip_usb2phy_ids,
1998 	.probe		= rockchip_usb2phy_probe,
1999 	.bind		= rockchip_usb2phy_bind,
2000 	.priv_auto_alloc_size = sizeof(struct rockchip_usb2phy),
2001 };
2002