1f0c40dcdSWu Liang feng /* 2f0c40dcdSWu Liang feng * Copyright 2017 Rockchip Electronics Co., Ltd 3f0c40dcdSWu Liang feng * 4f0c40dcdSWu Liang feng * SPDX-License-Identifier: GPL-2.0+ 5f0c40dcdSWu Liang feng */ 6f0c40dcdSWu Liang feng 7f0c40dcdSWu Liang feng #include <common.h> 8f0c40dcdSWu Liang feng #include <dm.h> 99b3cc842SFrank Wang #include <dm/lists.h> 10f0c40dcdSWu Liang feng #include <generic-phy.h> 11e475bd5dSRen Jianing #include <linux/ioport.h> 1286df9e88SFrank Wang #include <power/regulator.h> 13e475bd5dSRen Jianing #include <regmap.h> 14e475bd5dSRen Jianing #include <syscon.h> 15f90455d7SKever Yang #include <asm/io.h> 16f90455d7SKever Yang #include <asm/arch/clock.h> 17675552f7SFrank Wang #include <asm/arch/cpu.h> 18*a8532031SWilliam Wu #include <asm/gpio.h> 194367cef2SWilliam Wu #include <reset-uclass.h> 20f0c40dcdSWu Liang feng 21eb7c7240SFrank Wang #include "../usb/gadget/dwc2_udc_otg_priv.h" 22eb7c7240SFrank Wang 23f0c40dcdSWu Liang feng #define U2PHY_BIT_WRITEABLE_SHIFT 16 24f0c40dcdSWu Liang feng #define CHG_DCD_MAX_RETRIES 6 25f0c40dcdSWu Liang feng #define CHG_PRI_MAX_RETRIES 2 26f0c40dcdSWu Liang feng #define CHG_DCD_POLL_TIME 100 /* millisecond */ 27f0c40dcdSWu Liang feng #define CHG_PRIMARY_DET_TIME 40 /* millisecond */ 28f0c40dcdSWu Liang feng #define CHG_SECONDARY_DET_TIME 40 /* millisecond */ 29f0c40dcdSWu Liang feng 30f0c40dcdSWu Liang feng struct rockchip_usb2phy; 31f0c40dcdSWu Liang feng 32f0c40dcdSWu Liang feng enum power_supply_type { 33f0c40dcdSWu Liang feng POWER_SUPPLY_TYPE_UNKNOWN = 0, 34f0c40dcdSWu Liang feng POWER_SUPPLY_TYPE_USB, /* Standard Downstream Port */ 35f0c40dcdSWu Liang feng POWER_SUPPLY_TYPE_USB_DCP, /* Dedicated Charging Port */ 36f0c40dcdSWu Liang feng POWER_SUPPLY_TYPE_USB_CDP, /* Charging Downstream Port */ 37f0c40dcdSWu Liang feng POWER_SUPPLY_TYPE_USB_FLOATING, /* DCP without shorting D+/D- */ 38f0c40dcdSWu Liang feng }; 39f0c40dcdSWu Liang feng 40f0c40dcdSWu Liang feng enum rockchip_usb2phy_port_id { 41f0c40dcdSWu Liang feng USB2PHY_PORT_OTG, 42f0c40dcdSWu Liang feng USB2PHY_PORT_HOST, 43f0c40dcdSWu Liang feng USB2PHY_NUM_PORTS, 44f0c40dcdSWu Liang feng }; 45f0c40dcdSWu Liang feng 46f0c40dcdSWu Liang feng struct usb2phy_reg { 47f0c40dcdSWu Liang feng u32 offset; 48f0c40dcdSWu Liang feng u32 bitend; 49f0c40dcdSWu Liang feng u32 bitstart; 50f0c40dcdSWu Liang feng u32 disable; 51f0c40dcdSWu Liang feng u32 enable; 52f0c40dcdSWu Liang feng }; 53f0c40dcdSWu Liang feng 54f0c40dcdSWu Liang feng /** 55f0c40dcdSWu Liang feng * struct rockchip_chg_det_reg: usb charger detect registers 56f0c40dcdSWu Liang feng * @cp_det: charging port detected successfully. 57f0c40dcdSWu Liang feng * @dcp_det: dedicated charging port detected successfully. 58f0c40dcdSWu Liang feng * @dp_det: assert data pin connect successfully. 59f0c40dcdSWu Liang feng * @idm_sink_en: open dm sink curren. 60f0c40dcdSWu Liang feng * @idp_sink_en: open dp sink current. 61f0c40dcdSWu Liang feng * @idp_src_en: open dm source current. 62f0c40dcdSWu Liang feng * @rdm_pdwn_en: open dm pull down resistor. 63f0c40dcdSWu Liang feng * @vdm_src_en: open dm voltage source. 64f0c40dcdSWu Liang feng * @vdp_src_en: open dp voltage source. 65f0c40dcdSWu Liang feng * @opmode: utmi operational mode. 66f0c40dcdSWu Liang feng */ 67f0c40dcdSWu Liang feng struct rockchip_chg_det_reg { 68f0c40dcdSWu Liang feng struct usb2phy_reg cp_det; 69f0c40dcdSWu Liang feng struct usb2phy_reg dcp_det; 70f0c40dcdSWu Liang feng struct usb2phy_reg dp_det; 71f0c40dcdSWu Liang feng struct usb2phy_reg idm_sink_en; 72f0c40dcdSWu Liang feng struct usb2phy_reg idp_sink_en; 73f0c40dcdSWu Liang feng struct usb2phy_reg idp_src_en; 74f0c40dcdSWu Liang feng struct usb2phy_reg rdm_pdwn_en; 75f0c40dcdSWu Liang feng struct usb2phy_reg vdm_src_en; 76f0c40dcdSWu Liang feng struct usb2phy_reg vdp_src_en; 77f0c40dcdSWu Liang feng struct usb2phy_reg opmode; 78f0c40dcdSWu Liang feng }; 79f0c40dcdSWu Liang feng 80f0c40dcdSWu Liang feng /** 81f0c40dcdSWu Liang feng * struct rockchip_usb2phy_port_cfg: usb-phy port configuration. 82f0c40dcdSWu Liang feng * @phy_sus: phy suspend register. 83f0c40dcdSWu Liang feng * @bvalid_det_en: vbus valid rise detection enable register. 84f0c40dcdSWu Liang feng * @bvalid_det_st: vbus valid rise detection status register. 85f0c40dcdSWu Liang feng * @bvalid_det_clr: vbus valid rise detection clear register. 86f0c40dcdSWu Liang feng * @ls_det_en: linestate detection enable register. 87f0c40dcdSWu Liang feng * @ls_det_st: linestate detection state register. 88f0c40dcdSWu Liang feng * @ls_det_clr: linestate detection clear register. 89f0c40dcdSWu Liang feng * @iddig_output: iddig output from grf. 90f0c40dcdSWu Liang feng * @iddig_en: utmi iddig select between grf and phy, 91f0c40dcdSWu Liang feng * 0: from phy; 1: from grf 92f0c40dcdSWu Liang feng * @idfall_det_en: id fall detection enable register. 93f0c40dcdSWu Liang feng * @idfall_det_st: id fall detection state register. 94f0c40dcdSWu Liang feng * @idfall_det_clr: id fall detection clear register. 95f0c40dcdSWu Liang feng * @idrise_det_en: id rise detection enable register. 96f0c40dcdSWu Liang feng * @idrise_det_st: id rise detection state register. 97f0c40dcdSWu Liang feng * @idrise_det_clr: id rise detection clear register. 98f0c40dcdSWu Liang feng * @utmi_avalid: utmi vbus avalid status register. 99f0c40dcdSWu Liang feng * @utmi_bvalid: utmi vbus bvalid status register. 100f0c40dcdSWu Liang feng * @utmi_iddig: otg port id pin status register. 101f0c40dcdSWu Liang feng * @utmi_ls: utmi linestate state register. 102f0c40dcdSWu Liang feng * @utmi_hstdet: utmi host disconnect register. 103f0c40dcdSWu Liang feng * @vbus_det_en: vbus detect function power down register. 104f0c40dcdSWu Liang feng */ 105f0c40dcdSWu Liang feng struct rockchip_usb2phy_port_cfg { 106f0c40dcdSWu Liang feng struct usb2phy_reg phy_sus; 107f0c40dcdSWu Liang feng struct usb2phy_reg bvalid_det_en; 108f0c40dcdSWu Liang feng struct usb2phy_reg bvalid_det_st; 109f0c40dcdSWu Liang feng struct usb2phy_reg bvalid_det_clr; 110f0c40dcdSWu Liang feng struct usb2phy_reg ls_det_en; 111f0c40dcdSWu Liang feng struct usb2phy_reg ls_det_st; 112f0c40dcdSWu Liang feng struct usb2phy_reg ls_det_clr; 113f0c40dcdSWu Liang feng struct usb2phy_reg iddig_output; 114f0c40dcdSWu Liang feng struct usb2phy_reg iddig_en; 115f0c40dcdSWu Liang feng struct usb2phy_reg idfall_det_en; 116f0c40dcdSWu Liang feng struct usb2phy_reg idfall_det_st; 117f0c40dcdSWu Liang feng struct usb2phy_reg idfall_det_clr; 118f0c40dcdSWu Liang feng struct usb2phy_reg idrise_det_en; 119f0c40dcdSWu Liang feng struct usb2phy_reg idrise_det_st; 120f0c40dcdSWu Liang feng struct usb2phy_reg idrise_det_clr; 121f0c40dcdSWu Liang feng struct usb2phy_reg utmi_avalid; 122f0c40dcdSWu Liang feng struct usb2phy_reg utmi_bvalid; 123f0c40dcdSWu Liang feng struct usb2phy_reg utmi_iddig; 124f0c40dcdSWu Liang feng struct usb2phy_reg utmi_ls; 125f0c40dcdSWu Liang feng struct usb2phy_reg utmi_hstdet; 126f0c40dcdSWu Liang feng struct usb2phy_reg vbus_det_en; 127f0c40dcdSWu Liang feng }; 128f0c40dcdSWu Liang feng 129f0c40dcdSWu Liang feng /** 130f0c40dcdSWu Liang feng * struct rockchip_usb2phy_cfg: usb-phy configuration. 131f0c40dcdSWu Liang feng * @reg: the address offset of grf for usb-phy config. 132f0c40dcdSWu Liang feng * @num_ports: specify how many ports that the phy has. 133f0c40dcdSWu Liang feng * @phy_tuning: phy default parameters tunning. 134f0c40dcdSWu Liang feng * @clkout_ctl: keep on/turn off output clk of phy. 135f0c40dcdSWu Liang feng * @chg_det: charger detection registers. 136f0c40dcdSWu Liang feng */ 137f0c40dcdSWu Liang feng struct rockchip_usb2phy_cfg { 138f0c40dcdSWu Liang feng u32 reg; 139f0c40dcdSWu Liang feng u32 num_ports; 140f0c40dcdSWu Liang feng int (*phy_tuning)(struct rockchip_usb2phy *); 141f0c40dcdSWu Liang feng struct usb2phy_reg clkout_ctl; 142f0c40dcdSWu Liang feng const struct rockchip_usb2phy_port_cfg port_cfgs[USB2PHY_NUM_PORTS]; 143f0c40dcdSWu Liang feng const struct rockchip_chg_det_reg chg_det; 144f0c40dcdSWu Liang feng }; 145f0c40dcdSWu Liang feng 146f0c40dcdSWu Liang feng /** 147f0c40dcdSWu Liang feng * @dcd_retries: The retry count used to track Data contact 148f0c40dcdSWu Liang feng * detection process. 149f0c40dcdSWu Liang feng * @primary_retries: The retry count used to do usb bc detection 150f0c40dcdSWu Liang feng * primary stage. 151f0c40dcdSWu Liang feng * @grf: General Register Files register base. 152f0c40dcdSWu Liang feng * @usbgrf_base : USB General Register Files register base. 1535c59af98SJianwei Zheng * @phy_base: the base address of USB PHY. 1544367cef2SWilliam Wu * @phy_rst: phy reset control. 155*a8532031SWilliam Wu * @vbus_det_gpio: VBUS detection via GPIO. 156f0c40dcdSWu Liang feng * @phy_cfg: phy register configuration, assigned by driver data. 157f0c40dcdSWu Liang feng */ 158f0c40dcdSWu Liang feng struct rockchip_usb2phy { 159f0c40dcdSWu Liang feng u8 dcd_retries; 160f0c40dcdSWu Liang feng u8 primary_retries; 161e475bd5dSRen Jianing struct regmap *grf_base; 162e475bd5dSRen Jianing struct regmap *usbgrf_base; 1635c59af98SJianwei Zheng void __iomem *phy_base; 16486df9e88SFrank Wang struct udevice *vbus_supply[USB2PHY_NUM_PORTS]; 1654367cef2SWilliam Wu struct reset_ctl phy_rst; 166*a8532031SWilliam Wu struct gpio_desc vbus_det_gpio; 167f0c40dcdSWu Liang feng const struct rockchip_usb2phy_cfg *phy_cfg; 168f0c40dcdSWu Liang feng }; 169f0c40dcdSWu Liang feng 170e475bd5dSRen Jianing static inline struct regmap *get_reg_base(struct rockchip_usb2phy *rphy) 171f0c40dcdSWu Liang feng { 172f0c40dcdSWu Liang feng return !rphy->usbgrf_base ? rphy->grf_base : rphy->usbgrf_base; 173f0c40dcdSWu Liang feng } 174f0c40dcdSWu Liang feng 175e475bd5dSRen Jianing static inline int property_enable(struct regmap *base, 176f0c40dcdSWu Liang feng const struct usb2phy_reg *reg, bool en) 177f0c40dcdSWu Liang feng { 178f0c40dcdSWu Liang feng u32 val, mask, tmp; 179f0c40dcdSWu Liang feng 180f0c40dcdSWu Liang feng tmp = en ? reg->enable : reg->disable; 181f0c40dcdSWu Liang feng mask = GENMASK(reg->bitend, reg->bitstart); 182f0c40dcdSWu Liang feng val = (tmp << reg->bitstart) | (mask << U2PHY_BIT_WRITEABLE_SHIFT); 183f0c40dcdSWu Liang feng 184e475bd5dSRen Jianing return regmap_write(base, reg->offset, val); 185f0c40dcdSWu Liang feng } 186f0c40dcdSWu Liang feng 187e475bd5dSRen Jianing static inline bool property_enabled(struct regmap *base, 188f0c40dcdSWu Liang feng const struct usb2phy_reg *reg) 189f0c40dcdSWu Liang feng { 190f0c40dcdSWu Liang feng u32 tmp, orig; 191f0c40dcdSWu Liang feng u32 mask = GENMASK(reg->bitend, reg->bitstart); 192f0c40dcdSWu Liang feng 193e475bd5dSRen Jianing regmap_read(base, reg->offset, &orig); 194f0c40dcdSWu Liang feng 195f0c40dcdSWu Liang feng tmp = (orig & mask) >> reg->bitstart; 196f0c40dcdSWu Liang feng 197f0c40dcdSWu Liang feng return tmp == reg->enable; 198f0c40dcdSWu Liang feng } 199f0c40dcdSWu Liang feng 200c0ed503dSFrank Wang static inline void phy_clear_bits(void __iomem *reg, u32 bits) 201c0ed503dSFrank Wang { 202c0ed503dSFrank Wang u32 tmp = readl(reg); 203c0ed503dSFrank Wang 204c0ed503dSFrank Wang tmp &= ~bits; 205c0ed503dSFrank Wang writel(tmp, reg); 206c0ed503dSFrank Wang } 207c0ed503dSFrank Wang 208c0ed503dSFrank Wang static inline void phy_set_bits(void __iomem *reg, u32 bits) 209c0ed503dSFrank Wang { 210c0ed503dSFrank Wang u32 tmp = readl(reg); 211c0ed503dSFrank Wang 212c0ed503dSFrank Wang tmp |= bits; 213c0ed503dSFrank Wang writel(tmp, reg); 214c0ed503dSFrank Wang } 215c0ed503dSFrank Wang 216c0ed503dSFrank Wang static inline void phy_update_bits(void __iomem *reg, u32 mask, u32 val) 217c0ed503dSFrank Wang { 218c0ed503dSFrank Wang u32 tmp = readl(reg); 219c0ed503dSFrank Wang 220c0ed503dSFrank Wang tmp &= ~mask; 221c0ed503dSFrank Wang tmp |= val & mask; 222c0ed503dSFrank Wang writel(tmp, reg); 223c0ed503dSFrank Wang } 224c0ed503dSFrank Wang 225f0c40dcdSWu Liang feng static const char *chg_to_string(enum power_supply_type chg_type) 226f0c40dcdSWu Liang feng { 227f0c40dcdSWu Liang feng switch (chg_type) { 228f0c40dcdSWu Liang feng case POWER_SUPPLY_TYPE_USB: 229f0c40dcdSWu Liang feng return "USB_SDP_CHARGER"; 230f0c40dcdSWu Liang feng case POWER_SUPPLY_TYPE_USB_DCP: 231f0c40dcdSWu Liang feng return "USB_DCP_CHARGER"; 232f0c40dcdSWu Liang feng case POWER_SUPPLY_TYPE_USB_CDP: 233f0c40dcdSWu Liang feng return "USB_CDP_CHARGER"; 234f0c40dcdSWu Liang feng case POWER_SUPPLY_TYPE_USB_FLOATING: 235f0c40dcdSWu Liang feng return "USB_FLOATING_CHARGER"; 236f0c40dcdSWu Liang feng default: 237f0c40dcdSWu Liang feng return "INVALID_CHARGER"; 238f0c40dcdSWu Liang feng } 239f0c40dcdSWu Liang feng } 240f0c40dcdSWu Liang feng 241f0c40dcdSWu Liang feng static void rockchip_chg_enable_dcd(struct rockchip_usb2phy *rphy, 242f0c40dcdSWu Liang feng bool en) 243f0c40dcdSWu Liang feng { 244e475bd5dSRen Jianing struct regmap *base = get_reg_base(rphy); 245f0c40dcdSWu Liang feng 246f0c40dcdSWu Liang feng property_enable(base, &rphy->phy_cfg->chg_det.rdm_pdwn_en, en); 247f0c40dcdSWu Liang feng property_enable(base, &rphy->phy_cfg->chg_det.idp_src_en, en); 248f0c40dcdSWu Liang feng } 249f0c40dcdSWu Liang feng 250f0c40dcdSWu Liang feng static void rockchip_chg_enable_primary_det(struct rockchip_usb2phy *rphy, 251f0c40dcdSWu Liang feng bool en) 252f0c40dcdSWu Liang feng { 253e475bd5dSRen Jianing struct regmap *base = get_reg_base(rphy); 254f0c40dcdSWu Liang feng 255f0c40dcdSWu Liang feng property_enable(base, &rphy->phy_cfg->chg_det.vdp_src_en, en); 256f0c40dcdSWu Liang feng property_enable(base, &rphy->phy_cfg->chg_det.idm_sink_en, en); 257f0c40dcdSWu Liang feng } 258f0c40dcdSWu Liang feng 259f0c40dcdSWu Liang feng static void rockchip_chg_enable_secondary_det(struct rockchip_usb2phy *rphy, 260f0c40dcdSWu Liang feng bool en) 261f0c40dcdSWu Liang feng { 262e475bd5dSRen Jianing struct regmap *base = get_reg_base(rphy); 263f0c40dcdSWu Liang feng 264f0c40dcdSWu Liang feng property_enable(base, &rphy->phy_cfg->chg_det.vdm_src_en, en); 265f0c40dcdSWu Liang feng property_enable(base, &rphy->phy_cfg->chg_det.idp_sink_en, en); 266f0c40dcdSWu Liang feng } 267f0c40dcdSWu Liang feng 268f0c40dcdSWu Liang feng static bool rockchip_chg_primary_det_retry(struct rockchip_usb2phy *rphy) 269f0c40dcdSWu Liang feng { 270f0c40dcdSWu Liang feng bool vout = false; 271e475bd5dSRen Jianing struct regmap *base = get_reg_base(rphy); 272f0c40dcdSWu Liang feng 273f0c40dcdSWu Liang feng while (rphy->primary_retries--) { 274f0c40dcdSWu Liang feng /* voltage source on DP, probe on DM */ 275f0c40dcdSWu Liang feng rockchip_chg_enable_primary_det(rphy, true); 276f0c40dcdSWu Liang feng mdelay(CHG_PRIMARY_DET_TIME); 277e475bd5dSRen Jianing vout = property_enabled(base, &rphy->phy_cfg->chg_det.cp_det); 278f0c40dcdSWu Liang feng if (vout) 279f0c40dcdSWu Liang feng break; 280f0c40dcdSWu Liang feng } 281f0c40dcdSWu Liang feng 282a607e103SFrank Wang rockchip_chg_enable_primary_det(rphy, false); 283f0c40dcdSWu Liang feng return vout; 284f0c40dcdSWu Liang feng } 285f0c40dcdSWu Liang feng 286*a8532031SWilliam Wu #ifdef CONFIG_ROCKCHIP_RK3506 287*a8532031SWilliam Wu static void rockchip_u2phy_get_vbus_gpio(struct udevice *dev) 288*a8532031SWilliam Wu { 289*a8532031SWilliam Wu ofnode otg_node, extcon_usb_node; 290*a8532031SWilliam Wu struct rockchip_usb2phy *rphy = dev_get_priv(dev); 291*a8532031SWilliam Wu 292*a8532031SWilliam Wu rphy->vbus_det_gpio.dev = NULL; 293*a8532031SWilliam Wu otg_node = dev_read_subnode(dev, "otg-port"); 294*a8532031SWilliam Wu if (!ofnode_valid(otg_node)) { 295*a8532031SWilliam Wu debug("%s: %s otg subnode not found!\n", __func__, dev->name); 296*a8532031SWilliam Wu return; 297*a8532031SWilliam Wu } 298*a8532031SWilliam Wu 299*a8532031SWilliam Wu if (ofnode_read_bool(otg_node, "rockchip,gpio-vbus-det")) { 300*a8532031SWilliam Wu extcon_usb_node = ofnode_path("/extcon-usb"); 301*a8532031SWilliam Wu if (!ofnode_valid(extcon_usb_node)) { 302*a8532031SWilliam Wu debug("%s: extcon-usb node not found\n", __func__); 303*a8532031SWilliam Wu return; 304*a8532031SWilliam Wu } 305*a8532031SWilliam Wu 306*a8532031SWilliam Wu gpio_request_by_name_nodev(extcon_usb_node, "vbus-gpio", 0, 307*a8532031SWilliam Wu &rphy->vbus_det_gpio, GPIOD_IS_IN); 308*a8532031SWilliam Wu } 309*a8532031SWilliam Wu } 310*a8532031SWilliam Wu #endif 311*a8532031SWilliam Wu 312f0c40dcdSWu Liang feng int rockchip_chg_get_type(void) 313f0c40dcdSWu Liang feng { 314a607e103SFrank Wang const struct rockchip_usb2phy_port_cfg *port_cfg; 315f0c40dcdSWu Liang feng enum power_supply_type chg_type; 31606565514SFrank Wang struct rockchip_usb2phy *rphy; 31706565514SFrank Wang struct udevice *udev; 318e475bd5dSRen Jianing struct regmap *base; 319f0c40dcdSWu Liang feng bool is_dcd, vout; 320f0c40dcdSWu Liang feng int ret; 321f0c40dcdSWu Liang feng 3220c0ee602SFrank Wang ret = uclass_get_device_by_name(UCLASS_PHY, "usb2-phy", &udev); 32306565514SFrank Wang if (ret == -ENODEV) { 324a9b1eb66SFrank Wang ret = uclass_get_device_by_name(UCLASS_PHY, "usb2phy", &udev); 325a9b1eb66SFrank Wang if (ret) { 326a9b1eb66SFrank Wang pr_err("%s: get usb2 phy node failed: %d\n", __func__, ret); 327f0c40dcdSWu Liang feng return ret; 328f0c40dcdSWu Liang feng } 329a9b1eb66SFrank Wang } 330f0c40dcdSWu Liang feng 33106565514SFrank Wang rphy = dev_get_priv(udev); 33206565514SFrank Wang base = get_reg_base(rphy); 33306565514SFrank Wang port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG]; 334a607e103SFrank Wang 335*a8532031SWilliam Wu #ifdef CONFIG_ROCKCHIP_RK3506 336*a8532031SWilliam Wu rockchip_u2phy_get_vbus_gpio(udev); 337*a8532031SWilliam Wu #else 338*a8532031SWilliam Wu rphy->vbus_det_gpio.dev = NULL; 339*a8532031SWilliam Wu #endif 340*a8532031SWilliam Wu 341bebadd87SFrank Wang /* Check USB-Vbus status first */ 342*a8532031SWilliam Wu if (dm_gpio_is_valid(&rphy->vbus_det_gpio)) { 343*a8532031SWilliam Wu if (dm_gpio_get_value(&rphy->vbus_det_gpio)) { 344*a8532031SWilliam Wu pr_info("%s: vbus gpio voltage valid\n", __func__); 345*a8532031SWilliam Wu } else { 346*a8532031SWilliam Wu pr_info("%s: vbus gpio voltage invalid\n", __func__); 347*a8532031SWilliam Wu return POWER_SUPPLY_TYPE_UNKNOWN; 348*a8532031SWilliam Wu } 349*a8532031SWilliam Wu } else if (!property_enabled(base, &port_cfg->utmi_bvalid)) { 350bebadd87SFrank Wang pr_info("%s: no charger found\n", __func__); 351bebadd87SFrank Wang return POWER_SUPPLY_TYPE_UNKNOWN; 352bebadd87SFrank Wang } 353bebadd87SFrank Wang 354baa12648SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RK3036 355baa12648SJianwei Zheng chg_type = POWER_SUPPLY_TYPE_USB; 356baa12648SJianwei Zheng goto out; 357baa12648SJianwei Zheng #endif 358baa12648SJianwei Zheng 359a607e103SFrank Wang /* Suspend USB-PHY and put the controller in non-driving mode */ 360a607e103SFrank Wang property_enable(base, &port_cfg->phy_sus, true); 36106565514SFrank Wang property_enable(base, &rphy->phy_cfg->chg_det.opmode, false); 362a607e103SFrank Wang 36306565514SFrank Wang rphy->dcd_retries = CHG_DCD_MAX_RETRIES; 36406565514SFrank Wang rphy->primary_retries = CHG_PRI_MAX_RETRIES; 365f0c40dcdSWu Liang feng 366f0c40dcdSWu Liang feng /* stage 1, start DCD processing stage */ 36706565514SFrank Wang rockchip_chg_enable_dcd(rphy, true); 368f0c40dcdSWu Liang feng 36906565514SFrank Wang while (rphy->dcd_retries--) { 370f0c40dcdSWu Liang feng mdelay(CHG_DCD_POLL_TIME); 371f0c40dcdSWu Liang feng 372f0c40dcdSWu Liang feng /* get data contact detection status */ 373e475bd5dSRen Jianing is_dcd = property_enabled(base, &rphy->phy_cfg->chg_det.dp_det); 374f0c40dcdSWu Liang feng 37506565514SFrank Wang if (is_dcd || !rphy->dcd_retries) { 376f0c40dcdSWu Liang feng /* 377f0c40dcdSWu Liang feng * stage 2, turn off DCD circuitry, then 378f0c40dcdSWu Liang feng * voltage source on DP, probe on DM. 379f0c40dcdSWu Liang feng */ 38006565514SFrank Wang rockchip_chg_enable_dcd(rphy, false); 38106565514SFrank Wang rockchip_chg_enable_primary_det(rphy, true); 382f0c40dcdSWu Liang feng break; 383f0c40dcdSWu Liang feng } 384f0c40dcdSWu Liang feng } 385f0c40dcdSWu Liang feng 386f0c40dcdSWu Liang feng mdelay(CHG_PRIMARY_DET_TIME); 387e475bd5dSRen Jianing vout = property_enabled(base, &rphy->phy_cfg->chg_det.cp_det); 38806565514SFrank Wang rockchip_chg_enable_primary_det(rphy, false); 389f0c40dcdSWu Liang feng if (vout) { 390f0c40dcdSWu Liang feng /* stage 3, voltage source on DM, probe on DP */ 39106565514SFrank Wang rockchip_chg_enable_secondary_det(rphy, true); 392f0c40dcdSWu Liang feng } else { 39306565514SFrank Wang if (!rphy->dcd_retries) { 394f0c40dcdSWu Liang feng /* floating charger found */ 395f0c40dcdSWu Liang feng chg_type = POWER_SUPPLY_TYPE_USB_FLOATING; 396f0c40dcdSWu Liang feng goto out; 397f0c40dcdSWu Liang feng } else { 398f0c40dcdSWu Liang feng /* 399f0c40dcdSWu Liang feng * Retry some times to make sure that it's 400f0c40dcdSWu Liang feng * really a USB SDP charger. 401f0c40dcdSWu Liang feng */ 40206565514SFrank Wang vout = rockchip_chg_primary_det_retry(rphy); 403f0c40dcdSWu Liang feng if (vout) { 404f0c40dcdSWu Liang feng /* stage 3, voltage source on DM, probe on DP */ 40506565514SFrank Wang rockchip_chg_enable_secondary_det(rphy, true); 406f0c40dcdSWu Liang feng } else { 407f0c40dcdSWu Liang feng /* USB SDP charger found */ 408f0c40dcdSWu Liang feng chg_type = POWER_SUPPLY_TYPE_USB; 409f0c40dcdSWu Liang feng goto out; 410f0c40dcdSWu Liang feng } 411f0c40dcdSWu Liang feng } 412f0c40dcdSWu Liang feng } 413f0c40dcdSWu Liang feng 414f0c40dcdSWu Liang feng mdelay(CHG_SECONDARY_DET_TIME); 415e475bd5dSRen Jianing vout = property_enabled(base, &rphy->phy_cfg->chg_det.dcp_det); 416f0c40dcdSWu Liang feng /* stage 4, turn off voltage source */ 41706565514SFrank Wang rockchip_chg_enable_secondary_det(rphy, false); 418f0c40dcdSWu Liang feng if (vout) 419f0c40dcdSWu Liang feng chg_type = POWER_SUPPLY_TYPE_USB_DCP; 420f0c40dcdSWu Liang feng else 421f0c40dcdSWu Liang feng chg_type = POWER_SUPPLY_TYPE_USB_CDP; 422f0c40dcdSWu Liang feng 423f0c40dcdSWu Liang feng out: 424a607e103SFrank Wang /* Resume USB-PHY and put the controller in normal mode */ 42506565514SFrank Wang property_enable(base, &rphy->phy_cfg->chg_det.opmode, true); 426a607e103SFrank Wang property_enable(base, &port_cfg->phy_sus, false); 427a607e103SFrank Wang 4289c4c00b2SJoseph Chen debug("charger is %s\n", chg_to_string(chg_type)); 429f0c40dcdSWu Liang feng 430f0c40dcdSWu Liang feng return chg_type; 431f0c40dcdSWu Liang feng } 432f0c40dcdSWu Liang feng 43357ab23a6SFrank Wang int rockchip_u2phy_vbus_detect(void) 43457ab23a6SFrank Wang { 43570878a45SMeng Dongyang int chg_type; 43670878a45SMeng Dongyang 43770878a45SMeng Dongyang chg_type = rockchip_chg_get_type(); 43870878a45SMeng Dongyang 43970878a45SMeng Dongyang return (chg_type == POWER_SUPPLY_TYPE_USB || 44070878a45SMeng Dongyang chg_type == POWER_SUPPLY_TYPE_USB_CDP) ? 1 : 0; 44157ab23a6SFrank Wang } 44257ab23a6SFrank Wang 443eb7c7240SFrank Wang void otg_phy_init(struct dwc2_udc *dev) 444eb7c7240SFrank Wang { 445eb7c7240SFrank Wang const struct rockchip_usb2phy_port_cfg *port_cfg; 44606565514SFrank Wang struct rockchip_usb2phy *rphy; 44706565514SFrank Wang struct udevice *udev; 448e475bd5dSRen Jianing struct regmap *base; 449eb7c7240SFrank Wang int ret; 450eb7c7240SFrank Wang 4510c0ee602SFrank Wang ret = uclass_get_device_by_name(UCLASS_PHY, "usb2-phy", &udev); 45206565514SFrank Wang if (ret == -ENODEV) { 453a9b1eb66SFrank Wang ret = uclass_get_device_by_name(UCLASS_PHY, "usb2phy", &udev); 454a9b1eb66SFrank Wang if (ret) { 455a9b1eb66SFrank Wang pr_err("%s: get usb2 phy node failed: %d\n", __func__, ret); 456eb7c7240SFrank Wang return; 457eb7c7240SFrank Wang } 458a9b1eb66SFrank Wang } 459eb7c7240SFrank Wang 46006565514SFrank Wang rphy = dev_get_priv(udev); 46106565514SFrank Wang base = get_reg_base(rphy); 46206565514SFrank Wang port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG]; 463eb7c7240SFrank Wang 464eb7c7240SFrank Wang /* Set the USB-PHY COMMONONN to 1'b0 to ensure USB's clocks */ 46546943c07SJianwei Zheng if(rphy->phy_cfg->clkout_ctl.disable) 46646943c07SJianwei Zheng property_enable(base, &rphy->phy_cfg->clkout_ctl, true); 467eb7c7240SFrank Wang 468eb7c7240SFrank Wang /* Reset USB-PHY */ 469eb7c7240SFrank Wang property_enable(base, &port_cfg->phy_sus, true); 470eb7c7240SFrank Wang udelay(20); 471eb7c7240SFrank Wang property_enable(base, &port_cfg->phy_sus, false); 472eb7c7240SFrank Wang mdelay(2); 473eb7c7240SFrank Wang } 474eb7c7240SFrank Wang 4754367cef2SWilliam Wu static int rockchip_usb2phy_reset(struct rockchip_usb2phy *rphy) 4764367cef2SWilliam Wu { 4774367cef2SWilliam Wu int ret; 4784367cef2SWilliam Wu 4794367cef2SWilliam Wu if (rphy->phy_rst.dev) { 4804367cef2SWilliam Wu ret = reset_assert(&rphy->phy_rst); 4814367cef2SWilliam Wu if (ret < 0) { 4824367cef2SWilliam Wu pr_err("u2phy assert reset failed: %d", ret); 4834367cef2SWilliam Wu return ret; 4844367cef2SWilliam Wu } 4854367cef2SWilliam Wu 4864367cef2SWilliam Wu udelay(20); 4874367cef2SWilliam Wu 4884367cef2SWilliam Wu ret = reset_deassert(&rphy->phy_rst); 4894367cef2SWilliam Wu if (ret < 0) { 4904367cef2SWilliam Wu pr_err("u2phy deassert reset failed: %d", ret); 4914367cef2SWilliam Wu return ret; 4924367cef2SWilliam Wu } 4934367cef2SWilliam Wu 4944367cef2SWilliam Wu udelay(100); 4954367cef2SWilliam Wu } 4964367cef2SWilliam Wu 4974367cef2SWilliam Wu return 0; 4984367cef2SWilliam Wu } 4994367cef2SWilliam Wu 500f0c40dcdSWu Liang feng static int rockchip_usb2phy_init(struct phy *phy) 501f0c40dcdSWu Liang feng { 5029b3cc842SFrank Wang struct udevice *parent = phy->dev->parent; 5039b3cc842SFrank Wang struct rockchip_usb2phy *rphy = dev_get_priv(parent); 504f0c40dcdSWu Liang feng const struct rockchip_usb2phy_port_cfg *port_cfg; 505e475bd5dSRen Jianing struct regmap *base = get_reg_base(rphy); 506f0c40dcdSWu Liang feng 507f0c40dcdSWu Liang feng if (phy->id == USB2PHY_PORT_OTG) { 508f0c40dcdSWu Liang feng port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG]; 509f0c40dcdSWu Liang feng } else if (phy->id == USB2PHY_PORT_HOST) { 510f0c40dcdSWu Liang feng port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_HOST]; 511f0c40dcdSWu Liang feng } else { 512f0c40dcdSWu Liang feng dev_err(phy->dev, "phy id %lu not support", phy->id); 513f0c40dcdSWu Liang feng return -EINVAL; 514f0c40dcdSWu Liang feng } 515f0c40dcdSWu Liang feng 516f0c40dcdSWu Liang feng property_enable(base, &port_cfg->phy_sus, false); 517f0c40dcdSWu Liang feng 518f0c40dcdSWu Liang feng /* waiting for the utmi_clk to become stable */ 519f0c40dcdSWu Liang feng udelay(2000); 520f0c40dcdSWu Liang feng 521f0c40dcdSWu Liang feng return 0; 522f0c40dcdSWu Liang feng } 523f0c40dcdSWu Liang feng 524f0c40dcdSWu Liang feng static int rockchip_usb2phy_exit(struct phy *phy) 525f0c40dcdSWu Liang feng { 5269b3cc842SFrank Wang struct udevice *parent = phy->dev->parent; 5279b3cc842SFrank Wang struct rockchip_usb2phy *rphy = dev_get_priv(parent); 528f0c40dcdSWu Liang feng const struct rockchip_usb2phy_port_cfg *port_cfg; 529e475bd5dSRen Jianing struct regmap *base = get_reg_base(rphy); 530f0c40dcdSWu Liang feng 531f0c40dcdSWu Liang feng if (phy->id == USB2PHY_PORT_OTG) { 532f0c40dcdSWu Liang feng port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG]; 533f0c40dcdSWu Liang feng } else if (phy->id == USB2PHY_PORT_HOST) { 534f0c40dcdSWu Liang feng port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_HOST]; 535f0c40dcdSWu Liang feng } else { 536f0c40dcdSWu Liang feng dev_err(phy->dev, "phy id %lu not support", phy->id); 537f0c40dcdSWu Liang feng return -EINVAL; 538f0c40dcdSWu Liang feng } 539f0c40dcdSWu Liang feng 540f0c40dcdSWu Liang feng property_enable(base, &port_cfg->phy_sus, true); 541f0c40dcdSWu Liang feng 542f0c40dcdSWu Liang feng return 0; 543f0c40dcdSWu Liang feng } 544f0c40dcdSWu Liang feng 54586df9e88SFrank Wang static int rockchip_usb2phy_power_on(struct phy *phy) 54686df9e88SFrank Wang { 547b0ac9faaSWilliam Wu struct udevice *parent = phy->dev->parent; 548b0ac9faaSWilliam Wu struct rockchip_usb2phy *rphy = dev_get_priv(parent); 549b0ac9faaSWilliam Wu struct udevice *vbus = rphy->vbus_supply[phy->id]; 55086df9e88SFrank Wang int ret; 55186df9e88SFrank Wang 55286df9e88SFrank Wang if (vbus) { 55386df9e88SFrank Wang ret = regulator_set_enable(vbus, true); 55486df9e88SFrank Wang if (ret) { 55586df9e88SFrank Wang pr_err("%s: Failed to set VBus supply\n", __func__); 55686df9e88SFrank Wang return ret; 55786df9e88SFrank Wang } 55886df9e88SFrank Wang } 55986df9e88SFrank Wang 56086df9e88SFrank Wang return 0; 56186df9e88SFrank Wang } 56286df9e88SFrank Wang 56386df9e88SFrank Wang static int rockchip_usb2phy_power_off(struct phy *phy) 56486df9e88SFrank Wang { 565b0ac9faaSWilliam Wu struct udevice *parent = phy->dev->parent; 566b0ac9faaSWilliam Wu struct rockchip_usb2phy *rphy = dev_get_priv(parent); 567b0ac9faaSWilliam Wu struct udevice *vbus = rphy->vbus_supply[phy->id]; 56886df9e88SFrank Wang int ret; 56986df9e88SFrank Wang 57086df9e88SFrank Wang if (vbus) { 57186df9e88SFrank Wang ret = regulator_set_enable(vbus, false); 57286df9e88SFrank Wang if (ret) { 57386df9e88SFrank Wang pr_err("%s: Failed to set VBus supply\n", __func__); 57486df9e88SFrank Wang return ret; 57586df9e88SFrank Wang } 57686df9e88SFrank Wang } 57786df9e88SFrank Wang 57886df9e88SFrank Wang return 0; 57986df9e88SFrank Wang } 58086df9e88SFrank Wang 5819b3cc842SFrank Wang static int rockchip_usb2phy_of_xlate(struct phy *phy, 5829b3cc842SFrank Wang struct ofnode_phandle_args *args) 5839b3cc842SFrank Wang { 5849b3cc842SFrank Wang const char *dev_name = phy->dev->name; 58586df9e88SFrank Wang struct udevice *parent = phy->dev->parent; 58686df9e88SFrank Wang struct rockchip_usb2phy *rphy = dev_get_priv(parent); 5879b3cc842SFrank Wang 5889b3cc842SFrank Wang if (!strcasecmp(dev_name, "host-port")) { 5899b3cc842SFrank Wang phy->id = USB2PHY_PORT_HOST; 59086df9e88SFrank Wang device_get_supply_regulator(phy->dev, "phy-supply", 59186df9e88SFrank Wang &rphy->vbus_supply[USB2PHY_PORT_HOST]); 5929b3cc842SFrank Wang } else if (!strcasecmp(dev_name, "otg-port")) { 5939b3cc842SFrank Wang phy->id = USB2PHY_PORT_OTG; 59486df9e88SFrank Wang device_get_supply_regulator(phy->dev, "phy-supply", 59586df9e88SFrank Wang &rphy->vbus_supply[USB2PHY_PORT_OTG]); 5964b06b44bSFrank Wang if (!rphy->vbus_supply[USB2PHY_PORT_OTG]) 5974b06b44bSFrank Wang device_get_supply_regulator(phy->dev, "vbus-supply", 5984b06b44bSFrank Wang &rphy->vbus_supply[USB2PHY_PORT_OTG]); 5999b3cc842SFrank Wang } else { 6009b3cc842SFrank Wang pr_err("%s: invalid dev name\n", __func__); 6019b3cc842SFrank Wang return -EINVAL; 6029b3cc842SFrank Wang } 6039b3cc842SFrank Wang 6049b3cc842SFrank Wang return 0; 6059b3cc842SFrank Wang } 6069b3cc842SFrank Wang 6079b3cc842SFrank Wang static int rockchip_usb2phy_bind(struct udevice *dev) 6089b3cc842SFrank Wang { 6099b3cc842SFrank Wang struct udevice *child; 6109b3cc842SFrank Wang ofnode subnode; 6119b3cc842SFrank Wang const char *node_name; 6129b3cc842SFrank Wang int ret; 6139b3cc842SFrank Wang 6149b3cc842SFrank Wang dev_for_each_subnode(subnode, dev) { 6159b3cc842SFrank Wang if (!ofnode_valid(subnode)) { 6169b3cc842SFrank Wang debug("%s: %s subnode not found", __func__, dev->name); 6179b3cc842SFrank Wang return -ENXIO; 6189b3cc842SFrank Wang } 6199b3cc842SFrank Wang 6209b3cc842SFrank Wang node_name = ofnode_get_name(subnode); 6219b3cc842SFrank Wang debug("%s: subnode %s\n", __func__, node_name); 6229b3cc842SFrank Wang 6239b3cc842SFrank Wang ret = device_bind_driver_to_node(dev, "rockchip_usb2phy_port", 6249b3cc842SFrank Wang node_name, subnode, &child); 6259b3cc842SFrank Wang if (ret) { 6269b3cc842SFrank Wang pr_err("%s: '%s' cannot bind 'rockchip_usb2phy_port'\n", 6279b3cc842SFrank Wang __func__, node_name); 6289b3cc842SFrank Wang return ret; 6299b3cc842SFrank Wang } 6309b3cc842SFrank Wang } 6319b3cc842SFrank Wang 6329b3cc842SFrank Wang return 0; 6339b3cc842SFrank Wang } 6349b3cc842SFrank Wang 635f0c40dcdSWu Liang feng static int rockchip_usb2phy_probe(struct udevice *dev) 636f0c40dcdSWu Liang feng { 637f0c40dcdSWu Liang feng const struct rockchip_usb2phy_cfg *phy_cfgs; 638c86f0a42SFrank Wang struct rockchip_usb2phy *rphy = dev_get_priv(dev); 639c86f0a42SFrank Wang struct udevice *parent = dev->parent; 640e475bd5dSRen Jianing struct udevice *syscon; 641e475bd5dSRen Jianing struct resource res; 642f0c40dcdSWu Liang feng u32 reg, index; 643e475bd5dSRen Jianing int ret; 644f0c40dcdSWu Liang feng 6455c59af98SJianwei Zheng rphy->phy_base = (void __iomem *)dev_read_addr(dev); 6465c59af98SJianwei Zheng if (IS_ERR(rphy->phy_base)) { 6475c59af98SJianwei Zheng dev_err(dev, "get the base address of usb phy failed\n"); 6485c59af98SJianwei Zheng } 6495c59af98SJianwei Zheng 650c86f0a42SFrank Wang if (!strncmp(parent->name, "root_driver", 11) && 651e475bd5dSRen Jianing dev_read_bool(dev, "rockchip,grf")) { 652e475bd5dSRen Jianing ret = uclass_get_device_by_phandle(UCLASS_SYSCON, dev, 653e475bd5dSRen Jianing "rockchip,grf", &syscon); 654e475bd5dSRen Jianing if (ret) { 655e475bd5dSRen Jianing dev_err(dev, "get syscon grf failed\n"); 656e475bd5dSRen Jianing return ret; 657e475bd5dSRen Jianing } 658e475bd5dSRen Jianing 659e475bd5dSRen Jianing rphy->grf_base = syscon_get_regmap(syscon); 660e475bd5dSRen Jianing } else { 661e475bd5dSRen Jianing rphy->grf_base = syscon_get_regmap(parent); 662e475bd5dSRen Jianing } 663f0c40dcdSWu Liang feng 664f0c40dcdSWu Liang feng if (rphy->grf_base <= 0) { 665e475bd5dSRen Jianing dev_err(dev, "get syscon grf regmap failed\n"); 666f0c40dcdSWu Liang feng return -EINVAL; 667f0c40dcdSWu Liang feng } 668f0c40dcdSWu Liang feng 669c86f0a42SFrank Wang if (dev_read_bool(dev, "rockchip,usbgrf")) { 670e475bd5dSRen Jianing ret = uclass_get_device_by_phandle(UCLASS_SYSCON, dev, 671e475bd5dSRen Jianing "rockchip,usbgrf", &syscon); 672e475bd5dSRen Jianing if (ret) { 673f0c40dcdSWu Liang feng dev_err(dev, "get syscon usbgrf failed\n"); 674e475bd5dSRen Jianing return ret; 675e475bd5dSRen Jianing } 676e475bd5dSRen Jianing 677e475bd5dSRen Jianing rphy->usbgrf_base = syscon_get_regmap(syscon); 678e475bd5dSRen Jianing if (rphy->usbgrf_base <= 0) { 679e475bd5dSRen Jianing dev_err(dev, "get syscon usbgrf regmap failed\n"); 680f0c40dcdSWu Liang feng return -EINVAL; 681f0c40dcdSWu Liang feng } 682f0c40dcdSWu Liang feng } else { 683f0c40dcdSWu Liang feng rphy->usbgrf_base = NULL; 684f0c40dcdSWu Liang feng } 685f0c40dcdSWu Liang feng 686e475bd5dSRen Jianing if (!strncmp(parent->name, "root_driver", 11)) { 687e475bd5dSRen Jianing ret = dev_read_resource(dev, 0, &res); 688e475bd5dSRen Jianing reg = res.start; 689e475bd5dSRen Jianing } else { 690e475bd5dSRen Jianing ret = ofnode_read_u32(dev_ofnode(dev), "reg", ®); 691e475bd5dSRen Jianing } 692e475bd5dSRen Jianing 693e475bd5dSRen Jianing if (ret) { 694c86f0a42SFrank Wang dev_err(dev, "could not read reg\n"); 695c86f0a42SFrank Wang return -EINVAL; 696c86f0a42SFrank Wang } 697c86f0a42SFrank Wang 6984367cef2SWilliam Wu ret = reset_get_by_name(dev, "phy", &rphy->phy_rst); 6994367cef2SWilliam Wu if (ret) 7004367cef2SWilliam Wu dev_dbg(dev, "no u2phy reset control specified\n"); 7014367cef2SWilliam Wu 702f0c40dcdSWu Liang feng phy_cfgs = 703f0c40dcdSWu Liang feng (const struct rockchip_usb2phy_cfg *)dev_get_driver_data(dev); 704f0c40dcdSWu Liang feng if (!phy_cfgs) { 705f0c40dcdSWu Liang feng dev_err(dev, "unable to get phy_cfgs\n"); 706f0c40dcdSWu Liang feng return -EINVAL; 707f0c40dcdSWu Liang feng } 708f0c40dcdSWu Liang feng 709f0c40dcdSWu Liang feng /* find out a proper config which can be matched with dt. */ 710f0c40dcdSWu Liang feng index = 0; 711b30b0946SFrank Wang do { 712f0c40dcdSWu Liang feng if (phy_cfgs[index].reg == reg) { 713f0c40dcdSWu Liang feng rphy->phy_cfg = &phy_cfgs[index]; 714f0c40dcdSWu Liang feng break; 715f0c40dcdSWu Liang feng } 716f0c40dcdSWu Liang feng ++index; 717b30b0946SFrank Wang } while (phy_cfgs[index].reg); 718f0c40dcdSWu Liang feng 719f0c40dcdSWu Liang feng if (!rphy->phy_cfg) { 720f0c40dcdSWu Liang feng dev_err(dev, "no phy-config can be matched\n"); 721f0c40dcdSWu Liang feng return -EINVAL; 722f0c40dcdSWu Liang feng } 723f0c40dcdSWu Liang feng 724a636a6d7SWilliam Wu if (rphy->phy_cfg->phy_tuning) 725a636a6d7SWilliam Wu rphy->phy_cfg->phy_tuning(rphy); 726a636a6d7SWilliam Wu 727f0c40dcdSWu Liang feng return 0; 728f0c40dcdSWu Liang feng } 729f0c40dcdSWu Liang feng 730a636a6d7SWilliam Wu static int rk322x_usb2phy_tuning(struct rockchip_usb2phy *rphy) 731a636a6d7SWilliam Wu { 732e475bd5dSRen Jianing struct regmap *base = get_reg_base(rphy); 733a636a6d7SWilliam Wu int ret = 0; 734a636a6d7SWilliam Wu 735a636a6d7SWilliam Wu /* Open pre-emphasize in non-chirp state for PHY0 otg port */ 736a636a6d7SWilliam Wu if (rphy->phy_cfg->reg == 0x760) 737e475bd5dSRen Jianing ret = regmap_write(base, 0x76c, 0x00070004); 738a636a6d7SWilliam Wu 739a636a6d7SWilliam Wu return ret; 740a636a6d7SWilliam Wu } 741a636a6d7SWilliam Wu 742675552f7SFrank Wang static int rk3308_usb2phy_tuning(struct rockchip_usb2phy *rphy) 743675552f7SFrank Wang { 744675552f7SFrank Wang struct regmap *base = get_reg_base(rphy); 745675552f7SFrank Wang unsigned int tmp, orig; 746675552f7SFrank Wang int ret; 747675552f7SFrank Wang 748675552f7SFrank Wang if (soc_is_rk3308bs()) { 749675552f7SFrank Wang /* Enable otg/host port pre-emphasis during non-chirp phase */ 750675552f7SFrank Wang ret = regmap_read(base, 0, &orig); 751675552f7SFrank Wang if (ret) 752675552f7SFrank Wang return ret; 753675552f7SFrank Wang tmp = orig & ~GENMASK(2, 0); 754675552f7SFrank Wang tmp |= BIT(2) & GENMASK(2, 0); 755675552f7SFrank Wang ret = regmap_write(base, 0, tmp); 756675552f7SFrank Wang if (ret) 757675552f7SFrank Wang return ret; 758675552f7SFrank Wang 759675552f7SFrank Wang /* Set otg port squelch trigger point configure to 100mv */ 760675552f7SFrank Wang ret = regmap_read(base, 0x004, &orig); 761675552f7SFrank Wang if (ret) 762675552f7SFrank Wang return ret; 763675552f7SFrank Wang tmp = orig & ~GENMASK(7, 5); 764675552f7SFrank Wang tmp |= 0x40 & GENMASK(7, 5); 765675552f7SFrank Wang ret = regmap_write(base, 0x004, tmp); 766675552f7SFrank Wang if (ret) 767675552f7SFrank Wang return ret; 768675552f7SFrank Wang 769675552f7SFrank Wang ret = regmap_read(base, 0x008, &orig); 770675552f7SFrank Wang if (ret) 771675552f7SFrank Wang return ret; 772675552f7SFrank Wang tmp = orig & ~BIT(0); 773675552f7SFrank Wang tmp |= 0x1 & BIT(0); 774675552f7SFrank Wang ret = regmap_write(base, 0x008, tmp); 775675552f7SFrank Wang if (ret) 776675552f7SFrank Wang return ret; 777675552f7SFrank Wang 778675552f7SFrank Wang /* Enable host port pre-emphasis during non-chirp phase */ 779675552f7SFrank Wang ret = regmap_read(base, 0x400, &orig); 780675552f7SFrank Wang if (ret) 781675552f7SFrank Wang return ret; 782675552f7SFrank Wang tmp = orig & ~GENMASK(2, 0); 783675552f7SFrank Wang tmp |= BIT(2) & GENMASK(2, 0); 784675552f7SFrank Wang ret = regmap_write(base, 0x400, tmp); 785675552f7SFrank Wang if (ret) 786675552f7SFrank Wang return ret; 787675552f7SFrank Wang 788675552f7SFrank Wang /* Set host port squelch trigger point configure to 100mv */ 789675552f7SFrank Wang ret = regmap_read(base, 0x404, &orig); 790675552f7SFrank Wang if (ret) 791675552f7SFrank Wang return ret; 792675552f7SFrank Wang tmp = orig & ~GENMASK(7, 5); 793675552f7SFrank Wang tmp |= 0x40 & GENMASK(7, 5); 794675552f7SFrank Wang ret = regmap_write(base, 0x404, tmp); 795675552f7SFrank Wang if (ret) 796675552f7SFrank Wang return ret; 797675552f7SFrank Wang 798675552f7SFrank Wang ret = regmap_read(base, 0x408, &orig); 799675552f7SFrank Wang if (ret) 800675552f7SFrank Wang return ret; 801675552f7SFrank Wang tmp = orig & ~BIT(0); 802675552f7SFrank Wang tmp |= 0x1 & BIT(0); 803675552f7SFrank Wang ret = regmap_write(base, 0x408, tmp); 804675552f7SFrank Wang if (ret) 805675552f7SFrank Wang return ret; 806675552f7SFrank Wang } 807675552f7SFrank Wang 808675552f7SFrank Wang return 0; 809675552f7SFrank Wang } 810675552f7SFrank Wang 811134d55e1SJianwei Zheng static int rk3328_usb2phy_tuning(struct rockchip_usb2phy *rphy) 812134d55e1SJianwei Zheng { 813134d55e1SJianwei Zheng struct regmap *base = get_reg_base(rphy); 814134d55e1SJianwei Zheng unsigned int tmp, orig; 815134d55e1SJianwei Zheng int ret; 816134d55e1SJianwei Zheng 817134d55e1SJianwei Zheng if (soc_is_px30s()) { 818134d55e1SJianwei Zheng /* Enable otg/host port pre-emphasis during non-chirp phase */ 819134d55e1SJianwei Zheng ret = regmap_read(base, 0x8000, &orig); 820134d55e1SJianwei Zheng if (ret) 821134d55e1SJianwei Zheng return ret; 822134d55e1SJianwei Zheng tmp = orig & ~GENMASK(2, 0); 823134d55e1SJianwei Zheng tmp |= BIT(2) & GENMASK(2, 0); 824134d55e1SJianwei Zheng ret = regmap_write(base, 0x8000, tmp); 825134d55e1SJianwei Zheng if (ret) 826134d55e1SJianwei Zheng return ret; 827134d55e1SJianwei Zheng 828134d55e1SJianwei Zheng /* Set otg port squelch trigger point configure to 100mv */ 829134d55e1SJianwei Zheng ret = regmap_read(base, 0x8004, &orig); 830134d55e1SJianwei Zheng if (ret) 831134d55e1SJianwei Zheng return ret; 832134d55e1SJianwei Zheng tmp = orig & ~GENMASK(7, 5); 833134d55e1SJianwei Zheng tmp |= 0x40 & GENMASK(7, 5); 834134d55e1SJianwei Zheng ret = regmap_write(base, 0x8004, tmp); 835134d55e1SJianwei Zheng if (ret) 836134d55e1SJianwei Zheng return ret; 837134d55e1SJianwei Zheng 838134d55e1SJianwei Zheng ret = regmap_read(base, 0x8008, &orig); 839134d55e1SJianwei Zheng if (ret) 840134d55e1SJianwei Zheng return ret; 841134d55e1SJianwei Zheng tmp = orig & ~BIT(0); 842134d55e1SJianwei Zheng tmp |= 0x1 & BIT(0); 843134d55e1SJianwei Zheng ret = regmap_write(base, 0x8008, tmp); 844134d55e1SJianwei Zheng if (ret) 845134d55e1SJianwei Zheng return ret; 846134d55e1SJianwei Zheng 847134d55e1SJianwei Zheng /* Enable host port pre-emphasis during non-chirp phase */ 848134d55e1SJianwei Zheng ret = regmap_read(base, 0x8400, &orig); 849134d55e1SJianwei Zheng if (ret) 850134d55e1SJianwei Zheng return ret; 851134d55e1SJianwei Zheng tmp = orig & ~GENMASK(2, 0); 852134d55e1SJianwei Zheng tmp |= BIT(2) & GENMASK(2, 0); 853134d55e1SJianwei Zheng ret = regmap_write(base, 0x8400, tmp); 854134d55e1SJianwei Zheng if (ret) 855134d55e1SJianwei Zheng return ret; 856134d55e1SJianwei Zheng 857134d55e1SJianwei Zheng /* Set host port squelch trigger point configure to 100mv */ 858134d55e1SJianwei Zheng ret = regmap_read(base, 0x8404, &orig); 859134d55e1SJianwei Zheng if (ret) 860134d55e1SJianwei Zheng return ret; 861134d55e1SJianwei Zheng tmp = orig & ~GENMASK(7, 5); 862134d55e1SJianwei Zheng tmp |= 0x40 & GENMASK(7, 5); 863134d55e1SJianwei Zheng ret = regmap_write(base, 0x8404, tmp); 864134d55e1SJianwei Zheng if (ret) 865134d55e1SJianwei Zheng return ret; 866134d55e1SJianwei Zheng 867134d55e1SJianwei Zheng ret = regmap_read(base, 0x8408, &orig); 868134d55e1SJianwei Zheng if (ret) 869134d55e1SJianwei Zheng return ret; 870134d55e1SJianwei Zheng tmp = orig & ~BIT(0); 871134d55e1SJianwei Zheng tmp |= 0x1 & BIT(0); 872134d55e1SJianwei Zheng ret = regmap_write(base, 0x8408, tmp); 873134d55e1SJianwei Zheng if (ret) 874134d55e1SJianwei Zheng return ret; 875134d55e1SJianwei Zheng } 876134d55e1SJianwei Zheng 877134d55e1SJianwei Zheng return 0; 878134d55e1SJianwei Zheng } 879134d55e1SJianwei Zheng 88071c0b475SJianwei Zheng static int rv1106_usb2phy_tuning(struct rockchip_usb2phy *rphy) 88171c0b475SJianwei Zheng { 88271c0b475SJianwei Zheng /* Set HS disconnect detect mode to single ended detect mode */ 883c0ed503dSFrank Wang phy_set_bits(rphy->phy_base + 0x70, BIT(2)); 88471c0b475SJianwei Zheng 88571c0b475SJianwei Zheng return 0; 88671c0b475SJianwei Zheng } 88771c0b475SJianwei Zheng 88848642b3dSFrank Wang static int rk3506_usb2phy_tuning(struct rockchip_usb2phy *rphy) 88948642b3dSFrank Wang { 89048642b3dSFrank Wang /* Turn off otg0 port differential receiver in suspend mode */ 89148642b3dSFrank Wang phy_clear_bits(rphy->phy_base + 0x30, BIT(2)); 89248642b3dSFrank Wang 89348642b3dSFrank Wang /* Turn off otg1 port differential receiver in suspend mode */ 89448642b3dSFrank Wang phy_clear_bits(rphy->phy_base + 0x430, BIT(2)); 89548642b3dSFrank Wang 89648642b3dSFrank Wang /* Set otg0 port HS eye height to 425mv(default is 450mv) */ 89748642b3dSFrank Wang phy_update_bits(rphy->phy_base + 0x30, GENMASK(6, 4), (0x05 << 4)); 89848642b3dSFrank Wang 89948642b3dSFrank Wang /* Set otg1 port HS eye height to 425mv(default is 450mv) */ 90048642b3dSFrank Wang phy_update_bits(rphy->phy_base + 0x430, GENMASK(6, 4), (0x05 << 4)); 90148642b3dSFrank Wang 90248642b3dSFrank Wang /* Choose the Tx fs/ls data as linestate from TX driver for otg0 port */ 90348642b3dSFrank Wang phy_update_bits(rphy->phy_base + 0x94, GENMASK(6, 3), (0x03 << 3)); 90448642b3dSFrank Wang 90548642b3dSFrank Wang /* Choose the Tx fs/ls data as linestate from TX driver for otg1 port */ 90648642b3dSFrank Wang phy_update_bits(rphy->phy_base + 0x494, GENMASK(6, 3), (0x03 << 3)); 90748642b3dSFrank Wang 90848642b3dSFrank Wang return 0; 90948642b3dSFrank Wang } 91048642b3dSFrank Wang 9115c59af98SJianwei Zheng static int rk3528_usb2phy_tuning(struct rockchip_usb2phy *rphy) 9125c59af98SJianwei Zheng { 9135c59af98SJianwei Zheng if (IS_ERR(rphy->phy_base)) { 9145c59af98SJianwei Zheng return PTR_ERR(rphy->phy_base); 9155c59af98SJianwei Zheng } 9165c59af98SJianwei Zheng 9175c59af98SJianwei Zheng /* Turn off otg port differential receiver in suspend mode */ 918c0ed503dSFrank Wang phy_clear_bits(rphy->phy_base + 0x30, BIT(2)); 9195c59af98SJianwei Zheng 9205c59af98SJianwei Zheng /* Turn off host port differential receiver in suspend mode */ 921c0ed503dSFrank Wang phy_clear_bits(rphy->phy_base + 0x430, BIT(2)); 9225c59af98SJianwei Zheng 9235c59af98SJianwei Zheng /* Set otg port HS eye height to 400mv(default is 450mv) */ 924c0ed503dSFrank Wang phy_update_bits(rphy->phy_base + 0x30, GENMASK(6, 4), (0x00 << 4)); 9255c59af98SJianwei Zheng 9265c59af98SJianwei Zheng /* Set host port HS eye height to 400mv(default is 450mv) */ 927c0ed503dSFrank Wang phy_update_bits(rphy->phy_base + 0x430, GENMASK(6, 4), (0x00 << 4)); 9285c59af98SJianwei Zheng 9295c59af98SJianwei Zheng /* Choose the Tx fs/ls data as linestate from TX driver for otg port */ 930c0ed503dSFrank Wang phy_update_bits(rphy->phy_base + 0x94, GENMASK(6, 3), (0x03 << 3)); 9315c59af98SJianwei Zheng 9325c59af98SJianwei Zheng /* Turn on output clk of phy*/ 933c0ed503dSFrank Wang phy_update_bits(rphy->phy_base + 0x41c, GENMASK(7, 2), (0x27 << 2)); 9345c59af98SJianwei Zheng 935c0ed503dSFrank Wang return 0; 9365c59af98SJianwei Zheng } 9375c59af98SJianwei Zheng 9381a36d2eeSFrank Wang static int rk3562_usb2phy_tuning(struct rockchip_usb2phy *rphy) 9391a36d2eeSFrank Wang { 9401a36d2eeSFrank Wang if (IS_ERR(rphy->phy_base)) { 9411a36d2eeSFrank Wang return PTR_ERR(rphy->phy_base); 9421a36d2eeSFrank Wang } 9431a36d2eeSFrank Wang 9441a36d2eeSFrank Wang /* Turn off differential receiver by default to save power */ 945c0ed503dSFrank Wang phy_clear_bits(rphy->phy_base + 0x0030, BIT(2)); 946c0ed503dSFrank Wang phy_clear_bits(rphy->phy_base + 0x0430, BIT(2)); 9471a36d2eeSFrank Wang 9481a36d2eeSFrank Wang /* Enable pre-emphasis during non-chirp phase */ 949c0ed503dSFrank Wang phy_update_bits(rphy->phy_base, GENMASK(2, 0), 0x04); 950c0ed503dSFrank Wang phy_update_bits(rphy->phy_base + 0x0400, GENMASK(2, 0), 0x04); 9511a36d2eeSFrank Wang 9521a36d2eeSFrank Wang /* Set HS eye height to 425mv(default is 400mv) */ 953c0ed503dSFrank Wang phy_update_bits(rphy->phy_base + 0x0030, GENMASK(6, 4), (0x05 << 4)); 954c0ed503dSFrank Wang phy_update_bits(rphy->phy_base + 0x0430, GENMASK(6, 4), (0x05 << 4)); 9551a36d2eeSFrank Wang 956c0ed503dSFrank Wang return 0; 9571a36d2eeSFrank Wang } 9581a36d2eeSFrank Wang 959665d5247SFrank Wang static int rk3576_usb2phy_tuning(struct rockchip_usb2phy *rphy) 960665d5247SFrank Wang { 961665d5247SFrank Wang struct regmap *base = get_reg_base(rphy); 962665d5247SFrank Wang int ret; 963665d5247SFrank Wang 964665d5247SFrank Wang if (rphy->phy_cfg->reg == 0x0) { 965665d5247SFrank Wang /* Deassert SIDDQ to power on analog block */ 966665d5247SFrank Wang ret = regmap_write(base, 0x0010, GENMASK(29, 29) | 0x0000); 967665d5247SFrank Wang if (ret) 968665d5247SFrank Wang return ret; 969665d5247SFrank Wang 970665d5247SFrank Wang /* Do reset after exit IDDQ mode */ 971665d5247SFrank Wang ret = rockchip_usb2phy_reset(rphy); 972665d5247SFrank Wang if (ret) 973665d5247SFrank Wang return ret; 974665d5247SFrank Wang 975665d5247SFrank Wang /* HS DC Voltage Level Adjustment 4'b1001 : +5.89% */ 976665d5247SFrank Wang ret = regmap_write(base, 0x000c, GENMASK(27, 24) | 0x0900); 977665d5247SFrank Wang if (ret) 978665d5247SFrank Wang return ret; 979665d5247SFrank Wang 980665d5247SFrank Wang /* HS Transmitter Pre-Emphasis Current Control 2'b10 : 2x */ 981665d5247SFrank Wang ret = regmap_write(base, 0x0010, GENMASK(20, 19) | 0x0010); 982665d5247SFrank Wang if (ret) 983665d5247SFrank Wang return ret; 984665d5247SFrank Wang } else if (rphy->phy_cfg->reg == 0x2000) { 985665d5247SFrank Wang /* Deassert SIDDQ to power on analog block */ 986665d5247SFrank Wang ret = regmap_write(base, 0x2010, GENMASK(29, 29) | 0x0000); 987665d5247SFrank Wang if (ret) 988665d5247SFrank Wang return ret; 989665d5247SFrank Wang 990665d5247SFrank Wang /* Do reset after exit IDDQ mode */ 991665d5247SFrank Wang ret = rockchip_usb2phy_reset(rphy); 992665d5247SFrank Wang if (ret) 993665d5247SFrank Wang return ret; 994665d5247SFrank Wang 995665d5247SFrank Wang /* HS DC Voltage Level Adjustment 4'b1001 : +5.89% */ 996665d5247SFrank Wang ret = regmap_write(base, 0x200c, GENMASK(27, 24) | 0x0900); 997665d5247SFrank Wang if (ret) 998665d5247SFrank Wang return ret; 999665d5247SFrank Wang 1000665d5247SFrank Wang /* HS Transmitter Pre-Emphasis Current Control 2'b10 : 2x */ 1001665d5247SFrank Wang ret = regmap_write(base, 0x2010, GENMASK(20, 19) | 0x0010); 1002665d5247SFrank Wang if (ret) 1003665d5247SFrank Wang return ret; 1004665d5247SFrank Wang } 1005665d5247SFrank Wang 1006665d5247SFrank Wang return 0; 1007665d5247SFrank Wang } 1008665d5247SFrank Wang 10094367cef2SWilliam Wu static int rk3588_usb2phy_tuning(struct rockchip_usb2phy *rphy) 10104367cef2SWilliam Wu { 10114367cef2SWilliam Wu struct regmap *base = get_reg_base(rphy); 10124367cef2SWilliam Wu int ret; 10134367cef2SWilliam Wu 10144367cef2SWilliam Wu /* Deassert SIDDQ to power on analog block */ 10154367cef2SWilliam Wu ret = regmap_write(base, 0x0008, GENMASK(29, 29) | 0x0000); 10164367cef2SWilliam Wu if (ret) 10174367cef2SWilliam Wu return ret; 10184367cef2SWilliam Wu 10194367cef2SWilliam Wu /* Do reset after exit IDDQ mode */ 10204367cef2SWilliam Wu ret = rockchip_usb2phy_reset(rphy); 10214367cef2SWilliam Wu if (ret) 10224367cef2SWilliam Wu return ret; 10234367cef2SWilliam Wu 10244367cef2SWilliam Wu /* HS DC Voltage Level Adjustment 4'b1001 : +5.89% */ 10254367cef2SWilliam Wu ret = regmap_write(base, 0x0004, GENMASK(27, 24) | 0x0900); 10264367cef2SWilliam Wu if (ret) 10274367cef2SWilliam Wu return ret; 10284367cef2SWilliam Wu 10294367cef2SWilliam Wu /* HS Transmitter Pre-Emphasis Current Control 2'b10 : 2x */ 10304367cef2SWilliam Wu ret = regmap_write(base, 0x0008, GENMASK(20, 19) | 0x0010); 10314367cef2SWilliam Wu if (ret) 10324367cef2SWilliam Wu return ret; 10334367cef2SWilliam Wu 10344367cef2SWilliam Wu return 0; 10354367cef2SWilliam Wu } 10364367cef2SWilliam Wu 1037f0c40dcdSWu Liang feng static struct phy_ops rockchip_usb2phy_ops = { 1038f0c40dcdSWu Liang feng .init = rockchip_usb2phy_init, 1039f0c40dcdSWu Liang feng .exit = rockchip_usb2phy_exit, 104086df9e88SFrank Wang .power_on = rockchip_usb2phy_power_on, 104186df9e88SFrank Wang .power_off = rockchip_usb2phy_power_off, 10429b3cc842SFrank Wang .of_xlate = rockchip_usb2phy_of_xlate, 1043f0c40dcdSWu Liang feng }; 1044f0c40dcdSWu Liang feng 1045b31aa7beSWilliam Wu static const struct rockchip_usb2phy_cfg rk1808_phy_cfgs[] = { 1046b31aa7beSWilliam Wu { 1047b31aa7beSWilliam Wu .reg = 0x100, 1048b31aa7beSWilliam Wu .num_ports = 2, 1049b31aa7beSWilliam Wu .clkout_ctl = { 0x108, 4, 4, 1, 0 }, 1050b31aa7beSWilliam Wu .port_cfgs = { 1051b31aa7beSWilliam Wu [USB2PHY_PORT_OTG] = { 1052b31aa7beSWilliam Wu .phy_sus = { 0x0100, 8, 0, 0, 0x1d1 }, 1053b31aa7beSWilliam Wu .bvalid_det_en = { 0x0110, 2, 2, 0, 1 }, 1054b31aa7beSWilliam Wu .bvalid_det_st = { 0x0114, 2, 2, 0, 1 }, 1055b31aa7beSWilliam Wu .bvalid_det_clr = { 0x0118, 2, 2, 0, 1 }, 1056b31aa7beSWilliam Wu .iddig_output = { 0x0100, 10, 10, 0, 1 }, 1057b31aa7beSWilliam Wu .iddig_en = { 0x0100, 9, 9, 0, 1 }, 1058b31aa7beSWilliam Wu .idfall_det_en = { 0x0110, 5, 5, 0, 1 }, 1059b31aa7beSWilliam Wu .idfall_det_st = { 0x0114, 5, 5, 0, 1 }, 1060b31aa7beSWilliam Wu .idfall_det_clr = { 0x0118, 5, 5, 0, 1 }, 1061b31aa7beSWilliam Wu .idrise_det_en = { 0x0110, 4, 4, 0, 1 }, 1062b31aa7beSWilliam Wu .idrise_det_st = { 0x0114, 4, 4, 0, 1 }, 1063b31aa7beSWilliam Wu .idrise_det_clr = { 0x0118, 4, 4, 0, 1 }, 1064b31aa7beSWilliam Wu .ls_det_en = { 0x0110, 0, 0, 0, 1 }, 1065b31aa7beSWilliam Wu .ls_det_st = { 0x0114, 0, 0, 0, 1 }, 1066b31aa7beSWilliam Wu .ls_det_clr = { 0x0118, 0, 0, 0, 1 }, 1067b31aa7beSWilliam Wu .utmi_avalid = { 0x0120, 10, 10, 0, 1 }, 1068b31aa7beSWilliam Wu .utmi_bvalid = { 0x0120, 9, 9, 0, 1 }, 1069b31aa7beSWilliam Wu .utmi_iddig = { 0x0120, 6, 6, 0, 1 }, 1070b31aa7beSWilliam Wu .utmi_ls = { 0x0120, 5, 4, 0, 1 }, 1071b31aa7beSWilliam Wu .vbus_det_en = { 0x001c, 15, 15, 1, 0 }, 1072b31aa7beSWilliam Wu }, 1073b31aa7beSWilliam Wu [USB2PHY_PORT_HOST] = { 1074b31aa7beSWilliam Wu .phy_sus = { 0x104, 8, 0, 0, 0x1d1 }, 1075b31aa7beSWilliam Wu .ls_det_en = { 0x110, 1, 1, 0, 1 }, 1076b31aa7beSWilliam Wu .ls_det_st = { 0x114, 1, 1, 0, 1 }, 1077b31aa7beSWilliam Wu .ls_det_clr = { 0x118, 1, 1, 0, 1 }, 1078b31aa7beSWilliam Wu .utmi_ls = { 0x120, 17, 16, 0, 1 }, 1079b31aa7beSWilliam Wu .utmi_hstdet = { 0x120, 19, 19, 0, 1 } 1080b31aa7beSWilliam Wu } 1081b31aa7beSWilliam Wu }, 1082b31aa7beSWilliam Wu .chg_det = { 1083b31aa7beSWilliam Wu .opmode = { 0x0100, 3, 0, 5, 1 }, 1084b31aa7beSWilliam Wu .cp_det = { 0x0120, 24, 24, 0, 1 }, 1085b31aa7beSWilliam Wu .dcp_det = { 0x0120, 23, 23, 0, 1 }, 1086b31aa7beSWilliam Wu .dp_det = { 0x0120, 25, 25, 0, 1 }, 1087b31aa7beSWilliam Wu .idm_sink_en = { 0x0108, 8, 8, 0, 1 }, 1088b31aa7beSWilliam Wu .idp_sink_en = { 0x0108, 7, 7, 0, 1 }, 1089b31aa7beSWilliam Wu .idp_src_en = { 0x0108, 9, 9, 0, 1 }, 1090b31aa7beSWilliam Wu .rdm_pdwn_en = { 0x0108, 10, 10, 0, 1 }, 1091b31aa7beSWilliam Wu .vdm_src_en = { 0x0108, 12, 12, 0, 1 }, 1092b31aa7beSWilliam Wu .vdp_src_en = { 0x0108, 11, 11, 0, 1 }, 1093b31aa7beSWilliam Wu }, 1094b31aa7beSWilliam Wu }, 1095b31aa7beSWilliam Wu { /* sentinel */ } 1096b31aa7beSWilliam Wu }; 1097b31aa7beSWilliam Wu 1098baa12648SJianwei Zheng static const struct rockchip_usb2phy_cfg rk3036_phy_cfgs[] = { 1099baa12648SJianwei Zheng { 1100baa12648SJianwei Zheng .reg = 0x17c, 1101baa12648SJianwei Zheng .num_ports = 2, 1102baa12648SJianwei Zheng .clkout_ctl = { 0x017c, 11, 11, 1, 0 }, 1103baa12648SJianwei Zheng .port_cfgs = { 1104baa12648SJianwei Zheng [USB2PHY_PORT_OTG] = { 1105baa12648SJianwei Zheng .phy_sus = { 0x017c, 8, 0, 0, 0x1d1 }, 1106baa12648SJianwei Zheng .bvalid_det_en = { 0x017c, 14, 14, 0, 1 }, 1107baa12648SJianwei Zheng .bvalid_det_st = { 0x017c, 15, 15, 0, 1 }, 1108baa12648SJianwei Zheng .bvalid_det_clr = { 0x017c, 15, 15, 0, 1 }, 1109baa12648SJianwei Zheng .iddig_output = { 0x017c, 10, 10, 0, 1 }, 1110baa12648SJianwei Zheng .iddig_en = { 0x017c, 9, 9, 0, 1 }, 1111baa12648SJianwei Zheng .idfall_det_en = { 0x01a0, 2, 2, 0, 1 }, 1112baa12648SJianwei Zheng .idfall_det_st = { 0x01a0, 3, 3, 0, 1 }, 1113baa12648SJianwei Zheng .idfall_det_clr = { 0x01a0, 3, 3, 0, 1 }, 1114baa12648SJianwei Zheng .idrise_det_en = { 0x01a0, 0, 0, 0, 1 }, 1115baa12648SJianwei Zheng .idrise_det_st = { 0x01a0, 1, 1, 0, 1 }, 1116baa12648SJianwei Zheng .idrise_det_clr = { 0x01a0, 1, 1, 0, 1 }, 1117baa12648SJianwei Zheng .ls_det_en = { 0x017c, 12, 12, 0, 1 }, 1118baa12648SJianwei Zheng .ls_det_st = { 0x017c, 13, 13, 0, 1 }, 1119baa12648SJianwei Zheng .ls_det_clr = { 0x017c, 13, 13, 0, 1 }, 1120baa12648SJianwei Zheng .utmi_bvalid = { 0x014c, 5, 5, 0, 1 }, 1121baa12648SJianwei Zheng .utmi_iddig = { 0x014c, 8, 8, 0, 1 }, 1122baa12648SJianwei Zheng .utmi_ls = { 0x014c, 7, 6, 0, 1 }, 1123baa12648SJianwei Zheng }, 1124baa12648SJianwei Zheng [USB2PHY_PORT_HOST] = { 1125baa12648SJianwei Zheng .phy_sus = { 0x0194, 8, 0, 0, 0x1d1 }, 1126baa12648SJianwei Zheng .ls_det_en = { 0x0194, 14, 14, 0, 1 }, 1127baa12648SJianwei Zheng .ls_det_st = { 0x0194, 15, 15, 0, 1 }, 1128baa12648SJianwei Zheng .ls_det_clr = { 0x0194, 15, 15, 0, 1 } 1129baa12648SJianwei Zheng } 1130baa12648SJianwei Zheng }, 1131baa12648SJianwei Zheng }, 1132baa12648SJianwei Zheng { /* sentinel */ } 1133baa12648SJianwei Zheng }; 1134baa12648SJianwei Zheng 1135f0c40dcdSWu Liang feng static const struct rockchip_usb2phy_cfg rk312x_phy_cfgs[] = { 1136f0c40dcdSWu Liang feng { 1137f0c40dcdSWu Liang feng .reg = 0x17c, 1138f0c40dcdSWu Liang feng .num_ports = 2, 1139f0c40dcdSWu Liang feng .clkout_ctl = { 0x0190, 15, 15, 1, 0 }, 1140f0c40dcdSWu Liang feng .port_cfgs = { 1141f0c40dcdSWu Liang feng [USB2PHY_PORT_OTG] = { 1142f0c40dcdSWu Liang feng .phy_sus = { 0x017c, 8, 0, 0, 0x1d1 }, 1143f0c40dcdSWu Liang feng .bvalid_det_en = { 0x017c, 14, 14, 0, 1 }, 1144f0c40dcdSWu Liang feng .bvalid_det_st = { 0x017c, 15, 15, 0, 1 }, 1145f0c40dcdSWu Liang feng .bvalid_det_clr = { 0x017c, 15, 15, 0, 1 }, 1146f0c40dcdSWu Liang feng .iddig_output = { 0x017c, 10, 10, 0, 1 }, 1147f0c40dcdSWu Liang feng .iddig_en = { 0x017c, 9, 9, 0, 1 }, 1148f0c40dcdSWu Liang feng .idfall_det_en = { 0x01a0, 2, 2, 0, 1 }, 1149f0c40dcdSWu Liang feng .idfall_det_st = { 0x01a0, 3, 3, 0, 1 }, 1150f0c40dcdSWu Liang feng .idfall_det_clr = { 0x01a0, 3, 3, 0, 1 }, 1151f0c40dcdSWu Liang feng .idrise_det_en = { 0x01a0, 0, 0, 0, 1 }, 1152f0c40dcdSWu Liang feng .idrise_det_st = { 0x01a0, 1, 1, 0, 1 }, 1153f0c40dcdSWu Liang feng .idrise_det_clr = { 0x01a0, 1, 1, 0, 1 }, 1154f0c40dcdSWu Liang feng .ls_det_en = { 0x017c, 12, 12, 0, 1 }, 1155f0c40dcdSWu Liang feng .ls_det_st = { 0x017c, 13, 13, 0, 1 }, 1156f0c40dcdSWu Liang feng .ls_det_clr = { 0x017c, 13, 13, 0, 1 }, 1157f0c40dcdSWu Liang feng .utmi_bvalid = { 0x014c, 5, 5, 0, 1 }, 1158f0c40dcdSWu Liang feng .utmi_iddig = { 0x014c, 8, 8, 0, 1 }, 1159f0c40dcdSWu Liang feng .utmi_ls = { 0x014c, 7, 6, 0, 1 }, 1160f0c40dcdSWu Liang feng }, 1161f0c40dcdSWu Liang feng [USB2PHY_PORT_HOST] = { 1162f0c40dcdSWu Liang feng .phy_sus = { 0x0194, 8, 0, 0, 0x1d1 }, 1163f0c40dcdSWu Liang feng .ls_det_en = { 0x0194, 14, 14, 0, 1 }, 1164f0c40dcdSWu Liang feng .ls_det_st = { 0x0194, 15, 15, 0, 1 }, 1165f0c40dcdSWu Liang feng .ls_det_clr = { 0x0194, 15, 15, 0, 1 } 1166f0c40dcdSWu Liang feng } 1167f0c40dcdSWu Liang feng }, 1168f0c40dcdSWu Liang feng .chg_det = { 1169f0c40dcdSWu Liang feng .opmode = { 0x017c, 3, 0, 5, 1 }, 1170f0c40dcdSWu Liang feng .cp_det = { 0x02c0, 6, 6, 0, 1 }, 1171f0c40dcdSWu Liang feng .dcp_det = { 0x02c0, 5, 5, 0, 1 }, 1172f0c40dcdSWu Liang feng .dp_det = { 0x02c0, 7, 7, 0, 1 }, 1173f0c40dcdSWu Liang feng .idm_sink_en = { 0x0184, 8, 8, 0, 1 }, 1174f0c40dcdSWu Liang feng .idp_sink_en = { 0x0184, 7, 7, 0, 1 }, 1175f0c40dcdSWu Liang feng .idp_src_en = { 0x0184, 9, 9, 0, 1 }, 1176f0c40dcdSWu Liang feng .rdm_pdwn_en = { 0x0184, 10, 10, 0, 1 }, 1177f0c40dcdSWu Liang feng .vdm_src_en = { 0x0184, 12, 12, 0, 1 }, 1178f0c40dcdSWu Liang feng .vdp_src_en = { 0x0184, 11, 11, 0, 1 }, 1179f0c40dcdSWu Liang feng }, 1180f0c40dcdSWu Liang feng }, 1181f0c40dcdSWu Liang feng { /* sentinel */ } 1182f0c40dcdSWu Liang feng }; 1183f0c40dcdSWu Liang feng 1184a636a6d7SWilliam Wu static const struct rockchip_usb2phy_cfg rk322x_phy_cfgs[] = { 1185a636a6d7SWilliam Wu { 1186a636a6d7SWilliam Wu .reg = 0x760, 1187a636a6d7SWilliam Wu .num_ports = 2, 1188a636a6d7SWilliam Wu .phy_tuning = rk322x_usb2phy_tuning, 1189a636a6d7SWilliam Wu .clkout_ctl = { 0x0768, 4, 4, 1, 0 }, 1190a636a6d7SWilliam Wu .port_cfgs = { 1191a636a6d7SWilliam Wu [USB2PHY_PORT_OTG] = { 1192a636a6d7SWilliam Wu .phy_sus = { 0x0760, 8, 0, 0, 0x1d1 }, 1193a636a6d7SWilliam Wu .bvalid_det_en = { 0x0680, 3, 3, 0, 1 }, 1194a636a6d7SWilliam Wu .bvalid_det_st = { 0x0690, 3, 3, 0, 1 }, 1195a636a6d7SWilliam Wu .bvalid_det_clr = { 0x06a0, 3, 3, 0, 1 }, 1196a636a6d7SWilliam Wu .iddig_output = { 0x0760, 10, 10, 0, 1 }, 1197a636a6d7SWilliam Wu .iddig_en = { 0x0760, 9, 9, 0, 1 }, 1198a636a6d7SWilliam Wu .idfall_det_en = { 0x0680, 6, 6, 0, 1 }, 1199a636a6d7SWilliam Wu .idfall_det_st = { 0x0690, 6, 6, 0, 1 }, 1200a636a6d7SWilliam Wu .idfall_det_clr = { 0x06a0, 6, 6, 0, 1 }, 1201a636a6d7SWilliam Wu .idrise_det_en = { 0x0680, 5, 5, 0, 1 }, 1202a636a6d7SWilliam Wu .idrise_det_st = { 0x0690, 5, 5, 0, 1 }, 1203a636a6d7SWilliam Wu .idrise_det_clr = { 0x06a0, 5, 5, 0, 1 }, 1204a636a6d7SWilliam Wu .ls_det_en = { 0x0680, 2, 2, 0, 1 }, 1205a636a6d7SWilliam Wu .ls_det_st = { 0x0690, 2, 2, 0, 1 }, 1206a636a6d7SWilliam Wu .ls_det_clr = { 0x06a0, 2, 2, 0, 1 }, 1207a636a6d7SWilliam Wu .utmi_bvalid = { 0x0480, 4, 4, 0, 1 }, 1208a636a6d7SWilliam Wu .utmi_iddig = { 0x0480, 1, 1, 0, 1 }, 1209a636a6d7SWilliam Wu .utmi_ls = { 0x0480, 3, 2, 0, 1 }, 1210a636a6d7SWilliam Wu .vbus_det_en = { 0x0788, 15, 15, 1, 0 }, 1211a636a6d7SWilliam Wu }, 1212a636a6d7SWilliam Wu [USB2PHY_PORT_HOST] = { 1213a636a6d7SWilliam Wu .phy_sus = { 0x0764, 8, 0, 0, 0x1d1 }, 1214a636a6d7SWilliam Wu .ls_det_en = { 0x0680, 4, 4, 0, 1 }, 1215a636a6d7SWilliam Wu .ls_det_st = { 0x0690, 4, 4, 0, 1 }, 1216a636a6d7SWilliam Wu .ls_det_clr = { 0x06a0, 4, 4, 0, 1 } 1217a636a6d7SWilliam Wu } 1218a636a6d7SWilliam Wu }, 1219a636a6d7SWilliam Wu .chg_det = { 1220a636a6d7SWilliam Wu .opmode = { 0x0760, 3, 0, 5, 1 }, 1221a636a6d7SWilliam Wu .cp_det = { 0x0884, 4, 4, 0, 1 }, 1222a636a6d7SWilliam Wu .dcp_det = { 0x0884, 3, 3, 0, 1 }, 1223a636a6d7SWilliam Wu .dp_det = { 0x0884, 5, 5, 0, 1 }, 1224a636a6d7SWilliam Wu .idm_sink_en = { 0x0768, 8, 8, 0, 1 }, 1225a636a6d7SWilliam Wu .idp_sink_en = { 0x0768, 7, 7, 0, 1 }, 1226a636a6d7SWilliam Wu .idp_src_en = { 0x0768, 9, 9, 0, 1 }, 1227a636a6d7SWilliam Wu .rdm_pdwn_en = { 0x0768, 10, 10, 0, 1 }, 1228a636a6d7SWilliam Wu .vdm_src_en = { 0x0768, 12, 12, 0, 1 }, 1229a636a6d7SWilliam Wu .vdp_src_en = { 0x0768, 11, 11, 0, 1 }, 1230a636a6d7SWilliam Wu }, 1231a636a6d7SWilliam Wu }, 1232a636a6d7SWilliam Wu { 1233a636a6d7SWilliam Wu .reg = 0x800, 1234a636a6d7SWilliam Wu .num_ports = 2, 1235a636a6d7SWilliam Wu .clkout_ctl = { 0x0808, 4, 4, 1, 0 }, 1236a636a6d7SWilliam Wu .port_cfgs = { 1237a636a6d7SWilliam Wu [USB2PHY_PORT_OTG] = { 1238a636a6d7SWilliam Wu .phy_sus = { 0x804, 8, 0, 0, 0x1d1 }, 1239a636a6d7SWilliam Wu .ls_det_en = { 0x0684, 1, 1, 0, 1 }, 1240a636a6d7SWilliam Wu .ls_det_st = { 0x0694, 1, 1, 0, 1 }, 1241a636a6d7SWilliam Wu .ls_det_clr = { 0x06a4, 1, 1, 0, 1 } 1242a636a6d7SWilliam Wu }, 1243a636a6d7SWilliam Wu [USB2PHY_PORT_HOST] = { 1244a636a6d7SWilliam Wu .phy_sus = { 0x800, 8, 0, 0, 0x1d1 }, 1245a636a6d7SWilliam Wu .ls_det_en = { 0x0684, 0, 0, 0, 1 }, 1246a636a6d7SWilliam Wu .ls_det_st = { 0x0694, 0, 0, 0, 1 }, 1247a636a6d7SWilliam Wu .ls_det_clr = { 0x06a4, 0, 0, 0, 1 } 1248a636a6d7SWilliam Wu } 1249a636a6d7SWilliam Wu }, 1250a636a6d7SWilliam Wu }, 1251a636a6d7SWilliam Wu { /* sentinel */ } 1252a636a6d7SWilliam Wu }; 1253a636a6d7SWilliam Wu 1254675552f7SFrank Wang static const struct rockchip_usb2phy_cfg rk3308_phy_cfgs[] = { 1255675552f7SFrank Wang { 1256675552f7SFrank Wang .reg = 0x100, 1257675552f7SFrank Wang .num_ports = 2, 1258675552f7SFrank Wang .phy_tuning = rk3308_usb2phy_tuning, 1259675552f7SFrank Wang .clkout_ctl = { 0x0108, 4, 4, 1, 0 }, 1260675552f7SFrank Wang .port_cfgs = { 1261675552f7SFrank Wang [USB2PHY_PORT_OTG] = { 1262675552f7SFrank Wang .phy_sus = { 0x0100, 8, 0, 0, 0x1d1 }, 1263675552f7SFrank Wang .bvalid_det_en = { 0x3020, 2, 2, 0, 1 }, 1264675552f7SFrank Wang .bvalid_det_st = { 0x3024, 2, 2, 0, 1 }, 1265675552f7SFrank Wang .bvalid_det_clr = { 0x3028, 2, 2, 0, 1 }, 1266675552f7SFrank Wang .iddig_output = { 0x0100, 10, 10, 0, 1 }, 1267675552f7SFrank Wang .iddig_en = { 0x0100, 9, 9, 0, 1 }, 1268675552f7SFrank Wang .idfall_det_en = { 0x3020, 5, 5, 0, 1 }, 1269675552f7SFrank Wang .idfall_det_st = { 0x3024, 5, 5, 0, 1 }, 1270675552f7SFrank Wang .idfall_det_clr = { 0x3028, 5, 5, 0, 1 }, 1271675552f7SFrank Wang .idrise_det_en = { 0x3020, 4, 4, 0, 1 }, 1272675552f7SFrank Wang .idrise_det_st = { 0x3024, 4, 4, 0, 1 }, 1273675552f7SFrank Wang .idrise_det_clr = { 0x3028, 4, 4, 0, 1 }, 1274675552f7SFrank Wang .ls_det_en = { 0x3020, 0, 0, 0, 1 }, 1275675552f7SFrank Wang .ls_det_st = { 0x3024, 0, 0, 0, 1 }, 1276675552f7SFrank Wang .ls_det_clr = { 0x3028, 0, 0, 0, 1 }, 1277675552f7SFrank Wang .utmi_avalid = { 0x0120, 10, 10, 0, 1 }, 1278675552f7SFrank Wang .utmi_bvalid = { 0x0120, 9, 9, 0, 1 }, 1279675552f7SFrank Wang .utmi_iddig = { 0x0120, 6, 6, 0, 1 }, 1280675552f7SFrank Wang .utmi_ls = { 0x0120, 5, 4, 0, 1 }, 1281675552f7SFrank Wang .vbus_det_en = { 0x001c, 15, 15, 1, 0 }, 1282675552f7SFrank Wang }, 1283675552f7SFrank Wang [USB2PHY_PORT_HOST] = { 1284675552f7SFrank Wang .phy_sus = { 0x0104, 8, 0, 0, 0x1d1 }, 1285675552f7SFrank Wang .ls_det_en = { 0x3020, 1, 1, 0, 1 }, 1286675552f7SFrank Wang .ls_det_st = { 0x3024, 1, 1, 0, 1 }, 1287675552f7SFrank Wang .ls_det_clr = { 0x3028, 1, 1, 0, 1 }, 1288675552f7SFrank Wang .utmi_ls = { 0x120, 17, 16, 0, 1 }, 1289675552f7SFrank Wang .utmi_hstdet = { 0x120, 19, 19, 0, 1 } 1290675552f7SFrank Wang } 1291675552f7SFrank Wang }, 1292675552f7SFrank Wang .chg_det = { 1293675552f7SFrank Wang .opmode = { 0x0100, 3, 0, 5, 1 }, 1294675552f7SFrank Wang .cp_det = { 0x0120, 24, 24, 0, 1 }, 1295675552f7SFrank Wang .dcp_det = { 0x0120, 23, 23, 0, 1 }, 1296675552f7SFrank Wang .dp_det = { 0x0120, 25, 25, 0, 1 }, 1297675552f7SFrank Wang .idm_sink_en = { 0x0108, 8, 8, 0, 1 }, 1298675552f7SFrank Wang .idp_sink_en = { 0x0108, 7, 7, 0, 1 }, 1299675552f7SFrank Wang .idp_src_en = { 0x0108, 9, 9, 0, 1 }, 1300675552f7SFrank Wang .rdm_pdwn_en = { 0x0108, 10, 10, 0, 1 }, 1301675552f7SFrank Wang .vdm_src_en = { 0x0108, 12, 12, 0, 1 }, 1302675552f7SFrank Wang .vdp_src_en = { 0x0108, 11, 11, 0, 1 }, 1303675552f7SFrank Wang }, 1304675552f7SFrank Wang }, 1305675552f7SFrank Wang { /* sentinel */ } 1306675552f7SFrank Wang }; 1307675552f7SFrank Wang 1308f0c40dcdSWu Liang feng static const struct rockchip_usb2phy_cfg rk3328_phy_cfgs[] = { 1309f0c40dcdSWu Liang feng { 1310f0c40dcdSWu Liang feng .reg = 0x100, 1311f0c40dcdSWu Liang feng .num_ports = 2, 1312134d55e1SJianwei Zheng .phy_tuning = rk3328_usb2phy_tuning, 1313f0c40dcdSWu Liang feng .clkout_ctl = { 0x108, 4, 4, 1, 0 }, 1314f0c40dcdSWu Liang feng .port_cfgs = { 1315f0c40dcdSWu Liang feng [USB2PHY_PORT_OTG] = { 1316f0c40dcdSWu Liang feng .phy_sus = { 0x0100, 8, 0, 0, 0x1d1 }, 1317f0c40dcdSWu Liang feng .bvalid_det_en = { 0x0110, 2, 2, 0, 1 }, 1318f0c40dcdSWu Liang feng .bvalid_det_st = { 0x0114, 2, 2, 0, 1 }, 1319f0c40dcdSWu Liang feng .bvalid_det_clr = { 0x0118, 2, 2, 0, 1 }, 1320f0c40dcdSWu Liang feng .iddig_output = { 0x0100, 10, 10, 0, 1 }, 1321f0c40dcdSWu Liang feng .iddig_en = { 0x0100, 9, 9, 0, 1 }, 1322f0c40dcdSWu Liang feng .idfall_det_en = { 0x0110, 5, 5, 0, 1 }, 1323f0c40dcdSWu Liang feng .idfall_det_st = { 0x0114, 5, 5, 0, 1 }, 1324f0c40dcdSWu Liang feng .idfall_det_clr = { 0x0118, 5, 5, 0, 1 }, 1325f0c40dcdSWu Liang feng .idrise_det_en = { 0x0110, 4, 4, 0, 1 }, 1326f0c40dcdSWu Liang feng .idrise_det_st = { 0x0114, 4, 4, 0, 1 }, 1327f0c40dcdSWu Liang feng .idrise_det_clr = { 0x0118, 4, 4, 0, 1 }, 1328f0c40dcdSWu Liang feng .ls_det_en = { 0x0110, 0, 0, 0, 1 }, 1329f0c40dcdSWu Liang feng .ls_det_st = { 0x0114, 0, 0, 0, 1 }, 1330f0c40dcdSWu Liang feng .ls_det_clr = { 0x0118, 0, 0, 0, 1 }, 1331f0c40dcdSWu Liang feng .utmi_avalid = { 0x0120, 10, 10, 0, 1 }, 1332f0c40dcdSWu Liang feng .utmi_bvalid = { 0x0120, 9, 9, 0, 1 }, 1333f0c40dcdSWu Liang feng .utmi_iddig = { 0x0120, 6, 6, 0, 1 }, 1334f0c40dcdSWu Liang feng .utmi_ls = { 0x0120, 5, 4, 0, 1 }, 1335f0c40dcdSWu Liang feng .vbus_det_en = { 0x001c, 15, 15, 1, 0 }, 1336f0c40dcdSWu Liang feng }, 1337f0c40dcdSWu Liang feng [USB2PHY_PORT_HOST] = { 1338f0c40dcdSWu Liang feng .phy_sus = { 0x104, 8, 0, 0, 0x1d1 }, 1339f0c40dcdSWu Liang feng .ls_det_en = { 0x110, 1, 1, 0, 1 }, 1340f0c40dcdSWu Liang feng .ls_det_st = { 0x114, 1, 1, 0, 1 }, 1341f0c40dcdSWu Liang feng .ls_det_clr = { 0x118, 1, 1, 0, 1 }, 1342f0c40dcdSWu Liang feng .utmi_ls = { 0x120, 17, 16, 0, 1 }, 1343f0c40dcdSWu Liang feng .utmi_hstdet = { 0x120, 19, 19, 0, 1 } 1344f0c40dcdSWu Liang feng } 1345f0c40dcdSWu Liang feng }, 1346f0c40dcdSWu Liang feng .chg_det = { 1347f0c40dcdSWu Liang feng .opmode = { 0x0100, 3, 0, 5, 1 }, 1348f0c40dcdSWu Liang feng .cp_det = { 0x0120, 24, 24, 0, 1 }, 1349f0c40dcdSWu Liang feng .dcp_det = { 0x0120, 23, 23, 0, 1 }, 1350f0c40dcdSWu Liang feng .dp_det = { 0x0120, 25, 25, 0, 1 }, 1351f0c40dcdSWu Liang feng .idm_sink_en = { 0x0108, 8, 8, 0, 1 }, 1352f0c40dcdSWu Liang feng .idp_sink_en = { 0x0108, 7, 7, 0, 1 }, 1353f0c40dcdSWu Liang feng .idp_src_en = { 0x0108, 9, 9, 0, 1 }, 1354f0c40dcdSWu Liang feng .rdm_pdwn_en = { 0x0108, 10, 10, 0, 1 }, 1355f0c40dcdSWu Liang feng .vdm_src_en = { 0x0108, 12, 12, 0, 1 }, 1356f0c40dcdSWu Liang feng .vdp_src_en = { 0x0108, 11, 11, 0, 1 }, 1357f0c40dcdSWu Liang feng }, 1358f0c40dcdSWu Liang feng }, 1359f0c40dcdSWu Liang feng { /* sentinel */ } 1360f0c40dcdSWu Liang feng }; 1361f0c40dcdSWu Liang feng 13622d39b251SWilliam Wu static const struct rockchip_usb2phy_cfg rk3368_phy_cfgs[] = { 13632d39b251SWilliam Wu { 13642d39b251SWilliam Wu .reg = 0x700, 13652d39b251SWilliam Wu .num_ports = 2, 13662d39b251SWilliam Wu .clkout_ctl = { 0x0724, 15, 15, 1, 0 }, 13672d39b251SWilliam Wu .port_cfgs = { 13682d39b251SWilliam Wu [USB2PHY_PORT_OTG] = { 13692d39b251SWilliam Wu .phy_sus = { 0x0700, 8, 0, 0, 0x1d1 }, 13702d39b251SWilliam Wu .bvalid_det_en = { 0x0680, 3, 3, 0, 1 }, 13712d39b251SWilliam Wu .bvalid_det_st = { 0x0690, 3, 3, 0, 1 }, 13722d39b251SWilliam Wu .bvalid_det_clr = { 0x06a0, 3, 3, 0, 1 }, 13732d39b251SWilliam Wu .ls_det_en = { 0x0680, 2, 2, 0, 1 }, 13742d39b251SWilliam Wu .ls_det_st = { 0x0690, 2, 2, 0, 1 }, 13752d39b251SWilliam Wu .ls_det_clr = { 0x06a0, 2, 2, 0, 1 }, 13762d39b251SWilliam Wu .utmi_bvalid = { 0x04bc, 23, 23, 0, 1 }, 13772d39b251SWilliam Wu .utmi_ls = { 0x04bc, 25, 24, 0, 1 }, 13782d39b251SWilliam Wu }, 13792d39b251SWilliam Wu [USB2PHY_PORT_HOST] = { 13802d39b251SWilliam Wu .phy_sus = { 0x0728, 8, 0, 0, 0x1d1 }, 13812d39b251SWilliam Wu .ls_det_en = { 0x0680, 4, 4, 0, 1 }, 13822d39b251SWilliam Wu .ls_det_st = { 0x0690, 4, 4, 0, 1 }, 13832d39b251SWilliam Wu .ls_det_clr = { 0x06a0, 4, 4, 0, 1 } 13842d39b251SWilliam Wu } 13852d39b251SWilliam Wu }, 13862d39b251SWilliam Wu .chg_det = { 13872d39b251SWilliam Wu .opmode = { 0x0700, 3, 0, 5, 1 }, 13882d39b251SWilliam Wu .cp_det = { 0x04b8, 30, 30, 0, 1 }, 13892d39b251SWilliam Wu .dcp_det = { 0x04b8, 29, 29, 0, 1 }, 13902d39b251SWilliam Wu .dp_det = { 0x04b8, 31, 31, 0, 1 }, 13912d39b251SWilliam Wu .idm_sink_en = { 0x0718, 8, 8, 0, 1 }, 13922d39b251SWilliam Wu .idp_sink_en = { 0x0718, 7, 7, 0, 1 }, 13932d39b251SWilliam Wu .idp_src_en = { 0x0718, 9, 9, 0, 1 }, 13942d39b251SWilliam Wu .rdm_pdwn_en = { 0x0718, 10, 10, 0, 1 }, 13952d39b251SWilliam Wu .vdm_src_en = { 0x0718, 12, 12, 0, 1 }, 13962d39b251SWilliam Wu .vdp_src_en = { 0x0718, 11, 11, 0, 1 }, 13972d39b251SWilliam Wu }, 13982d39b251SWilliam Wu }, 13992d39b251SWilliam Wu { /* sentinel */ } 14002d39b251SWilliam Wu }; 14012d39b251SWilliam Wu 140284f12a43SWilliam Wu static const struct rockchip_usb2phy_cfg rk3399_phy_cfgs[] = { 140384f12a43SWilliam Wu { 140484f12a43SWilliam Wu .reg = 0xe450, 140584f12a43SWilliam Wu .num_ports = 2, 140684f12a43SWilliam Wu .clkout_ctl = { 0xe450, 4, 4, 1, 0 }, 140784f12a43SWilliam Wu .port_cfgs = { 140884f12a43SWilliam Wu [USB2PHY_PORT_OTG] = { 140984f12a43SWilliam Wu .phy_sus = { 0xe454, 8, 0, 0x052, 0x1d1 }, 141084f12a43SWilliam Wu .bvalid_det_en = { 0xe3c0, 3, 3, 0, 1 }, 141184f12a43SWilliam Wu .bvalid_det_st = { 0xe3e0, 3, 3, 0, 1 }, 141284f12a43SWilliam Wu .bvalid_det_clr = { 0xe3d0, 3, 3, 0, 1 }, 141384f12a43SWilliam Wu .idfall_det_en = { 0xe3c0, 5, 5, 0, 1 }, 141484f12a43SWilliam Wu .idfall_det_st = { 0xe3e0, 5, 5, 0, 1 }, 141584f12a43SWilliam Wu .idfall_det_clr = { 0xe3d0, 5, 5, 0, 1 }, 141684f12a43SWilliam Wu .idrise_det_en = { 0xe3c0, 4, 4, 0, 1 }, 141784f12a43SWilliam Wu .idrise_det_st = { 0xe3e0, 4, 4, 0, 1 }, 141884f12a43SWilliam Wu .idrise_det_clr = { 0xe3d0, 4, 4, 0, 1 }, 141984f12a43SWilliam Wu .ls_det_en = { 0xe3c0, 2, 2, 0, 1 }, 142084f12a43SWilliam Wu .ls_det_st = { 0xe3e0, 2, 2, 0, 1 }, 142184f12a43SWilliam Wu .ls_det_clr = { 0xe3d0, 2, 2, 0, 1 }, 142284f12a43SWilliam Wu .utmi_avalid = { 0xe2ac, 7, 7, 0, 1 }, 142384f12a43SWilliam Wu .utmi_bvalid = { 0xe2ac, 12, 12, 0, 1 }, 142484f12a43SWilliam Wu .utmi_iddig = { 0xe2ac, 8, 8, 0, 1 }, 142584f12a43SWilliam Wu .utmi_ls = { 0xe2ac, 14, 13, 0, 1 }, 142684f12a43SWilliam Wu .vbus_det_en = { 0x449c, 15, 15, 1, 0 }, 142784f12a43SWilliam Wu }, 142884f12a43SWilliam Wu [USB2PHY_PORT_HOST] = { 142984f12a43SWilliam Wu .phy_sus = { 0xe458, 1, 0, 0x2, 0x1 }, 143084f12a43SWilliam Wu .ls_det_en = { 0xe3c0, 6, 6, 0, 1 }, 143184f12a43SWilliam Wu .ls_det_st = { 0xe3e0, 6, 6, 0, 1 }, 143284f12a43SWilliam Wu .ls_det_clr = { 0xe3d0, 6, 6, 0, 1 }, 143384f12a43SWilliam Wu .utmi_ls = { 0xe2ac, 22, 21, 0, 1 }, 143484f12a43SWilliam Wu .utmi_hstdet = { 0xe2ac, 23, 23, 0, 1 } 143584f12a43SWilliam Wu } 143684f12a43SWilliam Wu }, 143784f12a43SWilliam Wu .chg_det = { 143884f12a43SWilliam Wu .opmode = { 0xe454, 3, 0, 5, 1 }, 143984f12a43SWilliam Wu .cp_det = { 0xe2ac, 2, 2, 0, 1 }, 144084f12a43SWilliam Wu .dcp_det = { 0xe2ac, 1, 1, 0, 1 }, 144184f12a43SWilliam Wu .dp_det = { 0xe2ac, 0, 0, 0, 1 }, 144284f12a43SWilliam Wu .idm_sink_en = { 0xe450, 8, 8, 0, 1 }, 144384f12a43SWilliam Wu .idp_sink_en = { 0xe450, 7, 7, 0, 1 }, 144484f12a43SWilliam Wu .idp_src_en = { 0xe450, 9, 9, 0, 1 }, 144584f12a43SWilliam Wu .rdm_pdwn_en = { 0xe450, 10, 10, 0, 1 }, 144684f12a43SWilliam Wu .vdm_src_en = { 0xe450, 12, 12, 0, 1 }, 144784f12a43SWilliam Wu .vdp_src_en = { 0xe450, 11, 11, 0, 1 }, 144884f12a43SWilliam Wu }, 144984f12a43SWilliam Wu }, 145084f12a43SWilliam Wu { 145184f12a43SWilliam Wu .reg = 0xe460, 145284f12a43SWilliam Wu .num_ports = 2, 145384f12a43SWilliam Wu .clkout_ctl = { 0xe460, 4, 4, 1, 0 }, 145484f12a43SWilliam Wu .port_cfgs = { 145584f12a43SWilliam Wu [USB2PHY_PORT_OTG] = { 145684f12a43SWilliam Wu .phy_sus = { 0xe464, 8, 0, 0x052, 0x1d1 }, 145784f12a43SWilliam Wu .bvalid_det_en = { 0xe3c0, 8, 8, 0, 1 }, 145884f12a43SWilliam Wu .bvalid_det_st = { 0xe3e0, 8, 8, 0, 1 }, 145984f12a43SWilliam Wu .bvalid_det_clr = { 0xe3d0, 8, 8, 0, 1 }, 146084f12a43SWilliam Wu .idfall_det_en = { 0xe3c0, 10, 10, 0, 1 }, 146184f12a43SWilliam Wu .idfall_det_st = { 0xe3e0, 10, 10, 0, 1 }, 146284f12a43SWilliam Wu .idfall_det_clr = { 0xe3d0, 10, 10, 0, 1 }, 146384f12a43SWilliam Wu .idrise_det_en = { 0xe3c0, 9, 9, 0, 1 }, 146484f12a43SWilliam Wu .idrise_det_st = { 0xe3e0, 9, 9, 0, 1 }, 146584f12a43SWilliam Wu .idrise_det_clr = { 0xe3d0, 9, 9, 0, 1 }, 146684f12a43SWilliam Wu .ls_det_en = { 0xe3c0, 7, 7, 0, 1 }, 146784f12a43SWilliam Wu .ls_det_st = { 0xe3e0, 7, 7, 0, 1 }, 146884f12a43SWilliam Wu .ls_det_clr = { 0xe3d0, 7, 7, 0, 1 }, 146984f12a43SWilliam Wu .utmi_avalid = { 0xe2ac, 10, 10, 0, 1 }, 147084f12a43SWilliam Wu .utmi_bvalid = { 0xe2ac, 16, 16, 0, 1 }, 147184f12a43SWilliam Wu .utmi_iddig = { 0xe2ac, 11, 11, 0, 1 }, 147284f12a43SWilliam Wu .utmi_ls = { 0xe2ac, 18, 17, 0, 1 }, 147384f12a43SWilliam Wu .vbus_det_en = { 0x451c, 15, 15, 1, 0 }, 147484f12a43SWilliam Wu }, 147584f12a43SWilliam Wu [USB2PHY_PORT_HOST] = { 147684f12a43SWilliam Wu .phy_sus = { 0xe468, 1, 0, 0x2, 0x1 }, 147784f12a43SWilliam Wu .ls_det_en = { 0xe3c0, 11, 11, 0, 1 }, 147884f12a43SWilliam Wu .ls_det_st = { 0xe3e0, 11, 11, 0, 1 }, 147984f12a43SWilliam Wu .ls_det_clr = { 0xe3d0, 11, 11, 0, 1 }, 148084f12a43SWilliam Wu .utmi_ls = { 0xe2ac, 26, 25, 0, 1 }, 148184f12a43SWilliam Wu .utmi_hstdet = { 0xe2ac, 27, 27, 0, 1 } 148284f12a43SWilliam Wu } 148384f12a43SWilliam Wu }, 148484f12a43SWilliam Wu .chg_det = { 148584f12a43SWilliam Wu .opmode = { 0xe464, 3, 0, 5, 1 }, 148684f12a43SWilliam Wu .cp_det = { 0xe2ac, 5, 5, 0, 1 }, 148784f12a43SWilliam Wu .dcp_det = { 0xe2ac, 4, 4, 0, 1 }, 148884f12a43SWilliam Wu .dp_det = { 0xe2ac, 3, 3, 0, 1 }, 148984f12a43SWilliam Wu .idm_sink_en = { 0xe460, 8, 8, 0, 1 }, 149084f12a43SWilliam Wu .idp_sink_en = { 0xe460, 7, 7, 0, 1 }, 149184f12a43SWilliam Wu .idp_src_en = { 0xe460, 9, 9, 0, 1 }, 149284f12a43SWilliam Wu .rdm_pdwn_en = { 0xe460, 10, 10, 0, 1 }, 149384f12a43SWilliam Wu .vdm_src_en = { 0xe460, 12, 12, 0, 1 }, 149484f12a43SWilliam Wu .vdp_src_en = { 0xe460, 11, 11, 0, 1 }, 149584f12a43SWilliam Wu }, 149684f12a43SWilliam Wu }, 149784f12a43SWilliam Wu { /* sentinel */ } 149884f12a43SWilliam Wu }; 149984f12a43SWilliam Wu 1500b0ac9faaSWilliam Wu static const struct rockchip_usb2phy_cfg rv1106_phy_cfgs[] = { 1501b0ac9faaSWilliam Wu { 1502b0ac9faaSWilliam Wu .reg = 0xff3e0000, 1503b0ac9faaSWilliam Wu .num_ports = 1, 150471c0b475SJianwei Zheng .phy_tuning = rv1106_usb2phy_tuning, 1505b0ac9faaSWilliam Wu .clkout_ctl = { 0x0058, 4, 4, 1, 0 }, 1506b0ac9faaSWilliam Wu .port_cfgs = { 1507b0ac9faaSWilliam Wu [USB2PHY_PORT_OTG] = { 1508b0ac9faaSWilliam Wu .phy_sus = { 0x0050, 8, 0, 0, 0x1d1 }, 1509b0ac9faaSWilliam Wu .bvalid_det_en = { 0x0100, 2, 2, 0, 1 }, 1510b0ac9faaSWilliam Wu .bvalid_det_st = { 0x0104, 2, 2, 0, 1 }, 1511b0ac9faaSWilliam Wu .bvalid_det_clr = { 0x0108, 2, 2, 0, 1 }, 1512b0ac9faaSWilliam Wu .iddig_output = { 0x0050, 10, 10, 0, 1 }, 1513b0ac9faaSWilliam Wu .iddig_en = { 0x0050, 9, 9, 0, 1 }, 1514b0ac9faaSWilliam Wu .idfall_det_en = { 0x0100, 5, 5, 0, 1 }, 1515b0ac9faaSWilliam Wu .idfall_det_st = { 0x0104, 5, 5, 0, 1 }, 1516b0ac9faaSWilliam Wu .idfall_det_clr = { 0x0108, 5, 5, 0, 1 }, 1517b0ac9faaSWilliam Wu .idrise_det_en = { 0x0100, 4, 4, 0, 1 }, 1518b0ac9faaSWilliam Wu .idrise_det_st = { 0x0104, 4, 4, 0, 1 }, 1519b0ac9faaSWilliam Wu .idrise_det_clr = { 0x0108, 4, 4, 0, 1 }, 1520b0ac9faaSWilliam Wu .ls_det_en = { 0x0100, 0, 0, 0, 1 }, 1521b0ac9faaSWilliam Wu .ls_det_st = { 0x0104, 0, 0, 0, 1 }, 1522b0ac9faaSWilliam Wu .ls_det_clr = { 0x0108, 0, 0, 0, 1 }, 1523b0ac9faaSWilliam Wu .utmi_avalid = { 0x0060, 10, 10, 0, 1 }, 1524b0ac9faaSWilliam Wu .utmi_bvalid = { 0x0060, 9, 9, 0, 1 }, 1525b0ac9faaSWilliam Wu .utmi_iddig = { 0x0060, 6, 6, 0, 1 }, 1526b0ac9faaSWilliam Wu .utmi_ls = { 0x0060, 5, 4, 0, 1 }, 1527b0ac9faaSWilliam Wu }, 1528b0ac9faaSWilliam Wu }, 1529b0ac9faaSWilliam Wu .chg_det = { 1530b0ac9faaSWilliam Wu .opmode = { 0x0050, 3, 0, 5, 1 }, 1531b0ac9faaSWilliam Wu .cp_det = { 0x0060, 13, 13, 0, 1 }, 1532b0ac9faaSWilliam Wu .dcp_det = { 0x0060, 12, 12, 0, 1 }, 1533b0ac9faaSWilliam Wu .dp_det = { 0x0060, 14, 14, 0, 1 }, 1534b0ac9faaSWilliam Wu .idm_sink_en = { 0x0058, 8, 8, 0, 1 }, 1535b0ac9faaSWilliam Wu .idp_sink_en = { 0x0058, 7, 7, 0, 1 }, 1536b0ac9faaSWilliam Wu .idp_src_en = { 0x0058, 9, 9, 0, 1 }, 1537b0ac9faaSWilliam Wu .rdm_pdwn_en = { 0x0058, 10, 10, 0, 1 }, 1538b0ac9faaSWilliam Wu .vdm_src_en = { 0x0058, 12, 12, 0, 1 }, 1539b0ac9faaSWilliam Wu .vdp_src_en = { 0x0058, 11, 11, 0, 1 }, 1540b0ac9faaSWilliam Wu }, 1541b0ac9faaSWilliam Wu }, 1542b0ac9faaSWilliam Wu { /* sentinel */ } 1543b0ac9faaSWilliam Wu }; 1544b0ac9faaSWilliam Wu 1545f0c40dcdSWu Liang feng static const struct rockchip_usb2phy_cfg rv1108_phy_cfgs[] = { 1546f0c40dcdSWu Liang feng { 1547f0c40dcdSWu Liang feng .reg = 0x100, 1548f0c40dcdSWu Liang feng .num_ports = 2, 1549f0c40dcdSWu Liang feng .clkout_ctl = { 0x108, 4, 4, 1, 0 }, 1550f0c40dcdSWu Liang feng .port_cfgs = { 1551f0c40dcdSWu Liang feng [USB2PHY_PORT_OTG] = { 15529482282bSMengDongyang .phy_sus = { 0x0ffa0100, 8, 0, 0, 0x1d1 }, 1553f0c40dcdSWu Liang feng .bvalid_det_en = { 0x0680, 3, 3, 0, 1 }, 1554f0c40dcdSWu Liang feng .bvalid_det_st = { 0x0690, 3, 3, 0, 1 }, 1555f0c40dcdSWu Liang feng .bvalid_det_clr = { 0x06a0, 3, 3, 0, 1 }, 1556f0c40dcdSWu Liang feng .ls_det_en = { 0x0680, 2, 2, 0, 1 }, 1557f0c40dcdSWu Liang feng .ls_det_st = { 0x0690, 2, 2, 0, 1 }, 1558f0c40dcdSWu Liang feng .ls_det_clr = { 0x06a0, 2, 2, 0, 1 }, 1559f0c40dcdSWu Liang feng .utmi_bvalid = { 0x0804, 10, 10, 0, 1 }, 1560f0c40dcdSWu Liang feng .utmi_ls = { 0x0804, 13, 12, 0, 1 }, 1561f0c40dcdSWu Liang feng }, 1562f0c40dcdSWu Liang feng [USB2PHY_PORT_HOST] = { 15639482282bSMengDongyang .phy_sus = { 0x0ffa0104, 8, 0, 0, 0x1d1 }, 1564f0c40dcdSWu Liang feng .ls_det_en = { 0x0680, 4, 4, 0, 1 }, 1565f0c40dcdSWu Liang feng .ls_det_st = { 0x0690, 4, 4, 0, 1 }, 1566f0c40dcdSWu Liang feng .ls_det_clr = { 0x06a0, 4, 4, 0, 1 }, 1567f0c40dcdSWu Liang feng .utmi_ls = { 0x0804, 9, 8, 0, 1 }, 1568f0c40dcdSWu Liang feng .utmi_hstdet = { 0x0804, 7, 7, 0, 1 } 1569f0c40dcdSWu Liang feng } 1570f0c40dcdSWu Liang feng }, 1571f0c40dcdSWu Liang feng .chg_det = { 15729482282bSMengDongyang .opmode = { 0x0ffa0100, 3, 0, 5, 1 }, 1573f0c40dcdSWu Liang feng .cp_det = { 0x0804, 1, 1, 0, 1 }, 1574f0c40dcdSWu Liang feng .dcp_det = { 0x0804, 0, 0, 0, 1 }, 1575f0c40dcdSWu Liang feng .dp_det = { 0x0804, 2, 2, 0, 1 }, 15769482282bSMengDongyang .idm_sink_en = { 0x0ffa0108, 8, 8, 0, 1 }, 15779482282bSMengDongyang .idp_sink_en = { 0x0ffa0108, 7, 7, 0, 1 }, 15789482282bSMengDongyang .idp_src_en = { 0x0ffa0108, 9, 9, 0, 1 }, 15799482282bSMengDongyang .rdm_pdwn_en = { 0x0ffa0108, 10, 10, 0, 1 }, 15809482282bSMengDongyang .vdm_src_en = { 0x0ffa0108, 12, 12, 0, 1 }, 15819482282bSMengDongyang .vdp_src_en = { 0x0ffa0108, 11, 11, 0, 1 }, 1582f0c40dcdSWu Liang feng }, 1583f0c40dcdSWu Liang feng }, 1584f0c40dcdSWu Liang feng { /* sentinel */ } 1585f0c40dcdSWu Liang feng }; 1586f0c40dcdSWu Liang feng 1587d888bdb2SFrank Wang static const struct rockchip_usb2phy_cfg rk3506_phy_cfgs[] = { 1588d888bdb2SFrank Wang { 1589d888bdb2SFrank Wang .reg = 0xff2b0000, 1590d888bdb2SFrank Wang .num_ports = 2, 159148642b3dSFrank Wang .phy_tuning = rk3506_usb2phy_tuning, 1592d888bdb2SFrank Wang .port_cfgs = { 1593d888bdb2SFrank Wang [USB2PHY_PORT_OTG] = { 1594d888bdb2SFrank Wang .phy_sus = { 0x0060, 8, 0, 0, 0x1d1 }, 1595d888bdb2SFrank Wang .bvalid_det_en = { 0x0150, 2, 2, 0, 1 }, 1596d888bdb2SFrank Wang .bvalid_det_st = { 0x0154, 2, 2, 0, 1 }, 1597d888bdb2SFrank Wang .bvalid_det_clr = { 0x0158, 2, 2, 0, 1 }, 1598d888bdb2SFrank Wang .iddig_output = { 0x0060, 10, 10, 0, 1 }, 1599d888bdb2SFrank Wang .iddig_en = { 0x0060, 9, 9, 0, 1 }, 1600d888bdb2SFrank Wang .idfall_det_en = { 0x0150, 5, 5, 0, 1 }, 1601d888bdb2SFrank Wang .idfall_det_st = { 0x0154, 5, 5, 0, 1 }, 1602d888bdb2SFrank Wang .idfall_det_clr = { 0x0158, 5, 5, 0, 1 }, 1603d888bdb2SFrank Wang .idrise_det_en = { 0x0150, 4, 4, 0, 1 }, 1604d888bdb2SFrank Wang .idrise_det_st = { 0x0154, 4, 4, 0, 1 }, 1605d888bdb2SFrank Wang .idrise_det_clr = { 0x0158, 4, 4, 0, 1 }, 1606d888bdb2SFrank Wang .ls_det_en = { 0x0150, 0, 0, 0, 1 }, 1607d888bdb2SFrank Wang .ls_det_st = { 0x0154, 0, 0, 0, 1 }, 1608d888bdb2SFrank Wang .ls_det_clr = { 0x0158, 0, 0, 0, 1 }, 1609d888bdb2SFrank Wang .utmi_avalid = { 0x0118, 1, 1, 0, 1 }, 1610d888bdb2SFrank Wang .utmi_bvalid = { 0x0118, 0, 0, 0, 1 }, 1611d888bdb2SFrank Wang .utmi_iddig = { 0x0118, 6, 6, 0, 1 }, 1612d888bdb2SFrank Wang .utmi_ls = { 0x0118, 5, 4, 0, 1 }, 1613d888bdb2SFrank Wang }, 1614d888bdb2SFrank Wang [USB2PHY_PORT_HOST] = { 1615d888bdb2SFrank Wang .phy_sus = { 0x0070, 8, 0, 0x1d2, 0x1d1 }, 1616d888bdb2SFrank Wang .ls_det_en = { 0x0170, 0, 0, 0, 1 }, 1617d888bdb2SFrank Wang .ls_det_st = { 0x0174, 0, 0, 0, 1 }, 1618d888bdb2SFrank Wang .ls_det_clr = { 0x0178, 0, 0, 0, 1 }, 1619d888bdb2SFrank Wang .utmi_ls = { 0x0118, 13, 12, 0, 1 }, 1620d888bdb2SFrank Wang .utmi_hstdet = { 0x0118, 15, 15, 0, 1 } 1621d888bdb2SFrank Wang } 1622d888bdb2SFrank Wang }, 1623d888bdb2SFrank Wang .chg_det = { 1624d888bdb2SFrank Wang .opmode = { 0x0060, 3, 0, 5, 1 }, 1625d888bdb2SFrank Wang .cp_det = { 0x0118, 19, 19, 0, 1 }, 1626d888bdb2SFrank Wang .dcp_det = { 0x0118, 18, 18, 0, 1 }, 1627d888bdb2SFrank Wang .dp_det = { 0x0118, 20, 20, 0, 1 }, 1628d888bdb2SFrank Wang .idm_sink_en = { 0x006c, 1, 1, 0, 1 }, 1629d888bdb2SFrank Wang .idp_sink_en = { 0x006c, 0, 0, 0, 1 }, 1630d888bdb2SFrank Wang .idp_src_en = { 0x006c, 2, 2, 0, 1 }, 1631d888bdb2SFrank Wang .rdm_pdwn_en = { 0x006c, 3, 3, 0, 1 }, 1632d888bdb2SFrank Wang .vdm_src_en = { 0x006c, 5, 5, 0, 1 }, 1633d888bdb2SFrank Wang .vdp_src_en = { 0x006c, 4, 4, 0, 1 }, 1634d888bdb2SFrank Wang }, 1635d888bdb2SFrank Wang } 1636d888bdb2SFrank Wang }; 1637d888bdb2SFrank Wang 163846943c07SJianwei Zheng static const struct rockchip_usb2phy_cfg rk3528_phy_cfgs[] = { 163946943c07SJianwei Zheng { 164046943c07SJianwei Zheng .reg = 0xffdf0000, 164146943c07SJianwei Zheng .num_ports = 2, 16425c59af98SJianwei Zheng .phy_tuning = rk3528_usb2phy_tuning, 164346943c07SJianwei Zheng .port_cfgs = { 164446943c07SJianwei Zheng [USB2PHY_PORT_OTG] = { 164546943c07SJianwei Zheng .phy_sus = { 0x6004c, 8, 0, 0, 0x1d1 }, 164646943c07SJianwei Zheng .bvalid_det_en = { 0x60074, 2, 2, 0, 1 }, 164746943c07SJianwei Zheng .bvalid_det_st = { 0x60078, 2, 2, 0, 1 }, 164846943c07SJianwei Zheng .bvalid_det_clr = { 0x6007c, 2, 2, 0, 1 }, 164946943c07SJianwei Zheng .iddig_output = { 0x6004c, 10, 10, 0, 1 }, 165046943c07SJianwei Zheng .iddig_en = { 0x6004c, 9, 9, 0, 1 }, 165146943c07SJianwei Zheng .idfall_det_en = { 0x60074, 5, 5, 0, 1 }, 165246943c07SJianwei Zheng .idfall_det_st = { 0x60078, 5, 5, 0, 1 }, 165346943c07SJianwei Zheng .idfall_det_clr = { 0x6007c, 5, 5, 0, 1 }, 165446943c07SJianwei Zheng .idrise_det_en = { 0x60074, 4, 4, 0, 1 }, 165546943c07SJianwei Zheng .idrise_det_st = { 0x60078, 4, 4, 0, 1 }, 165646943c07SJianwei Zheng .idrise_det_clr = { 0x6007c, 4, 4, 0, 1 }, 165746943c07SJianwei Zheng .ls_det_en = { 0x60074, 0, 0, 0, 1 }, 165846943c07SJianwei Zheng .ls_det_st = { 0x60078, 0, 0, 0, 1 }, 165946943c07SJianwei Zheng .ls_det_clr = { 0x6007c, 0, 0, 0, 1 }, 166046943c07SJianwei Zheng .utmi_avalid = { 0x6006c, 1, 1, 0, 1 }, 166146943c07SJianwei Zheng .utmi_bvalid = { 0x6006c, 0, 0, 0, 1 }, 166246943c07SJianwei Zheng .utmi_iddig = { 0x6006c, 6, 6, 0, 1 }, 166346943c07SJianwei Zheng .utmi_ls = { 0x6006c, 5, 4, 0, 1 }, 166446943c07SJianwei Zheng }, 166546943c07SJianwei Zheng [USB2PHY_PORT_HOST] = { 166646943c07SJianwei Zheng .phy_sus = { 0x6005c, 8, 0, 0x1d2, 0x1d1 }, 166746943c07SJianwei Zheng .ls_det_en = { 0x60090, 0, 0, 0, 1 }, 166846943c07SJianwei Zheng .ls_det_st = { 0x60094, 0, 0, 0, 1 }, 166946943c07SJianwei Zheng .ls_det_clr = { 0x60098, 0, 0, 0, 1 }, 167046943c07SJianwei Zheng .utmi_ls = { 0x6006c, 13, 12, 0, 1 }, 167146943c07SJianwei Zheng .utmi_hstdet = { 0x6006c, 15, 15, 0, 1 } 167246943c07SJianwei Zheng } 167346943c07SJianwei Zheng }, 167446943c07SJianwei Zheng .chg_det = { 167546943c07SJianwei Zheng .opmode = { 0x6004c, 3, 0, 5, 1 }, 167646943c07SJianwei Zheng .cp_det = { 0x6006c, 19, 19, 0, 1 }, 167746943c07SJianwei Zheng .dcp_det = { 0x6006c, 18, 18, 0, 1 }, 167846943c07SJianwei Zheng .dp_det = { 0x6006c, 20, 20, 0, 1 }, 167946943c07SJianwei Zheng .idm_sink_en = { 0x60058, 1, 1, 0, 1 }, 168046943c07SJianwei Zheng .idp_sink_en = { 0x60058, 0, 0, 0, 1 }, 168146943c07SJianwei Zheng .idp_src_en = { 0x60058, 2, 2, 0, 1 }, 168246943c07SJianwei Zheng .rdm_pdwn_en = { 0x60058, 3, 3, 0, 1 }, 168346943c07SJianwei Zheng .vdm_src_en = { 0x60058, 5, 5, 0, 1 }, 168446943c07SJianwei Zheng .vdp_src_en = { 0x60058, 4, 4, 0, 1 }, 168546943c07SJianwei Zheng }, 168646943c07SJianwei Zheng } 168746943c07SJianwei Zheng }; 168846943c07SJianwei Zheng 16891a36d2eeSFrank Wang static const struct rockchip_usb2phy_cfg rk3562_phy_cfgs[] = { 16901a36d2eeSFrank Wang { 16911a36d2eeSFrank Wang .reg = 0xff740000, 16921a36d2eeSFrank Wang .num_ports = 2, 16931a36d2eeSFrank Wang .phy_tuning = rk3562_usb2phy_tuning, 16941a36d2eeSFrank Wang .clkout_ctl = { 0x0108, 4, 4, 1, 0 }, 16951a36d2eeSFrank Wang .port_cfgs = { 16961a36d2eeSFrank Wang [USB2PHY_PORT_OTG] = { 16971a36d2eeSFrank Wang .phy_sus = { 0x0100, 8, 0, 0, 0x1d1 }, 16981a36d2eeSFrank Wang .bvalid_det_en = { 0x0110, 2, 2, 0, 1 }, 16991a36d2eeSFrank Wang .bvalid_det_st = { 0x0114, 2, 2, 0, 1 }, 17001a36d2eeSFrank Wang .bvalid_det_clr = { 0x0118, 2, 2, 0, 1 }, 17011a36d2eeSFrank Wang .iddig_output = { 0x0100, 10, 10, 0, 1 }, 17021a36d2eeSFrank Wang .iddig_en = { 0x0100, 9, 9, 0, 1 }, 17031a36d2eeSFrank Wang .idfall_det_en = { 0x0110, 5, 5, 0, 1 }, 17041a36d2eeSFrank Wang .idfall_det_st = { 0x0114, 5, 5, 0, 1 }, 17051a36d2eeSFrank Wang .idfall_det_clr = { 0x0118, 5, 5, 0, 1 }, 17061a36d2eeSFrank Wang .idrise_det_en = { 0x0110, 4, 4, 0, 1 }, 17071a36d2eeSFrank Wang .idrise_det_st = { 0x0114, 4, 4, 0, 1 }, 17081a36d2eeSFrank Wang .idrise_det_clr = { 0x0118, 4, 4, 0, 1 }, 17091a36d2eeSFrank Wang .ls_det_en = { 0x0110, 0, 0, 0, 1 }, 17101a36d2eeSFrank Wang .ls_det_st = { 0x0114, 0, 0, 0, 1 }, 17111a36d2eeSFrank Wang .ls_det_clr = { 0x0118, 0, 0, 0, 1 }, 17121a36d2eeSFrank Wang .utmi_avalid = { 0x0120, 10, 10, 0, 1 }, 17131a36d2eeSFrank Wang .utmi_bvalid = { 0x0120, 9, 9, 0, 1 }, 17141a36d2eeSFrank Wang .utmi_iddig = { 0x0120, 6, 6, 0, 1 }, 17151a36d2eeSFrank Wang .utmi_ls = { 0x0120, 5, 4, 0, 1 }, 17161a36d2eeSFrank Wang }, 17171a36d2eeSFrank Wang [USB2PHY_PORT_HOST] = { 17181a36d2eeSFrank Wang .phy_sus = { 0x0104, 8, 0, 0x1d2, 0x1d1 }, 17191a36d2eeSFrank Wang .ls_det_en = { 0x0110, 1, 1, 0, 1 }, 17201a36d2eeSFrank Wang .ls_det_st = { 0x0114, 1, 1, 0, 1 }, 17211a36d2eeSFrank Wang .ls_det_clr = { 0x0118, 1, 1, 0, 1 }, 17221a36d2eeSFrank Wang .utmi_ls = { 0x0120, 17, 16, 0, 1 }, 17231a36d2eeSFrank Wang .utmi_hstdet = { 0x0120, 19, 19, 0, 1 } 17241a36d2eeSFrank Wang } 17251a36d2eeSFrank Wang }, 17261a36d2eeSFrank Wang .chg_det = { 17271a36d2eeSFrank Wang .opmode = { 0x0100, 3, 0, 5, 1 }, 17281a36d2eeSFrank Wang .cp_det = { 0x0120, 24, 24, 0, 1 }, 17291a36d2eeSFrank Wang .dcp_det = { 0x0120, 23, 23, 0, 1 }, 17301a36d2eeSFrank Wang .dp_det = { 0x0120, 25, 25, 0, 1 }, 17311a36d2eeSFrank Wang .idm_sink_en = { 0x0108, 8, 8, 0, 1 }, 17321a36d2eeSFrank Wang .idp_sink_en = { 0x0108, 7, 7, 0, 1 }, 17331a36d2eeSFrank Wang .idp_src_en = { 0x0108, 9, 9, 0, 1 }, 17341a36d2eeSFrank Wang .rdm_pdwn_en = { 0x0108, 10, 10, 0, 1 }, 17351a36d2eeSFrank Wang .vdm_src_en = { 0x0108, 12, 12, 0, 1 }, 17361a36d2eeSFrank Wang .vdp_src_en = { 0x0108, 11, 11, 0, 1 }, 17371a36d2eeSFrank Wang }, 17381a36d2eeSFrank Wang }, 17391a36d2eeSFrank Wang { /* sentinel */ } 17401a36d2eeSFrank Wang }; 17411a36d2eeSFrank Wang 1742e475bd5dSRen Jianing static const struct rockchip_usb2phy_cfg rk3568_phy_cfgs[] = { 1743e475bd5dSRen Jianing { 1744e475bd5dSRen Jianing .reg = 0xfe8a0000, 1745e475bd5dSRen Jianing .num_ports = 2, 1746e475bd5dSRen Jianing .clkout_ctl = { 0x0008, 4, 4, 1, 0 }, 1747e475bd5dSRen Jianing .port_cfgs = { 1748e475bd5dSRen Jianing [USB2PHY_PORT_OTG] = { 17497329ce57SRen Jianing .phy_sus = { 0x0000, 8, 0, 0x052, 0x1d1 }, 1750e475bd5dSRen Jianing .bvalid_det_en = { 0x0080, 2, 2, 0, 1 }, 1751e475bd5dSRen Jianing .bvalid_det_st = { 0x0084, 2, 2, 0, 1 }, 1752e475bd5dSRen Jianing .bvalid_det_clr = { 0x0088, 2, 2, 0, 1 }, 1753e475bd5dSRen Jianing .iddig_output = { 0x0000, 10, 10, 0, 1 }, 1754e475bd5dSRen Jianing .iddig_en = { 0x0000, 9, 9, 0, 1 }, 1755e475bd5dSRen Jianing .idfall_det_en = { 0x0080, 5, 5, 0, 1 }, 1756e475bd5dSRen Jianing .idfall_det_st = { 0x0084, 5, 5, 0, 1 }, 17577329ce57SRen Jianing .idfall_det_clr = { 0x0088, 5, 5, 0, 1 }, 1758e475bd5dSRen Jianing .idrise_det_en = { 0x0080, 4, 4, 0, 1 }, 1759e475bd5dSRen Jianing .idrise_det_st = { 0x0084, 4, 4, 0, 1 }, 17607329ce57SRen Jianing .idrise_det_clr = { 0x0088, 4, 4, 0, 1 }, 1761e475bd5dSRen Jianing .ls_det_en = { 0x0080, 0, 0, 0, 1 }, 1762e475bd5dSRen Jianing .ls_det_st = { 0x0084, 0, 0, 0, 1 }, 17637329ce57SRen Jianing .ls_det_clr = { 0x0088, 0, 0, 0, 1 }, 1764e475bd5dSRen Jianing .utmi_avalid = { 0x00c0, 10, 10, 0, 1 }, 1765e475bd5dSRen Jianing .utmi_bvalid = { 0x00c0, 9, 9, 0, 1 }, 1766e475bd5dSRen Jianing .utmi_iddig = { 0x00c0, 6, 6, 0, 1 }, 1767e475bd5dSRen Jianing .utmi_ls = { 0x00c0, 5, 4, 0, 1 }, 1768e475bd5dSRen Jianing }, 1769e475bd5dSRen Jianing [USB2PHY_PORT_HOST] = { 17707329ce57SRen Jianing .phy_sus = { 0x0004, 8, 0, 0x1d2, 0x1d1 }, 1771e475bd5dSRen Jianing .ls_det_en = { 0x0080, 1, 1, 0, 1 }, 1772e475bd5dSRen Jianing .ls_det_st = { 0x0084, 1, 1, 0, 1 }, 17737329ce57SRen Jianing .ls_det_clr = { 0x0088, 1, 1, 0, 1 }, 1774e475bd5dSRen Jianing .utmi_ls = { 0x00c0, 17, 16, 0, 1 }, 1775e475bd5dSRen Jianing .utmi_hstdet = { 0x00c0, 19, 19, 0, 1 } 1776e475bd5dSRen Jianing } 1777e475bd5dSRen Jianing }, 1778e475bd5dSRen Jianing .chg_det = { 1779e475bd5dSRen Jianing .opmode = { 0x0000, 3, 0, 5, 1 }, 1780e475bd5dSRen Jianing .cp_det = { 0x00c0, 24, 24, 0, 1 }, 1781e475bd5dSRen Jianing .dcp_det = { 0x00c0, 23, 23, 0, 1 }, 1782e475bd5dSRen Jianing .dp_det = { 0x00c0, 25, 25, 0, 1 }, 1783e475bd5dSRen Jianing .idm_sink_en = { 0x0008, 8, 8, 0, 1 }, 1784e475bd5dSRen Jianing .idp_sink_en = { 0x0008, 7, 7, 0, 1 }, 1785e475bd5dSRen Jianing .idp_src_en = { 0x0008, 9, 9, 0, 1 }, 1786e475bd5dSRen Jianing .rdm_pdwn_en = { 0x0008, 10, 10, 0, 1 }, 1787e475bd5dSRen Jianing .vdm_src_en = { 0x0008, 12, 12, 0, 1 }, 1788e475bd5dSRen Jianing .vdp_src_en = { 0x0008, 11, 11, 0, 1 }, 1789e475bd5dSRen Jianing }, 1790e475bd5dSRen Jianing }, 1791e475bd5dSRen Jianing { 1792e475bd5dSRen Jianing .reg = 0xfe8b0000, 1793e475bd5dSRen Jianing .num_ports = 2, 1794e475bd5dSRen Jianing .clkout_ctl = { 0x0008, 4, 4, 1, 0 }, 1795e475bd5dSRen Jianing .port_cfgs = { 1796e475bd5dSRen Jianing [USB2PHY_PORT_OTG] = { 17977329ce57SRen Jianing .phy_sus = { 0x0000, 8, 0, 0x1d2, 0x1d1 }, 1798e475bd5dSRen Jianing .ls_det_en = { 0x0080, 0, 0, 0, 1 }, 1799e475bd5dSRen Jianing .ls_det_st = { 0x0084, 0, 0, 0, 1 }, 18007329ce57SRen Jianing .ls_det_clr = { 0x0088, 0, 0, 0, 1 }, 1801e475bd5dSRen Jianing .utmi_ls = { 0x00c0, 5, 4, 0, 1 }, 1802e475bd5dSRen Jianing .utmi_hstdet = { 0x00c0, 7, 7, 0, 1 } 1803e475bd5dSRen Jianing }, 1804e475bd5dSRen Jianing [USB2PHY_PORT_HOST] = { 18057329ce57SRen Jianing .phy_sus = { 0x0004, 8, 0, 0x1d2, 0x1d1 }, 1806e475bd5dSRen Jianing .ls_det_en = { 0x0080, 1, 1, 0, 1 }, 1807e475bd5dSRen Jianing .ls_det_st = { 0x0084, 1, 1, 0, 1 }, 18087329ce57SRen Jianing .ls_det_clr = { 0x0088, 1, 1, 0, 1 }, 1809e475bd5dSRen Jianing .utmi_ls = { 0x00c0, 17, 16, 0, 1 }, 1810e475bd5dSRen Jianing .utmi_hstdet = { 0x00c0, 19, 19, 0, 1 } 1811e475bd5dSRen Jianing } 1812e475bd5dSRen Jianing }, 1813e475bd5dSRen Jianing }, 1814e475bd5dSRen Jianing { /* sentinel */ } 1815e475bd5dSRen Jianing }; 1816b30b0946SFrank Wang 1817665d5247SFrank Wang static const struct rockchip_usb2phy_cfg rk3576_phy_cfgs[] = { 1818665d5247SFrank Wang { 1819665d5247SFrank Wang .reg = 0x0000, 1820665d5247SFrank Wang .num_ports = 1, 1821665d5247SFrank Wang .phy_tuning = rk3576_usb2phy_tuning, 1822665d5247SFrank Wang .clkout_ctl = { 0x0008, 0, 0, 1, 0 }, 1823665d5247SFrank Wang .port_cfgs = { 1824665d5247SFrank Wang [USB2PHY_PORT_OTG] = { 1825665d5247SFrank Wang .phy_sus = { 0x0000, 8, 0, 0, 0x1d1 }, 1826665d5247SFrank Wang .ls_det_en = { 0x00c0, 0, 0, 0, 1 }, 1827665d5247SFrank Wang .ls_det_st = { 0x00c4, 0, 0, 0, 1 }, 1828665d5247SFrank Wang .ls_det_clr = { 0x00c8, 0, 0, 0, 1 }, 1829665d5247SFrank Wang .utmi_avalid = { 0x0080, 1, 1, 0, 1 }, 1830665d5247SFrank Wang .utmi_bvalid = { 0x0080, 0, 0, 0, 1 }, 1831665d5247SFrank Wang .utmi_iddig = { 0x0080, 6, 6, 0, 1 }, 1832665d5247SFrank Wang .utmi_ls = { 0x0080, 5, 4, 0, 1 }, 1833665d5247SFrank Wang } 1834665d5247SFrank Wang }, 1835665d5247SFrank Wang .chg_det = { 1836665d5247SFrank Wang .opmode = { 0x0000, 8, 0, 0x055, 0x001 }, 1837665d5247SFrank Wang .cp_det = { 0x0080, 8, 8, 0, 1 }, 1838665d5247SFrank Wang .dcp_det = { 0x0080, 8, 8, 0, 1 }, 1839665d5247SFrank Wang .dp_det = { 0x0080, 9, 9, 1, 0 }, 1840665d5247SFrank Wang .idm_sink_en = { 0x0010, 5, 5, 1, 0 }, 1841665d5247SFrank Wang .idp_sink_en = { 0x0010, 5, 5, 0, 1 }, 1842665d5247SFrank Wang .idp_src_en = { 0x0010, 14, 14, 0, 1 }, 1843665d5247SFrank Wang .rdm_pdwn_en = { 0x0010, 14, 14, 0, 1 }, 1844665d5247SFrank Wang .vdm_src_en = { 0x0010, 7, 6, 0, 3 }, 1845665d5247SFrank Wang .vdp_src_en = { 0x0010, 7, 6, 0, 3 }, 1846665d5247SFrank Wang }, 1847665d5247SFrank Wang }, 1848665d5247SFrank Wang { 1849665d5247SFrank Wang .reg = 0x2000, 1850665d5247SFrank Wang .num_ports = 1, 1851665d5247SFrank Wang .phy_tuning = rk3576_usb2phy_tuning, 1852665d5247SFrank Wang .clkout_ctl = { 0x2008, 0, 0, 1, 0 }, 1853665d5247SFrank Wang .port_cfgs = { 1854665d5247SFrank Wang [USB2PHY_PORT_OTG] = { 1855665d5247SFrank Wang .phy_sus = { 0x2000, 8, 0, 0, 0x1d1 }, 1856665d5247SFrank Wang .ls_det_en = { 0x20c0, 0, 0, 0, 1 }, 1857665d5247SFrank Wang .ls_det_st = { 0x20c4, 0, 0, 0, 1 }, 1858665d5247SFrank Wang .ls_det_clr = { 0x20c8, 0, 0, 0, 1 }, 1859665d5247SFrank Wang .utmi_avalid = { 0x2080, 1, 1, 0, 1 }, 1860665d5247SFrank Wang .utmi_bvalid = { 0x2080, 0, 0, 0, 1 }, 1861665d5247SFrank Wang .utmi_iddig = { 0x2080, 6, 6, 0, 1 }, 1862665d5247SFrank Wang .utmi_ls = { 0x2080, 5, 4, 0, 1 }, 1863665d5247SFrank Wang } 1864665d5247SFrank Wang }, 1865665d5247SFrank Wang }, 1866665d5247SFrank Wang { /* sentinel */ } 1867665d5247SFrank Wang }; 1868665d5247SFrank Wang 1869b30b0946SFrank Wang static const struct rockchip_usb2phy_cfg rk3588_phy_cfgs[] = { 1870b30b0946SFrank Wang { 1871b30b0946SFrank Wang .reg = 0x0000, 1872b30b0946SFrank Wang .num_ports = 1, 18734367cef2SWilliam Wu .phy_tuning = rk3588_usb2phy_tuning, 1874b30b0946SFrank Wang .clkout_ctl = { 0x0000, 0, 0, 1, 0 }, 1875b30b0946SFrank Wang .port_cfgs = { 1876b30b0946SFrank Wang [USB2PHY_PORT_OTG] = { 18772322cbe1SFrank Wang .phy_sus = { 0x000c, 11, 11, 0, 1 }, 1878b30b0946SFrank Wang .ls_det_en = { 0x0080, 0, 0, 0, 1 }, 1879b30b0946SFrank Wang .ls_det_st = { 0x0084, 0, 0, 0, 1 }, 1880b30b0946SFrank Wang .ls_det_clr = { 0x0088, 0, 0, 0, 1 }, 1881a3747b83SFrank Wang .utmi_avalid = { 0x00c0, 7, 7, 0, 1 }, 1882a3747b83SFrank Wang .utmi_bvalid = { 0x00c0, 6, 6, 0, 1 }, 18834b06b44bSFrank Wang .utmi_iddig = { 0x00c0, 5, 5, 0, 1 }, 1884b30b0946SFrank Wang .utmi_ls = { 0x00c0, 10, 9, 0, 1 }, 1885b30b0946SFrank Wang } 1886b30b0946SFrank Wang }, 1887b30b0946SFrank Wang .chg_det = { 18882322cbe1SFrank Wang .opmode = { 0x0008, 2, 2, 1, 0 }, 1889b30b0946SFrank Wang .cp_det = { 0x00c0, 0, 0, 0, 1 }, 1890b30b0946SFrank Wang .dcp_det = { 0x00c0, 0, 0, 0, 1 }, 18912322cbe1SFrank Wang .dp_det = { 0x00c0, 1, 1, 1, 0 }, 1892b30b0946SFrank Wang .idm_sink_en = { 0x0008, 5, 5, 1, 0 }, 1893b30b0946SFrank Wang .idp_sink_en = { 0x0008, 5, 5, 0, 1 }, 1894b30b0946SFrank Wang .idp_src_en = { 0x0008, 14, 14, 0, 1 }, 1895b30b0946SFrank Wang .rdm_pdwn_en = { 0x0008, 14, 14, 0, 1 }, 1896b30b0946SFrank Wang .vdm_src_en = { 0x0008, 7, 6, 0, 3 }, 1897b30b0946SFrank Wang .vdp_src_en = { 0x0008, 7, 6, 0, 3 }, 1898b30b0946SFrank Wang }, 1899b30b0946SFrank Wang }, 1900b30b0946SFrank Wang { 1901b30b0946SFrank Wang .reg = 0x4000, 1902b30b0946SFrank Wang .num_ports = 1, 19034367cef2SWilliam Wu .phy_tuning = rk3588_usb2phy_tuning, 1904b30b0946SFrank Wang .clkout_ctl = { 0x0000, 0, 0, 1, 0 }, 1905b30b0946SFrank Wang .port_cfgs = { 1906b30b0946SFrank Wang /* Select suspend control from controller */ 1907b30b0946SFrank Wang [USB2PHY_PORT_OTG] = { 1908b30b0946SFrank Wang .phy_sus = { 0x000c, 11, 11, 0, 0 }, 1909b30b0946SFrank Wang .ls_det_en = { 0x0080, 0, 0, 0, 1 }, 1910b30b0946SFrank Wang .ls_det_st = { 0x0084, 0, 0, 0, 1 }, 1911b30b0946SFrank Wang .ls_det_clr = { 0x0088, 0, 0, 0, 1 }, 1912b30b0946SFrank Wang .utmi_ls = { 0x00c0, 10, 9, 0, 1 }, 1913b30b0946SFrank Wang } 1914b30b0946SFrank Wang }, 1915b30b0946SFrank Wang }, 1916b30b0946SFrank Wang { 1917b30b0946SFrank Wang .reg = 0x8000, 1918b30b0946SFrank Wang .num_ports = 1, 19194367cef2SWilliam Wu .phy_tuning = rk3588_usb2phy_tuning, 1920b30b0946SFrank Wang .clkout_ctl = { 0x0000, 0, 0, 1, 0 }, 1921b30b0946SFrank Wang .port_cfgs = { 1922b30b0946SFrank Wang [USB2PHY_PORT_HOST] = { 1923b30b0946SFrank Wang .phy_sus = { 0x0008, 2, 2, 0, 1 }, 1924b30b0946SFrank Wang .ls_det_en = { 0x0080, 0, 0, 0, 1 }, 1925b30b0946SFrank Wang .ls_det_st = { 0x0084, 0, 0, 0, 1 }, 1926b30b0946SFrank Wang .ls_det_clr = { 0x0088, 0, 0, 0, 1 }, 1927b30b0946SFrank Wang .utmi_ls = { 0x00c0, 10, 9, 0, 1 }, 1928b30b0946SFrank Wang } 1929b30b0946SFrank Wang }, 1930b30b0946SFrank Wang }, 1931b30b0946SFrank Wang { 1932b30b0946SFrank Wang .reg = 0xc000, 1933b30b0946SFrank Wang .num_ports = 1, 19344367cef2SWilliam Wu .phy_tuning = rk3588_usb2phy_tuning, 1935b30b0946SFrank Wang .clkout_ctl = { 0x0000, 0, 0, 1, 0 }, 1936b30b0946SFrank Wang .port_cfgs = { 1937b30b0946SFrank Wang [USB2PHY_PORT_HOST] = { 1938b30b0946SFrank Wang .phy_sus = { 0x0008, 2, 2, 0, 1 }, 1939b30b0946SFrank Wang .ls_det_en = { 0x0080, 0, 0, 0, 1 }, 1940b30b0946SFrank Wang .ls_det_st = { 0x0084, 0, 0, 0, 1 }, 1941b30b0946SFrank Wang .ls_det_clr = { 0x0088, 0, 0, 0, 1 }, 1942b30b0946SFrank Wang .utmi_ls = { 0x00c0, 10, 9, 0, 1 }, 1943b30b0946SFrank Wang } 1944b30b0946SFrank Wang }, 1945b30b0946SFrank Wang }, 1946b30b0946SFrank Wang { /* sentinel */ } 1947b30b0946SFrank Wang }; 1948b30b0946SFrank Wang 1949f0c40dcdSWu Liang feng static const struct udevice_id rockchip_usb2phy_ids[] = { 19508abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RK1808 1951b31aa7beSWilliam Wu { .compatible = "rockchip,rk1808-usb2phy", .data = (ulong)&rk1808_phy_cfgs }, 19528abfec86SJianwei Zheng #endif 19538abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RK3036 1954baa12648SJianwei Zheng { .compatible = "rockchip,rk3036-usb2phy", .data = (ulong)&rk3036_phy_cfgs }, 19558abfec86SJianwei Zheng #endif 19568abfec86SJianwei Zheng #if defined CONFIG_ROCKCHIP_RK3128 || defined CONFIG_ROCKCHIP_RK3126 1957f0c40dcdSWu Liang feng { .compatible = "rockchip,rk3128-usb2phy", .data = (ulong)&rk312x_phy_cfgs }, 19588abfec86SJianwei Zheng #endif 19598abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RK322X 1960a636a6d7SWilliam Wu { .compatible = "rockchip,rk322x-usb2phy", .data = (ulong)&rk322x_phy_cfgs }, 19618abfec86SJianwei Zheng #endif 19628abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RK3308 1963675552f7SFrank Wang { .compatible = "rockchip,rk3308-usb2phy", .data = (ulong)&rk3308_phy_cfgs }, 19648abfec86SJianwei Zheng #endif 1965ccdda0c6SWilliam Wu #if defined CONFIG_ROCKCHIP_RK3328 || defined CONFIG_ROCKCHIP_PX30 1966f0c40dcdSWu Liang feng { .compatible = "rockchip,rk3328-usb2phy", .data = (ulong)&rk3328_phy_cfgs }, 19678abfec86SJianwei Zheng #endif 19688abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RK3368 19692d39b251SWilliam Wu { .compatible = "rockchip,rk3368-usb2phy", .data = (ulong)&rk3368_phy_cfgs }, 19708abfec86SJianwei Zheng #endif 19718abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RK3399 197284f12a43SWilliam Wu { .compatible = "rockchip,rk3399-usb2phy", .data = (ulong)&rk3399_phy_cfgs }, 19738abfec86SJianwei Zheng #endif 1974d888bdb2SFrank Wang #ifdef CONFIG_ROCKCHIP_RK3506 1975d888bdb2SFrank Wang { .compatible = "rockchip,rk3506-usb2phy", .data = (ulong)&rk3506_phy_cfgs }, 1976d888bdb2SFrank Wang #endif 19778abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RK3528 197846943c07SJianwei Zheng { .compatible = "rockchip,rk3528-usb2phy", .data = (ulong)&rk3528_phy_cfgs }, 19798abfec86SJianwei Zheng #endif 19808abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RK3562 19811a36d2eeSFrank Wang { .compatible = "rockchip,rk3562-usb2phy", .data = (ulong)&rk3562_phy_cfgs }, 19828abfec86SJianwei Zheng #endif 19838abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RK3568 1984e475bd5dSRen Jianing { .compatible = "rockchip,rk3568-usb2phy", .data = (ulong)&rk3568_phy_cfgs }, 19858abfec86SJianwei Zheng #endif 1986665d5247SFrank Wang #ifdef CONFIG_ROCKCHIP_RK3576 1987665d5247SFrank Wang { .compatible = "rockchip,rk3576-usb2phy", .data = (ulong)&rk3576_phy_cfgs }, 1988665d5247SFrank Wang #endif 19898abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RK3588 1990b30b0946SFrank Wang { .compatible = "rockchip,rk3588-usb2phy", .data = (ulong)&rk3588_phy_cfgs }, 19918abfec86SJianwei Zheng #endif 19928abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RV1106 1993b0ac9faaSWilliam Wu { .compatible = "rockchip,rv1106-usb2phy", .data = (ulong)&rv1106_phy_cfgs }, 19948abfec86SJianwei Zheng #endif 19958abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RV1108 1996f0c40dcdSWu Liang feng { .compatible = "rockchip,rv1108-usb2phy", .data = (ulong)&rv1108_phy_cfgs }, 19978abfec86SJianwei Zheng #endif 1998f0c40dcdSWu Liang feng { } 1999f0c40dcdSWu Liang feng }; 2000f0c40dcdSWu Liang feng 20019b3cc842SFrank Wang U_BOOT_DRIVER(rockchip_usb2phy_port) = { 20029b3cc842SFrank Wang .name = "rockchip_usb2phy_port", 20039b3cc842SFrank Wang .id = UCLASS_PHY, 20049b3cc842SFrank Wang .ops = &rockchip_usb2phy_ops, 20059b3cc842SFrank Wang }; 20069b3cc842SFrank Wang 2007f0c40dcdSWu Liang feng U_BOOT_DRIVER(rockchip_usb2phy) = { 2008f0c40dcdSWu Liang feng .name = "rockchip_usb2phy", 2009f0c40dcdSWu Liang feng .id = UCLASS_PHY, 2010f0c40dcdSWu Liang feng .of_match = rockchip_usb2phy_ids, 2011f0c40dcdSWu Liang feng .probe = rockchip_usb2phy_probe, 20129b3cc842SFrank Wang .bind = rockchip_usb2phy_bind, 2013f0c40dcdSWu Liang feng .priv_auto_alloc_size = sizeof(struct rockchip_usb2phy), 2014f0c40dcdSWu Liang feng }; 2015