xref: /rk3399_rockchip-uboot/drivers/phy/phy-rockchip-inno-usb2.c (revision a607e103bc63df96fb43e45c0d51f4154eaa346e)
1f0c40dcdSWu Liang feng /*
2f0c40dcdSWu Liang feng  * Copyright 2017 Rockchip Electronics Co., Ltd
3f0c40dcdSWu Liang feng  *
4f0c40dcdSWu Liang feng  * SPDX-License-Identifier:    GPL-2.0+
5f0c40dcdSWu Liang feng  */
6f0c40dcdSWu Liang feng 
7f0c40dcdSWu Liang feng #include <common.h>
8f0c40dcdSWu Liang feng #include <dm.h>
9f0c40dcdSWu Liang feng #include <generic-phy.h>
10f0c40dcdSWu Liang feng #include <syscon.h>
11f90455d7SKever Yang #include <asm/io.h>
12f90455d7SKever Yang #include <asm/arch/clock.h>
13f0c40dcdSWu Liang feng 
14f0c40dcdSWu Liang feng #define U2PHY_BIT_WRITEABLE_SHIFT	16
15f0c40dcdSWu Liang feng #define CHG_DCD_MAX_RETRIES		6
16f0c40dcdSWu Liang feng #define CHG_PRI_MAX_RETRIES		2
17f0c40dcdSWu Liang feng #define CHG_DCD_POLL_TIME		100	/* millisecond */
18f0c40dcdSWu Liang feng #define CHG_PRIMARY_DET_TIME		40	/* millisecond */
19f0c40dcdSWu Liang feng #define CHG_SECONDARY_DET_TIME		40	/* millisecond */
20f0c40dcdSWu Liang feng 
21f0c40dcdSWu Liang feng struct rockchip_usb2phy;
22f0c40dcdSWu Liang feng 
23f0c40dcdSWu Liang feng enum power_supply_type {
24f0c40dcdSWu Liang feng 	POWER_SUPPLY_TYPE_UNKNOWN = 0,
25f0c40dcdSWu Liang feng 	POWER_SUPPLY_TYPE_USB,		/* Standard Downstream Port */
26f0c40dcdSWu Liang feng 	POWER_SUPPLY_TYPE_USB_DCP,	/* Dedicated Charging Port */
27f0c40dcdSWu Liang feng 	POWER_SUPPLY_TYPE_USB_CDP,	/* Charging Downstream Port */
28f0c40dcdSWu Liang feng 	POWER_SUPPLY_TYPE_USB_FLOATING,	/* DCP without shorting D+/D- */
29f0c40dcdSWu Liang feng };
30f0c40dcdSWu Liang feng 
31f0c40dcdSWu Liang feng enum rockchip_usb2phy_port_id {
32f0c40dcdSWu Liang feng 	USB2PHY_PORT_OTG,
33f0c40dcdSWu Liang feng 	USB2PHY_PORT_HOST,
34f0c40dcdSWu Liang feng 	USB2PHY_NUM_PORTS,
35f0c40dcdSWu Liang feng };
36f0c40dcdSWu Liang feng 
37f0c40dcdSWu Liang feng struct usb2phy_reg {
38f0c40dcdSWu Liang feng 	u32	offset;
39f0c40dcdSWu Liang feng 	u32	bitend;
40f0c40dcdSWu Liang feng 	u32	bitstart;
41f0c40dcdSWu Liang feng 	u32	disable;
42f0c40dcdSWu Liang feng 	u32	enable;
43f0c40dcdSWu Liang feng };
44f0c40dcdSWu Liang feng 
45f0c40dcdSWu Liang feng /**
46f0c40dcdSWu Liang feng  * struct rockchip_chg_det_reg: usb charger detect registers
47f0c40dcdSWu Liang feng  * @cp_det: charging port detected successfully.
48f0c40dcdSWu Liang feng  * @dcp_det: dedicated charging port detected successfully.
49f0c40dcdSWu Liang feng  * @dp_det: assert data pin connect successfully.
50f0c40dcdSWu Liang feng  * @idm_sink_en: open dm sink curren.
51f0c40dcdSWu Liang feng  * @idp_sink_en: open dp sink current.
52f0c40dcdSWu Liang feng  * @idp_src_en: open dm source current.
53f0c40dcdSWu Liang feng  * @rdm_pdwn_en: open dm pull down resistor.
54f0c40dcdSWu Liang feng  * @vdm_src_en: open dm voltage source.
55f0c40dcdSWu Liang feng  * @vdp_src_en: open dp voltage source.
56f0c40dcdSWu Liang feng  * @opmode: utmi operational mode.
57f0c40dcdSWu Liang feng  */
58f0c40dcdSWu Liang feng struct rockchip_chg_det_reg {
59f0c40dcdSWu Liang feng 	struct usb2phy_reg	cp_det;
60f0c40dcdSWu Liang feng 	struct usb2phy_reg	dcp_det;
61f0c40dcdSWu Liang feng 	struct usb2phy_reg	dp_det;
62f0c40dcdSWu Liang feng 	struct usb2phy_reg	idm_sink_en;
63f0c40dcdSWu Liang feng 	struct usb2phy_reg	idp_sink_en;
64f0c40dcdSWu Liang feng 	struct usb2phy_reg	idp_src_en;
65f0c40dcdSWu Liang feng 	struct usb2phy_reg	rdm_pdwn_en;
66f0c40dcdSWu Liang feng 	struct usb2phy_reg	vdm_src_en;
67f0c40dcdSWu Liang feng 	struct usb2phy_reg	vdp_src_en;
68f0c40dcdSWu Liang feng 	struct usb2phy_reg	opmode;
69f0c40dcdSWu Liang feng };
70f0c40dcdSWu Liang feng 
71f0c40dcdSWu Liang feng /**
72f0c40dcdSWu Liang feng  * struct rockchip_usb2phy_port_cfg: usb-phy port configuration.
73f0c40dcdSWu Liang feng  * @phy_sus: phy suspend register.
74f0c40dcdSWu Liang feng  * @bvalid_det_en: vbus valid rise detection enable register.
75f0c40dcdSWu Liang feng  * @bvalid_det_st: vbus valid rise detection status register.
76f0c40dcdSWu Liang feng  * @bvalid_det_clr: vbus valid rise detection clear register.
77f0c40dcdSWu Liang feng  * @ls_det_en: linestate detection enable register.
78f0c40dcdSWu Liang feng  * @ls_det_st: linestate detection state register.
79f0c40dcdSWu Liang feng  * @ls_det_clr: linestate detection clear register.
80f0c40dcdSWu Liang feng  * @iddig_output: iddig output from grf.
81f0c40dcdSWu Liang feng  * @iddig_en: utmi iddig select between grf and phy,
82f0c40dcdSWu Liang feng  *	      0: from phy; 1: from grf
83f0c40dcdSWu Liang feng  * @idfall_det_en: id fall detection enable register.
84f0c40dcdSWu Liang feng  * @idfall_det_st: id fall detection state register.
85f0c40dcdSWu Liang feng  * @idfall_det_clr: id fall detection clear register.
86f0c40dcdSWu Liang feng  * @idrise_det_en: id rise detection enable register.
87f0c40dcdSWu Liang feng  * @idrise_det_st: id rise detection state register.
88f0c40dcdSWu Liang feng  * @idrise_det_clr: id rise detection clear register.
89f0c40dcdSWu Liang feng  * @utmi_avalid: utmi vbus avalid status register.
90f0c40dcdSWu Liang feng  * @utmi_bvalid: utmi vbus bvalid status register.
91f0c40dcdSWu Liang feng  * @utmi_iddig: otg port id pin status register.
92f0c40dcdSWu Liang feng  * @utmi_ls: utmi linestate state register.
93f0c40dcdSWu Liang feng  * @utmi_hstdet: utmi host disconnect register.
94f0c40dcdSWu Liang feng  * @vbus_det_en: vbus detect function power down register.
95f0c40dcdSWu Liang feng  */
96f0c40dcdSWu Liang feng struct rockchip_usb2phy_port_cfg {
97f0c40dcdSWu Liang feng 	struct usb2phy_reg	phy_sus;
98f0c40dcdSWu Liang feng 	struct usb2phy_reg	bvalid_det_en;
99f0c40dcdSWu Liang feng 	struct usb2phy_reg	bvalid_det_st;
100f0c40dcdSWu Liang feng 	struct usb2phy_reg	bvalid_det_clr;
101f0c40dcdSWu Liang feng 	struct usb2phy_reg	ls_det_en;
102f0c40dcdSWu Liang feng 	struct usb2phy_reg	ls_det_st;
103f0c40dcdSWu Liang feng 	struct usb2phy_reg	ls_det_clr;
104f0c40dcdSWu Liang feng 	struct usb2phy_reg	iddig_output;
105f0c40dcdSWu Liang feng 	struct usb2phy_reg	iddig_en;
106f0c40dcdSWu Liang feng 	struct usb2phy_reg	idfall_det_en;
107f0c40dcdSWu Liang feng 	struct usb2phy_reg	idfall_det_st;
108f0c40dcdSWu Liang feng 	struct usb2phy_reg	idfall_det_clr;
109f0c40dcdSWu Liang feng 	struct usb2phy_reg	idrise_det_en;
110f0c40dcdSWu Liang feng 	struct usb2phy_reg	idrise_det_st;
111f0c40dcdSWu Liang feng 	struct usb2phy_reg	idrise_det_clr;
112f0c40dcdSWu Liang feng 	struct usb2phy_reg	utmi_avalid;
113f0c40dcdSWu Liang feng 	struct usb2phy_reg	utmi_bvalid;
114f0c40dcdSWu Liang feng 	struct usb2phy_reg	utmi_iddig;
115f0c40dcdSWu Liang feng 	struct usb2phy_reg	utmi_ls;
116f0c40dcdSWu Liang feng 	struct usb2phy_reg	utmi_hstdet;
117f0c40dcdSWu Liang feng 	struct usb2phy_reg	vbus_det_en;
118f0c40dcdSWu Liang feng };
119f0c40dcdSWu Liang feng 
120f0c40dcdSWu Liang feng /**
121f0c40dcdSWu Liang feng  * struct rockchip_usb2phy_cfg: usb-phy configuration.
122f0c40dcdSWu Liang feng  * @reg: the address offset of grf for usb-phy config.
123f0c40dcdSWu Liang feng  * @num_ports: specify how many ports that the phy has.
124f0c40dcdSWu Liang feng  * @phy_tuning: phy default parameters tunning.
125f0c40dcdSWu Liang feng  * @clkout_ctl: keep on/turn off output clk of phy.
126f0c40dcdSWu Liang feng  * @chg_det: charger detection registers.
127f0c40dcdSWu Liang feng  */
128f0c40dcdSWu Liang feng struct rockchip_usb2phy_cfg {
129f0c40dcdSWu Liang feng 	u32	reg;
130f0c40dcdSWu Liang feng 	u32	num_ports;
131f0c40dcdSWu Liang feng 	int (*phy_tuning)(struct rockchip_usb2phy *);
132f0c40dcdSWu Liang feng 	struct usb2phy_reg	clkout_ctl;
133f0c40dcdSWu Liang feng 	const struct rockchip_usb2phy_port_cfg	port_cfgs[USB2PHY_NUM_PORTS];
134f0c40dcdSWu Liang feng 	const struct rockchip_chg_det_reg	chg_det;
135f0c40dcdSWu Liang feng };
136f0c40dcdSWu Liang feng 
137f0c40dcdSWu Liang feng /**
138f0c40dcdSWu Liang feng  * @dcd_retries: The retry count used to track Data contact
139f0c40dcdSWu Liang feng  *		 detection process.
140f0c40dcdSWu Liang feng  * @primary_retries: The retry count used to do usb bc detection
141f0c40dcdSWu Liang feng  *		     primary stage.
142f0c40dcdSWu Liang feng  * @grf: General Register Files register base.
143f0c40dcdSWu Liang feng  * @usbgrf_base : USB General Register Files register base.
144f0c40dcdSWu Liang feng  * @phy_cfg: phy register configuration, assigned by driver data.
145f0c40dcdSWu Liang feng  */
146f0c40dcdSWu Liang feng struct rockchip_usb2phy {
147f0c40dcdSWu Liang feng 	u8		dcd_retries;
148f0c40dcdSWu Liang feng 	u8		primary_retries;
149f0c40dcdSWu Liang feng 	void __iomem	*grf_base;
150f0c40dcdSWu Liang feng 	void __iomem	*usbgrf_base;
151f0c40dcdSWu Liang feng 	const struct rockchip_usb2phy_cfg	*phy_cfg;
152f0c40dcdSWu Liang feng };
153f0c40dcdSWu Liang feng 
154f0c40dcdSWu Liang feng static inline void __iomem *get_reg_base(struct rockchip_usb2phy *rphy)
155f0c40dcdSWu Liang feng {
156f0c40dcdSWu Liang feng 	return !rphy->usbgrf_base ? rphy->grf_base : rphy->usbgrf_base;
157f0c40dcdSWu Liang feng }
158f0c40dcdSWu Liang feng 
159f0c40dcdSWu Liang feng static inline int property_enable(void __iomem *base,
160f0c40dcdSWu Liang feng 				  const struct usb2phy_reg *reg, bool en)
161f0c40dcdSWu Liang feng {
162f0c40dcdSWu Liang feng 	u32 val, mask, tmp;
163f0c40dcdSWu Liang feng 
164f0c40dcdSWu Liang feng 	tmp = en ? reg->enable : reg->disable;
165f0c40dcdSWu Liang feng 	mask = GENMASK(reg->bitend, reg->bitstart);
166f0c40dcdSWu Liang feng 	val = (tmp << reg->bitstart) | (mask << U2PHY_BIT_WRITEABLE_SHIFT);
167f0c40dcdSWu Liang feng 
168f0c40dcdSWu Liang feng 	return writel(val, base + reg->offset);
169f0c40dcdSWu Liang feng }
170f0c40dcdSWu Liang feng 
171f0c40dcdSWu Liang feng static inline bool property_enabled(void __iomem *base,
172f0c40dcdSWu Liang feng 				    const struct usb2phy_reg *reg)
173f0c40dcdSWu Liang feng {
174f0c40dcdSWu Liang feng 	u32 tmp, orig;
175f0c40dcdSWu Liang feng 	u32 mask = GENMASK(reg->bitend, reg->bitstart);
176f0c40dcdSWu Liang feng 
177f0c40dcdSWu Liang feng 	orig = readl(base + reg->offset);
178f0c40dcdSWu Liang feng 
179f0c40dcdSWu Liang feng 	tmp = (orig & mask) >> reg->bitstart;
180f0c40dcdSWu Liang feng 
181f0c40dcdSWu Liang feng 	return tmp == reg->enable;
182f0c40dcdSWu Liang feng }
183f0c40dcdSWu Liang feng 
184f0c40dcdSWu Liang feng static const char *chg_to_string(enum power_supply_type chg_type)
185f0c40dcdSWu Liang feng {
186f0c40dcdSWu Liang feng 	switch (chg_type) {
187f0c40dcdSWu Liang feng 	case POWER_SUPPLY_TYPE_USB:
188f0c40dcdSWu Liang feng 		return "USB_SDP_CHARGER";
189f0c40dcdSWu Liang feng 	case POWER_SUPPLY_TYPE_USB_DCP:
190f0c40dcdSWu Liang feng 		return "USB_DCP_CHARGER";
191f0c40dcdSWu Liang feng 	case POWER_SUPPLY_TYPE_USB_CDP:
192f0c40dcdSWu Liang feng 		return "USB_CDP_CHARGER";
193f0c40dcdSWu Liang feng 	case POWER_SUPPLY_TYPE_USB_FLOATING:
194f0c40dcdSWu Liang feng 		return "USB_FLOATING_CHARGER";
195f0c40dcdSWu Liang feng 	default:
196f0c40dcdSWu Liang feng 		return "INVALID_CHARGER";
197f0c40dcdSWu Liang feng 	}
198f0c40dcdSWu Liang feng }
199f0c40dcdSWu Liang feng 
200f0c40dcdSWu Liang feng static void rockchip_chg_enable_dcd(struct rockchip_usb2phy *rphy,
201f0c40dcdSWu Liang feng 				    bool en)
202f0c40dcdSWu Liang feng {
203f0c40dcdSWu Liang feng 	void __iomem *base = get_reg_base(rphy);
204f0c40dcdSWu Liang feng 
205f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.rdm_pdwn_en, en);
206f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.idp_src_en, en);
207f0c40dcdSWu Liang feng }
208f0c40dcdSWu Liang feng 
209f0c40dcdSWu Liang feng static void rockchip_chg_enable_primary_det(struct rockchip_usb2phy *rphy,
210f0c40dcdSWu Liang feng 					    bool en)
211f0c40dcdSWu Liang feng {
212f0c40dcdSWu Liang feng 	void __iomem *base = get_reg_base(rphy);
213f0c40dcdSWu Liang feng 
214f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.vdp_src_en, en);
215f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.idm_sink_en, en);
216f0c40dcdSWu Liang feng }
217f0c40dcdSWu Liang feng 
218f0c40dcdSWu Liang feng static void rockchip_chg_enable_secondary_det(struct rockchip_usb2phy *rphy,
219f0c40dcdSWu Liang feng 					      bool en)
220f0c40dcdSWu Liang feng {
221f0c40dcdSWu Liang feng 	void __iomem *base = get_reg_base(rphy);
222f0c40dcdSWu Liang feng 
223f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.vdm_src_en, en);
224f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.idp_sink_en, en);
225f0c40dcdSWu Liang feng }
226f0c40dcdSWu Liang feng 
227f0c40dcdSWu Liang feng static bool rockchip_chg_primary_det_retry(struct rockchip_usb2phy *rphy)
228f0c40dcdSWu Liang feng {
229f0c40dcdSWu Liang feng 	bool vout = false;
230f0c40dcdSWu Liang feng 
231f0c40dcdSWu Liang feng 	while (rphy->primary_retries--) {
232f0c40dcdSWu Liang feng 		/* voltage source on DP, probe on DM */
233f0c40dcdSWu Liang feng 		rockchip_chg_enable_primary_det(rphy, true);
234f0c40dcdSWu Liang feng 		mdelay(CHG_PRIMARY_DET_TIME);
235f0c40dcdSWu Liang feng 		vout = property_enabled(rphy->grf_base,
236f0c40dcdSWu Liang feng 					&rphy->phy_cfg->chg_det.cp_det);
237f0c40dcdSWu Liang feng 		if (vout)
238f0c40dcdSWu Liang feng 			break;
239f0c40dcdSWu Liang feng 	}
240f0c40dcdSWu Liang feng 
241*a607e103SFrank Wang 	rockchip_chg_enable_primary_det(rphy, false);
242f0c40dcdSWu Liang feng 	return vout;
243f0c40dcdSWu Liang feng }
244f0c40dcdSWu Liang feng 
245f0c40dcdSWu Liang feng int rockchip_chg_get_type(void)
246f0c40dcdSWu Liang feng {
247*a607e103SFrank Wang 	const struct rockchip_usb2phy_port_cfg *port_cfg;
248f0c40dcdSWu Liang feng 	const struct rockchip_usb2phy_cfg *phy_cfgs;
249f0c40dcdSWu Liang feng 	enum power_supply_type chg_type;
250f0c40dcdSWu Liang feng 	struct rockchip_usb2phy rphy;
251f0c40dcdSWu Liang feng 	struct udevice *dev;
252f0c40dcdSWu Liang feng 	ofnode u2phy_node, grf_node;
253*a607e103SFrank Wang 	void __iomem *base;
254f0c40dcdSWu Liang feng 	fdt_size_t size;
255f0c40dcdSWu Liang feng 	u32 reg, index;
256f0c40dcdSWu Liang feng 	bool is_dcd, vout;
257f0c40dcdSWu Liang feng 	int ret;
258f0c40dcdSWu Liang feng 
259f0c40dcdSWu Liang feng 	u2phy_node = ofnode_null();
260f0c40dcdSWu Liang feng 	grf_node = ofnode_null();
261f0c40dcdSWu Liang feng 
262f0c40dcdSWu Liang feng 	u2phy_node = ofnode_path("/usb2-phy");
263f0c40dcdSWu Liang feng 
264f0c40dcdSWu Liang feng 	if (!ofnode_valid(u2phy_node)) {
265f0c40dcdSWu Liang feng 		grf_node = ofnode_path("/syscon-usb");
266f0c40dcdSWu Liang feng 		if (ofnode_valid(grf_node))
267f0c40dcdSWu Liang feng 			u2phy_node = ofnode_find_subnode(grf_node,
268f0c40dcdSWu Liang feng 							 "usb2-phy");
269f0c40dcdSWu Liang feng 	}
270f0c40dcdSWu Liang feng 
271f0c40dcdSWu Liang feng 	if (!ofnode_valid(u2phy_node)) {
272f0c40dcdSWu Liang feng 		printf("%s: missing u2phy node\n", __func__);
273f0c40dcdSWu Liang feng 		return -EINVAL;
274f0c40dcdSWu Liang feng 	}
275f0c40dcdSWu Liang feng 
276f0c40dcdSWu Liang feng 	if (ofnode_valid(grf_node)) {
277f0c40dcdSWu Liang feng 		rphy.grf_base =
278f0c40dcdSWu Liang feng 			(void __iomem *)ofnode_get_addr_size(grf_node,
279f0c40dcdSWu Liang feng 							     "reg", &size);
280f0c40dcdSWu Liang feng 	} else {
281f0c40dcdSWu Liang feng 		if (ofnode_read_bool(u2phy_node, "rockchip,grf"))
282f0c40dcdSWu Liang feng 			rphy.grf_base =
283f0c40dcdSWu Liang feng 				syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
284f0c40dcdSWu Liang feng 	}
285f0c40dcdSWu Liang feng 
286f0c40dcdSWu Liang feng 	if (rphy.grf_base <= 0) {
287f0c40dcdSWu Liang feng 		dev_err(dev, "get syscon grf failed\n");
288f0c40dcdSWu Liang feng 		return -EINVAL;
289f0c40dcdSWu Liang feng 	}
290f0c40dcdSWu Liang feng 
291f0c40dcdSWu Liang feng 	if (ofnode_read_u32(u2phy_node, "reg", &reg)) {
292f0c40dcdSWu Liang feng 		printf("%s: could not read reg\n", __func__);
293f0c40dcdSWu Liang feng 		return -EINVAL;
294f0c40dcdSWu Liang feng 	}
295f0c40dcdSWu Liang feng 
296f0c40dcdSWu Liang feng 	if (ofnode_read_bool(u2phy_node, "rockchip,usbgrf")) {
297f0c40dcdSWu Liang feng 		rphy.usbgrf_base =
298f0c40dcdSWu Liang feng 			syscon_get_first_range(ROCKCHIP_SYSCON_USBGRF);
299f0c40dcdSWu Liang feng 		if (rphy.usbgrf_base <= 0) {
300f0c40dcdSWu Liang feng 			dev_err(dev, "get syscon usbgrf failed\n");
301f0c40dcdSWu Liang feng 			return -EINVAL;
302f0c40dcdSWu Liang feng 		}
303f0c40dcdSWu Liang feng 	} else {
304f0c40dcdSWu Liang feng 		rphy.usbgrf_base = NULL;
305f0c40dcdSWu Liang feng 	}
306f0c40dcdSWu Liang feng 
307f0c40dcdSWu Liang feng 	ret = uclass_get_device_by_ofnode(UCLASS_PHY, u2phy_node, &dev);
308f0c40dcdSWu Liang feng 	if (ret) {
309f0c40dcdSWu Liang feng 		printf("%s: uclass_get_device_by_ofnode failed: %d\n",
310f0c40dcdSWu Liang feng 		       __func__, ret);
311f0c40dcdSWu Liang feng 		return ret;
312f0c40dcdSWu Liang feng 	}
313f0c40dcdSWu Liang feng 
314f0c40dcdSWu Liang feng 	phy_cfgs =
315f0c40dcdSWu Liang feng 		(const struct rockchip_usb2phy_cfg *)dev_get_driver_data(dev);
316f0c40dcdSWu Liang feng 	if (!phy_cfgs) {
317f0c40dcdSWu Liang feng 		printf("%s: unable to get phy_cfgs\n", __func__);
318f0c40dcdSWu Liang feng 		return -EINVAL;
319f0c40dcdSWu Liang feng 	}
320f0c40dcdSWu Liang feng 
321f0c40dcdSWu Liang feng 	/* find out a proper config which can be matched with dt. */
322f0c40dcdSWu Liang feng 	index = 0;
323f0c40dcdSWu Liang feng 	while (phy_cfgs[index].reg) {
324f0c40dcdSWu Liang feng 		if (phy_cfgs[index].reg == reg) {
325f0c40dcdSWu Liang feng 			rphy.phy_cfg = &phy_cfgs[index];
326f0c40dcdSWu Liang feng 			break;
327f0c40dcdSWu Liang feng 		}
328f0c40dcdSWu Liang feng 		++index;
329f0c40dcdSWu Liang feng 	}
330f0c40dcdSWu Liang feng 
331f0c40dcdSWu Liang feng 	if (!rphy.phy_cfg) {
332f0c40dcdSWu Liang feng 		printf("%s: no phy-config can be matched\n", __func__);
333f0c40dcdSWu Liang feng 		return -EINVAL;
334f0c40dcdSWu Liang feng 	}
335f0c40dcdSWu Liang feng 
336*a607e103SFrank Wang 	base = get_reg_base(&rphy);
337*a607e103SFrank Wang 	port_cfg = &rphy.phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
338*a607e103SFrank Wang 
339*a607e103SFrank Wang 	/* Suspend USB-PHY and put the controller in non-driving mode */
340*a607e103SFrank Wang 	property_enable(base, &port_cfg->phy_sus, true);
341*a607e103SFrank Wang 	property_enable(base, &rphy.phy_cfg->chg_det.opmode, false);
342*a607e103SFrank Wang 
343f0c40dcdSWu Liang feng 	rphy.dcd_retries = CHG_DCD_MAX_RETRIES;
344f0c40dcdSWu Liang feng 	rphy.primary_retries = CHG_PRI_MAX_RETRIES;
345f0c40dcdSWu Liang feng 
346f0c40dcdSWu Liang feng 	/* stage 1, start DCD processing stage */
347f0c40dcdSWu Liang feng 	rockchip_chg_enable_dcd(&rphy, true);
348f0c40dcdSWu Liang feng 
349f0c40dcdSWu Liang feng 	while (rphy.dcd_retries--) {
350f0c40dcdSWu Liang feng 		mdelay(CHG_DCD_POLL_TIME);
351f0c40dcdSWu Liang feng 
352f0c40dcdSWu Liang feng 		/* get data contact detection status */
353f0c40dcdSWu Liang feng 		is_dcd = property_enabled(rphy.grf_base,
354f0c40dcdSWu Liang feng 					  &rphy.phy_cfg->chg_det.dp_det);
355f0c40dcdSWu Liang feng 
356f0c40dcdSWu Liang feng 		if (is_dcd || !rphy.dcd_retries) {
357f0c40dcdSWu Liang feng 			/*
358f0c40dcdSWu Liang feng 			 * stage 2, turn off DCD circuitry, then
359f0c40dcdSWu Liang feng 			 * voltage source on DP, probe on DM.
360f0c40dcdSWu Liang feng 			 */
361f0c40dcdSWu Liang feng 			rockchip_chg_enable_dcd(&rphy, false);
362f0c40dcdSWu Liang feng 			rockchip_chg_enable_primary_det(&rphy, true);
363f0c40dcdSWu Liang feng 			break;
364f0c40dcdSWu Liang feng 		}
365f0c40dcdSWu Liang feng 	}
366f0c40dcdSWu Liang feng 
367f0c40dcdSWu Liang feng 	mdelay(CHG_PRIMARY_DET_TIME);
368f0c40dcdSWu Liang feng 	vout = property_enabled(rphy.grf_base,
369f0c40dcdSWu Liang feng 				&rphy.phy_cfg->chg_det.cp_det);
370f0c40dcdSWu Liang feng 	rockchip_chg_enable_primary_det(&rphy, false);
371f0c40dcdSWu Liang feng 	if (vout) {
372f0c40dcdSWu Liang feng 		/* stage 3, voltage source on DM, probe on DP */
373f0c40dcdSWu Liang feng 		rockchip_chg_enable_secondary_det(&rphy, true);
374f0c40dcdSWu Liang feng 	} else {
375f0c40dcdSWu Liang feng 		if (!rphy.dcd_retries) {
376f0c40dcdSWu Liang feng 			/* floating charger found */
377f0c40dcdSWu Liang feng 			chg_type = POWER_SUPPLY_TYPE_USB_FLOATING;
378f0c40dcdSWu Liang feng 			goto out;
379f0c40dcdSWu Liang feng 		} else {
380f0c40dcdSWu Liang feng 			/*
381f0c40dcdSWu Liang feng 			 * Retry some times to make sure that it's
382f0c40dcdSWu Liang feng 			 * really a USB SDP charger.
383f0c40dcdSWu Liang feng 			 */
384f0c40dcdSWu Liang feng 			vout = rockchip_chg_primary_det_retry(&rphy);
385f0c40dcdSWu Liang feng 			if (vout) {
386f0c40dcdSWu Liang feng 				/* stage 3, voltage source on DM, probe on DP */
387f0c40dcdSWu Liang feng 				rockchip_chg_enable_secondary_det(&rphy, true);
388f0c40dcdSWu Liang feng 			} else {
389f0c40dcdSWu Liang feng 				/* USB SDP charger found */
390f0c40dcdSWu Liang feng 				chg_type = POWER_SUPPLY_TYPE_USB;
391f0c40dcdSWu Liang feng 				goto out;
392f0c40dcdSWu Liang feng 			}
393f0c40dcdSWu Liang feng 		}
394f0c40dcdSWu Liang feng 	}
395f0c40dcdSWu Liang feng 
396f0c40dcdSWu Liang feng 	mdelay(CHG_SECONDARY_DET_TIME);
397f0c40dcdSWu Liang feng 	vout = property_enabled(rphy.grf_base,
398f0c40dcdSWu Liang feng 				&rphy.phy_cfg->chg_det.dcp_det);
399f0c40dcdSWu Liang feng 	/* stage 4, turn off voltage source */
400f0c40dcdSWu Liang feng 	rockchip_chg_enable_secondary_det(&rphy, false);
401f0c40dcdSWu Liang feng 	if (vout)
402f0c40dcdSWu Liang feng 		chg_type = POWER_SUPPLY_TYPE_USB_DCP;
403f0c40dcdSWu Liang feng 	else
404f0c40dcdSWu Liang feng 		chg_type = POWER_SUPPLY_TYPE_USB_CDP;
405f0c40dcdSWu Liang feng 
406f0c40dcdSWu Liang feng out:
407*a607e103SFrank Wang 	/* Resume USB-PHY and put the controller in normal mode */
408*a607e103SFrank Wang 	property_enable(base, &rphy.phy_cfg->chg_det.opmode, true);
409*a607e103SFrank Wang 	property_enable(base, &port_cfg->phy_sus, false);
410*a607e103SFrank Wang 
4119c4c00b2SJoseph Chen 	debug("charger is %s\n", chg_to_string(chg_type));
412f0c40dcdSWu Liang feng 
413f0c40dcdSWu Liang feng 	return chg_type;
414f0c40dcdSWu Liang feng }
415f0c40dcdSWu Liang feng 
416f0c40dcdSWu Liang feng static int rockchip_usb2phy_init(struct phy *phy)
417f0c40dcdSWu Liang feng {
418f0c40dcdSWu Liang feng 	struct rockchip_usb2phy *rphy;
419f0c40dcdSWu Liang feng 	const struct rockchip_usb2phy_port_cfg *port_cfg;
420f0c40dcdSWu Liang feng 	void __iomem *base;
421f0c40dcdSWu Liang feng 
422f0c40dcdSWu Liang feng 	rphy = dev_get_priv(phy->dev);
423f0c40dcdSWu Liang feng 	base = get_reg_base(rphy);
424f0c40dcdSWu Liang feng 
425f0c40dcdSWu Liang feng 	if (phy->id == USB2PHY_PORT_OTG) {
426f0c40dcdSWu Liang feng 		port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
427f0c40dcdSWu Liang feng 	} else if (phy->id == USB2PHY_PORT_HOST) {
428f0c40dcdSWu Liang feng 		port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_HOST];
429f0c40dcdSWu Liang feng 	} else {
430f0c40dcdSWu Liang feng 		dev_err(phy->dev, "phy id %lu not support", phy->id);
431f0c40dcdSWu Liang feng 		return -EINVAL;
432f0c40dcdSWu Liang feng 	}
433f0c40dcdSWu Liang feng 
434f0c40dcdSWu Liang feng 	property_enable(base, &port_cfg->phy_sus, false);
435f0c40dcdSWu Liang feng 
436f0c40dcdSWu Liang feng 	/* waiting for the utmi_clk to become stable */
437f0c40dcdSWu Liang feng 	udelay(2000);
438f0c40dcdSWu Liang feng 
439f0c40dcdSWu Liang feng 	return 0;
440f0c40dcdSWu Liang feng }
441f0c40dcdSWu Liang feng 
442f0c40dcdSWu Liang feng static int rockchip_usb2phy_exit(struct phy *phy)
443f0c40dcdSWu Liang feng {
444f0c40dcdSWu Liang feng 	struct rockchip_usb2phy *rphy;
445f0c40dcdSWu Liang feng 	const struct rockchip_usb2phy_port_cfg *port_cfg;
446f0c40dcdSWu Liang feng 	void __iomem *base;
447f0c40dcdSWu Liang feng 
448f0c40dcdSWu Liang feng 	rphy = dev_get_priv(phy->dev);
449f0c40dcdSWu Liang feng 	base = get_reg_base(rphy);
450f0c40dcdSWu Liang feng 
451f0c40dcdSWu Liang feng 	if (phy->id == USB2PHY_PORT_OTG) {
452f0c40dcdSWu Liang feng 		port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
453f0c40dcdSWu Liang feng 	} else if (phy->id == USB2PHY_PORT_HOST) {
454f0c40dcdSWu Liang feng 		port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_HOST];
455f0c40dcdSWu Liang feng 	} else {
456f0c40dcdSWu Liang feng 		dev_err(phy->dev, "phy id %lu not support", phy->id);
457f0c40dcdSWu Liang feng 		return -EINVAL;
458f0c40dcdSWu Liang feng 	}
459f0c40dcdSWu Liang feng 
460f0c40dcdSWu Liang feng 	property_enable(base, &port_cfg->phy_sus, true);
461f0c40dcdSWu Liang feng 
462f0c40dcdSWu Liang feng 	return 0;
463f0c40dcdSWu Liang feng }
464f0c40dcdSWu Liang feng 
465f0c40dcdSWu Liang feng static int rockchip_usb2phy_probe(struct udevice *dev)
466f0c40dcdSWu Liang feng {
467f0c40dcdSWu Liang feng 	const struct rockchip_usb2phy_cfg *phy_cfgs;
468c86f0a42SFrank Wang 	struct rockchip_usb2phy *rphy = dev_get_priv(dev);
469c86f0a42SFrank Wang 	struct udevice *parent = dev->parent;
470f0c40dcdSWu Liang feng 	u32 reg, index;
471f0c40dcdSWu Liang feng 
472c86f0a42SFrank Wang 	if (!strncmp(parent->name, "root_driver", 11) &&
473c86f0a42SFrank Wang 	    dev_read_bool(dev, "rockchip,grf"))
474c86f0a42SFrank Wang 		rphy->grf_base = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
475c86f0a42SFrank Wang 	else
476c86f0a42SFrank Wang 		rphy->grf_base = (void __iomem *)dev_read_addr(parent);
477f0c40dcdSWu Liang feng 
478f0c40dcdSWu Liang feng 	if (rphy->grf_base <= 0) {
479f0c40dcdSWu Liang feng 		dev_err(dev, "get syscon grf failed\n");
480f0c40dcdSWu Liang feng 		return -EINVAL;
481f0c40dcdSWu Liang feng 	}
482f0c40dcdSWu Liang feng 
483c86f0a42SFrank Wang 	if (dev_read_bool(dev, "rockchip,usbgrf")) {
484f0c40dcdSWu Liang feng 		rphy->usbgrf_base =
485f0c40dcdSWu Liang feng 			syscon_get_first_range(ROCKCHIP_SYSCON_USBGRF);
486f0c40dcdSWu Liang feng 		if (rphy->usbgrf_base <= 0) {
487f0c40dcdSWu Liang feng 			dev_err(dev, "get syscon usbgrf failed\n");
488f0c40dcdSWu Liang feng 			return -EINVAL;
489f0c40dcdSWu Liang feng 		}
490f0c40dcdSWu Liang feng 	} else {
491f0c40dcdSWu Liang feng 		rphy->usbgrf_base = NULL;
492f0c40dcdSWu Liang feng 	}
493f0c40dcdSWu Liang feng 
494c86f0a42SFrank Wang 	if (ofnode_read_u32(dev_ofnode(dev), "reg", &reg)) {
495c86f0a42SFrank Wang 		dev_err(dev, "could not read reg\n");
496c86f0a42SFrank Wang 		return -EINVAL;
497c86f0a42SFrank Wang 	}
498c86f0a42SFrank Wang 
499f0c40dcdSWu Liang feng 	phy_cfgs =
500f0c40dcdSWu Liang feng 		(const struct rockchip_usb2phy_cfg *)dev_get_driver_data(dev);
501f0c40dcdSWu Liang feng 	if (!phy_cfgs) {
502f0c40dcdSWu Liang feng 		dev_err(dev, "unable to get phy_cfgs\n");
503f0c40dcdSWu Liang feng 		return -EINVAL;
504f0c40dcdSWu Liang feng 	}
505f0c40dcdSWu Liang feng 
506f0c40dcdSWu Liang feng 	/* find out a proper config which can be matched with dt. */
507f0c40dcdSWu Liang feng 	index = 0;
508f0c40dcdSWu Liang feng 	while (phy_cfgs[index].reg) {
509f0c40dcdSWu Liang feng 		if (phy_cfgs[index].reg == reg) {
510f0c40dcdSWu Liang feng 			rphy->phy_cfg = &phy_cfgs[index];
511f0c40dcdSWu Liang feng 			break;
512f0c40dcdSWu Liang feng 		}
513f0c40dcdSWu Liang feng 		++index;
514f0c40dcdSWu Liang feng 	}
515f0c40dcdSWu Liang feng 
516f0c40dcdSWu Liang feng 	if (!rphy->phy_cfg) {
517f0c40dcdSWu Liang feng 		dev_err(dev, "no phy-config can be matched\n");
518f0c40dcdSWu Liang feng 		return -EINVAL;
519f0c40dcdSWu Liang feng 	}
520f0c40dcdSWu Liang feng 
521f0c40dcdSWu Liang feng 	return 0;
522f0c40dcdSWu Liang feng }
523f0c40dcdSWu Liang feng 
524f0c40dcdSWu Liang feng static struct phy_ops rockchip_usb2phy_ops = {
525f0c40dcdSWu Liang feng 	.init = rockchip_usb2phy_init,
526f0c40dcdSWu Liang feng 	.exit = rockchip_usb2phy_exit,
527f0c40dcdSWu Liang feng };
528f0c40dcdSWu Liang feng 
529f0c40dcdSWu Liang feng static const struct rockchip_usb2phy_cfg rk312x_phy_cfgs[] = {
530f0c40dcdSWu Liang feng 	{
531f0c40dcdSWu Liang feng 		.reg = 0x17c,
532f0c40dcdSWu Liang feng 		.num_ports	= 2,
533f0c40dcdSWu Liang feng 		.clkout_ctl	= { 0x0190, 15, 15, 1, 0 },
534f0c40dcdSWu Liang feng 		.port_cfgs	= {
535f0c40dcdSWu Liang feng 			[USB2PHY_PORT_OTG] = {
536f0c40dcdSWu Liang feng 				.phy_sus	= { 0x017c, 8, 0, 0, 0x1d1 },
537f0c40dcdSWu Liang feng 				.bvalid_det_en	= { 0x017c, 14, 14, 0, 1 },
538f0c40dcdSWu Liang feng 				.bvalid_det_st	= { 0x017c, 15, 15, 0, 1 },
539f0c40dcdSWu Liang feng 				.bvalid_det_clr	= { 0x017c, 15, 15, 0, 1 },
540f0c40dcdSWu Liang feng 				.iddig_output	= { 0x017c, 10, 10, 0, 1 },
541f0c40dcdSWu Liang feng 				.iddig_en	= { 0x017c, 9, 9, 0, 1 },
542f0c40dcdSWu Liang feng 				.idfall_det_en  = { 0x01a0, 2, 2, 0, 1 },
543f0c40dcdSWu Liang feng 				.idfall_det_st  = { 0x01a0, 3, 3, 0, 1 },
544f0c40dcdSWu Liang feng 				.idfall_det_clr = { 0x01a0, 3, 3, 0, 1 },
545f0c40dcdSWu Liang feng 				.idrise_det_en  = { 0x01a0, 0, 0, 0, 1 },
546f0c40dcdSWu Liang feng 				.idrise_det_st  = { 0x01a0, 1, 1, 0, 1 },
547f0c40dcdSWu Liang feng 				.idrise_det_clr = { 0x01a0, 1, 1, 0, 1 },
548f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x017c, 12, 12, 0, 1 },
549f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x017c, 13, 13, 0, 1 },
550f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x017c, 13, 13, 0, 1 },
551f0c40dcdSWu Liang feng 				.utmi_bvalid	= { 0x014c, 5, 5, 0, 1 },
552f0c40dcdSWu Liang feng 				.utmi_iddig	= { 0x014c, 8, 8, 0, 1 },
553f0c40dcdSWu Liang feng 				.utmi_ls	= { 0x014c, 7, 6, 0, 1 },
554f0c40dcdSWu Liang feng 			},
555f0c40dcdSWu Liang feng 			[USB2PHY_PORT_HOST] = {
556f0c40dcdSWu Liang feng 				.phy_sus	= { 0x0194, 8, 0, 0, 0x1d1 },
557f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x0194, 14, 14, 0, 1 },
558f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x0194, 15, 15, 0, 1 },
559f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x0194, 15, 15, 0, 1 }
560f0c40dcdSWu Liang feng 			}
561f0c40dcdSWu Liang feng 		},
562f0c40dcdSWu Liang feng 		.chg_det = {
563f0c40dcdSWu Liang feng 			.opmode		= { 0x017c, 3, 0, 5, 1 },
564f0c40dcdSWu Liang feng 			.cp_det		= { 0x02c0, 6, 6, 0, 1 },
565f0c40dcdSWu Liang feng 			.dcp_det	= { 0x02c0, 5, 5, 0, 1 },
566f0c40dcdSWu Liang feng 			.dp_det		= { 0x02c0, 7, 7, 0, 1 },
567f0c40dcdSWu Liang feng 			.idm_sink_en	= { 0x0184, 8, 8, 0, 1 },
568f0c40dcdSWu Liang feng 			.idp_sink_en	= { 0x0184, 7, 7, 0, 1 },
569f0c40dcdSWu Liang feng 			.idp_src_en	= { 0x0184, 9, 9, 0, 1 },
570f0c40dcdSWu Liang feng 			.rdm_pdwn_en	= { 0x0184, 10, 10, 0, 1 },
571f0c40dcdSWu Liang feng 			.vdm_src_en	= { 0x0184, 12, 12, 0, 1 },
572f0c40dcdSWu Liang feng 			.vdp_src_en	= { 0x0184, 11, 11, 0, 1 },
573f0c40dcdSWu Liang feng 		},
574f0c40dcdSWu Liang feng 	},
575f0c40dcdSWu Liang feng 	{ /* sentinel */ }
576f0c40dcdSWu Liang feng };
577f0c40dcdSWu Liang feng 
578f0c40dcdSWu Liang feng static const struct rockchip_usb2phy_cfg rk3328_phy_cfgs[] = {
579f0c40dcdSWu Liang feng 	{
580f0c40dcdSWu Liang feng 		.reg = 0x100,
581f0c40dcdSWu Liang feng 		.num_ports	= 2,
582f0c40dcdSWu Liang feng 		.clkout_ctl	= { 0x108, 4, 4, 1, 0 },
583f0c40dcdSWu Liang feng 		.port_cfgs	= {
584f0c40dcdSWu Liang feng 			[USB2PHY_PORT_OTG] = {
585f0c40dcdSWu Liang feng 				.phy_sus	= { 0x0100, 8, 0, 0, 0x1d1 },
586f0c40dcdSWu Liang feng 				.bvalid_det_en	= { 0x0110, 2, 2, 0, 1 },
587f0c40dcdSWu Liang feng 				.bvalid_det_st	= { 0x0114, 2, 2, 0, 1 },
588f0c40dcdSWu Liang feng 				.bvalid_det_clr = { 0x0118, 2, 2, 0, 1 },
589f0c40dcdSWu Liang feng 				.iddig_output	= { 0x0100, 10, 10, 0, 1 },
590f0c40dcdSWu Liang feng 				.iddig_en	= { 0x0100, 9, 9, 0, 1 },
591f0c40dcdSWu Liang feng 				.idfall_det_en	= { 0x0110, 5, 5, 0, 1 },
592f0c40dcdSWu Liang feng 				.idfall_det_st	= { 0x0114, 5, 5, 0, 1 },
593f0c40dcdSWu Liang feng 				.idfall_det_clr = { 0x0118, 5, 5, 0, 1 },
594f0c40dcdSWu Liang feng 				.idrise_det_en	= { 0x0110, 4, 4, 0, 1 },
595f0c40dcdSWu Liang feng 				.idrise_det_st	= { 0x0114, 4, 4, 0, 1 },
596f0c40dcdSWu Liang feng 				.idrise_det_clr = { 0x0118, 4, 4, 0, 1 },
597f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x0110, 0, 0, 0, 1 },
598f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x0114, 0, 0, 0, 1 },
599f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x0118, 0, 0, 0, 1 },
600f0c40dcdSWu Liang feng 				.utmi_avalid	= { 0x0120, 10, 10, 0, 1 },
601f0c40dcdSWu Liang feng 				.utmi_bvalid	= { 0x0120, 9, 9, 0, 1 },
602f0c40dcdSWu Liang feng 				.utmi_iddig	= { 0x0120, 6, 6, 0, 1 },
603f0c40dcdSWu Liang feng 				.utmi_ls	= { 0x0120, 5, 4, 0, 1 },
604f0c40dcdSWu Liang feng 				.vbus_det_en	= { 0x001c, 15, 15, 1, 0 },
605f0c40dcdSWu Liang feng 			},
606f0c40dcdSWu Liang feng 			[USB2PHY_PORT_HOST] = {
607f0c40dcdSWu Liang feng 				.phy_sus	= { 0x104, 8, 0, 0, 0x1d1 },
608f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x110, 1, 1, 0, 1 },
609f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x114, 1, 1, 0, 1 },
610f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x118, 1, 1, 0, 1 },
611f0c40dcdSWu Liang feng 				.utmi_ls	= { 0x120, 17, 16, 0, 1 },
612f0c40dcdSWu Liang feng 				.utmi_hstdet	= { 0x120, 19, 19, 0, 1 }
613f0c40dcdSWu Liang feng 			}
614f0c40dcdSWu Liang feng 		},
615f0c40dcdSWu Liang feng 		.chg_det = {
616f0c40dcdSWu Liang feng 			.opmode		= { 0x0100, 3, 0, 5, 1 },
617f0c40dcdSWu Liang feng 			.cp_det		= { 0x0120, 24, 24, 0, 1 },
618f0c40dcdSWu Liang feng 			.dcp_det	= { 0x0120, 23, 23, 0, 1 },
619f0c40dcdSWu Liang feng 			.dp_det		= { 0x0120, 25, 25, 0, 1 },
620f0c40dcdSWu Liang feng 			.idm_sink_en	= { 0x0108, 8, 8, 0, 1 },
621f0c40dcdSWu Liang feng 			.idp_sink_en	= { 0x0108, 7, 7, 0, 1 },
622f0c40dcdSWu Liang feng 			.idp_src_en	= { 0x0108, 9, 9, 0, 1 },
623f0c40dcdSWu Liang feng 			.rdm_pdwn_en	= { 0x0108, 10, 10, 0, 1 },
624f0c40dcdSWu Liang feng 			.vdm_src_en	= { 0x0108, 12, 12, 0, 1 },
625f0c40dcdSWu Liang feng 			.vdp_src_en	= { 0x0108, 11, 11, 0, 1 },
626f0c40dcdSWu Liang feng 		},
627f0c40dcdSWu Liang feng 	},
628f0c40dcdSWu Liang feng 	{ /* sentinel */ }
629f0c40dcdSWu Liang feng };
630f0c40dcdSWu Liang feng 
631f0c40dcdSWu Liang feng static const struct rockchip_usb2phy_cfg rv1108_phy_cfgs[] = {
632f0c40dcdSWu Liang feng 	{
633f0c40dcdSWu Liang feng 		.reg = 0x100,
634f0c40dcdSWu Liang feng 		.num_ports	= 2,
635f0c40dcdSWu Liang feng 		.clkout_ctl	= { 0x108, 4, 4, 1, 0 },
636f0c40dcdSWu Liang feng 		.port_cfgs	= {
637f0c40dcdSWu Liang feng 			[USB2PHY_PORT_OTG] = {
638f0c40dcdSWu Liang feng 				.phy_sus	= { 0x0100, 8, 0, 0, 0x1d1 },
639f0c40dcdSWu Liang feng 				.bvalid_det_en	= { 0x0680, 3, 3, 0, 1 },
640f0c40dcdSWu Liang feng 				.bvalid_det_st	= { 0x0690, 3, 3, 0, 1 },
641f0c40dcdSWu Liang feng 				.bvalid_det_clr = { 0x06a0, 3, 3, 0, 1 },
642f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x0680, 2, 2, 0, 1 },
643f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x0690, 2, 2, 0, 1 },
644f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x06a0, 2, 2, 0, 1 },
645f0c40dcdSWu Liang feng 				.utmi_bvalid	= { 0x0804, 10, 10, 0, 1 },
646f0c40dcdSWu Liang feng 				.utmi_ls	= { 0x0804, 13, 12, 0, 1 },
647f0c40dcdSWu Liang feng 			},
648f0c40dcdSWu Liang feng 			[USB2PHY_PORT_HOST] = {
649f0c40dcdSWu Liang feng 				.phy_sus	= { 0x0104, 8, 0, 0, 0x1d1 },
650f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x0680, 4, 4, 0, 1 },
651f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x0690, 4, 4, 0, 1 },
652f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x06a0, 4, 4, 0, 1 },
653f0c40dcdSWu Liang feng 				.utmi_ls	= { 0x0804, 9, 8, 0, 1 },
654f0c40dcdSWu Liang feng 				.utmi_hstdet	= { 0x0804, 7, 7, 0, 1 }
655f0c40dcdSWu Liang feng 			}
656f0c40dcdSWu Liang feng 		},
657f0c40dcdSWu Liang feng 		.chg_det = {
658f0c40dcdSWu Liang feng 			.opmode		= { 0x0100, 3, 0, 5, 1 },
659f0c40dcdSWu Liang feng 			.cp_det		= { 0x0804, 1, 1, 0, 1 },
660f0c40dcdSWu Liang feng 			.dcp_det	= { 0x0804, 0, 0, 0, 1 },
661f0c40dcdSWu Liang feng 			.dp_det		= { 0x0804, 2, 2, 0, 1 },
662f0c40dcdSWu Liang feng 			.idm_sink_en	= { 0x0108, 8, 8, 0, 1 },
663f0c40dcdSWu Liang feng 			.idp_sink_en	= { 0x0108, 7, 7, 0, 1 },
664f0c40dcdSWu Liang feng 			.idp_src_en	= { 0x0108, 9, 9, 0, 1 },
665f0c40dcdSWu Liang feng 			.rdm_pdwn_en	= { 0x0108, 10, 10, 0, 1 },
666f0c40dcdSWu Liang feng 			.vdm_src_en	= { 0x0108, 12, 12, 0, 1 },
667f0c40dcdSWu Liang feng 			.vdp_src_en	= { 0x0108, 11, 11, 0, 1 },
668f0c40dcdSWu Liang feng 		},
669f0c40dcdSWu Liang feng 	},
670f0c40dcdSWu Liang feng 	{ /* sentinel */ }
671f0c40dcdSWu Liang feng };
672f0c40dcdSWu Liang feng 
673f0c40dcdSWu Liang feng static const struct udevice_id rockchip_usb2phy_ids[] = {
674f0c40dcdSWu Liang feng 	{ .compatible = "rockchip,rk3128-usb2phy", .data = (ulong)&rk312x_phy_cfgs },
675f0c40dcdSWu Liang feng 	{ .compatible = "rockchip,rk3328-usb2phy", .data = (ulong)&rk3328_phy_cfgs },
676f0c40dcdSWu Liang feng 	{ .compatible = "rockchip,rv1108-usb2phy", .data = (ulong)&rv1108_phy_cfgs },
677f0c40dcdSWu Liang feng 	{ }
678f0c40dcdSWu Liang feng };
679f0c40dcdSWu Liang feng 
680f0c40dcdSWu Liang feng U_BOOT_DRIVER(rockchip_usb2phy) = {
681f0c40dcdSWu Liang feng 	.name		= "rockchip_usb2phy",
682f0c40dcdSWu Liang feng 	.id		= UCLASS_PHY,
683f0c40dcdSWu Liang feng 	.of_match	= rockchip_usb2phy_ids,
684f0c40dcdSWu Liang feng 	.ops		= &rockchip_usb2phy_ops,
685f0c40dcdSWu Liang feng 	.probe		= rockchip_usb2phy_probe,
686f0c40dcdSWu Liang feng 	.priv_auto_alloc_size = sizeof(struct rockchip_usb2phy),
687f0c40dcdSWu Liang feng };
688