xref: /rk3399_rockchip-uboot/drivers/phy/phy-rockchip-inno-usb2.c (revision 9b3cc842e76075e9b173aecc58633bca9b594b2c)
1f0c40dcdSWu Liang feng /*
2f0c40dcdSWu Liang feng  * Copyright 2017 Rockchip Electronics Co., Ltd
3f0c40dcdSWu Liang feng  *
4f0c40dcdSWu Liang feng  * SPDX-License-Identifier:    GPL-2.0+
5f0c40dcdSWu Liang feng  */
6f0c40dcdSWu Liang feng 
7f0c40dcdSWu Liang feng #include <common.h>
8f0c40dcdSWu Liang feng #include <dm.h>
9*9b3cc842SFrank Wang #include <dm/lists.h>
10f0c40dcdSWu Liang feng #include <generic-phy.h>
11f0c40dcdSWu Liang feng #include <syscon.h>
12f90455d7SKever Yang #include <asm/io.h>
13f90455d7SKever Yang #include <asm/arch/clock.h>
14f0c40dcdSWu Liang feng 
15eb7c7240SFrank Wang #include "../usb/gadget/dwc2_udc_otg_priv.h"
16eb7c7240SFrank Wang 
17f0c40dcdSWu Liang feng #define U2PHY_BIT_WRITEABLE_SHIFT	16
18f0c40dcdSWu Liang feng #define CHG_DCD_MAX_RETRIES		6
19f0c40dcdSWu Liang feng #define CHG_PRI_MAX_RETRIES		2
20f0c40dcdSWu Liang feng #define CHG_DCD_POLL_TIME		100	/* millisecond */
21f0c40dcdSWu Liang feng #define CHG_PRIMARY_DET_TIME		40	/* millisecond */
22f0c40dcdSWu Liang feng #define CHG_SECONDARY_DET_TIME		40	/* millisecond */
23f0c40dcdSWu Liang feng 
24f0c40dcdSWu Liang feng struct rockchip_usb2phy;
25f0c40dcdSWu Liang feng 
26f0c40dcdSWu Liang feng enum power_supply_type {
27f0c40dcdSWu Liang feng 	POWER_SUPPLY_TYPE_UNKNOWN = 0,
28f0c40dcdSWu Liang feng 	POWER_SUPPLY_TYPE_USB,		/* Standard Downstream Port */
29f0c40dcdSWu Liang feng 	POWER_SUPPLY_TYPE_USB_DCP,	/* Dedicated Charging Port */
30f0c40dcdSWu Liang feng 	POWER_SUPPLY_TYPE_USB_CDP,	/* Charging Downstream Port */
31f0c40dcdSWu Liang feng 	POWER_SUPPLY_TYPE_USB_FLOATING,	/* DCP without shorting D+/D- */
32f0c40dcdSWu Liang feng };
33f0c40dcdSWu Liang feng 
34f0c40dcdSWu Liang feng enum rockchip_usb2phy_port_id {
35f0c40dcdSWu Liang feng 	USB2PHY_PORT_OTG,
36f0c40dcdSWu Liang feng 	USB2PHY_PORT_HOST,
37f0c40dcdSWu Liang feng 	USB2PHY_NUM_PORTS,
38f0c40dcdSWu Liang feng };
39f0c40dcdSWu Liang feng 
40f0c40dcdSWu Liang feng struct usb2phy_reg {
41f0c40dcdSWu Liang feng 	u32	offset;
42f0c40dcdSWu Liang feng 	u32	bitend;
43f0c40dcdSWu Liang feng 	u32	bitstart;
44f0c40dcdSWu Liang feng 	u32	disable;
45f0c40dcdSWu Liang feng 	u32	enable;
46f0c40dcdSWu Liang feng };
47f0c40dcdSWu Liang feng 
48f0c40dcdSWu Liang feng /**
49f0c40dcdSWu Liang feng  * struct rockchip_chg_det_reg: usb charger detect registers
50f0c40dcdSWu Liang feng  * @cp_det: charging port detected successfully.
51f0c40dcdSWu Liang feng  * @dcp_det: dedicated charging port detected successfully.
52f0c40dcdSWu Liang feng  * @dp_det: assert data pin connect successfully.
53f0c40dcdSWu Liang feng  * @idm_sink_en: open dm sink curren.
54f0c40dcdSWu Liang feng  * @idp_sink_en: open dp sink current.
55f0c40dcdSWu Liang feng  * @idp_src_en: open dm source current.
56f0c40dcdSWu Liang feng  * @rdm_pdwn_en: open dm pull down resistor.
57f0c40dcdSWu Liang feng  * @vdm_src_en: open dm voltage source.
58f0c40dcdSWu Liang feng  * @vdp_src_en: open dp voltage source.
59f0c40dcdSWu Liang feng  * @opmode: utmi operational mode.
60f0c40dcdSWu Liang feng  */
61f0c40dcdSWu Liang feng struct rockchip_chg_det_reg {
62f0c40dcdSWu Liang feng 	struct usb2phy_reg	cp_det;
63f0c40dcdSWu Liang feng 	struct usb2phy_reg	dcp_det;
64f0c40dcdSWu Liang feng 	struct usb2phy_reg	dp_det;
65f0c40dcdSWu Liang feng 	struct usb2phy_reg	idm_sink_en;
66f0c40dcdSWu Liang feng 	struct usb2phy_reg	idp_sink_en;
67f0c40dcdSWu Liang feng 	struct usb2phy_reg	idp_src_en;
68f0c40dcdSWu Liang feng 	struct usb2phy_reg	rdm_pdwn_en;
69f0c40dcdSWu Liang feng 	struct usb2phy_reg	vdm_src_en;
70f0c40dcdSWu Liang feng 	struct usb2phy_reg	vdp_src_en;
71f0c40dcdSWu Liang feng 	struct usb2phy_reg	opmode;
72f0c40dcdSWu Liang feng };
73f0c40dcdSWu Liang feng 
74f0c40dcdSWu Liang feng /**
75f0c40dcdSWu Liang feng  * struct rockchip_usb2phy_port_cfg: usb-phy port configuration.
76f0c40dcdSWu Liang feng  * @phy_sus: phy suspend register.
77f0c40dcdSWu Liang feng  * @bvalid_det_en: vbus valid rise detection enable register.
78f0c40dcdSWu Liang feng  * @bvalid_det_st: vbus valid rise detection status register.
79f0c40dcdSWu Liang feng  * @bvalid_det_clr: vbus valid rise detection clear register.
80f0c40dcdSWu Liang feng  * @ls_det_en: linestate detection enable register.
81f0c40dcdSWu Liang feng  * @ls_det_st: linestate detection state register.
82f0c40dcdSWu Liang feng  * @ls_det_clr: linestate detection clear register.
83f0c40dcdSWu Liang feng  * @iddig_output: iddig output from grf.
84f0c40dcdSWu Liang feng  * @iddig_en: utmi iddig select between grf and phy,
85f0c40dcdSWu Liang feng  *	      0: from phy; 1: from grf
86f0c40dcdSWu Liang feng  * @idfall_det_en: id fall detection enable register.
87f0c40dcdSWu Liang feng  * @idfall_det_st: id fall detection state register.
88f0c40dcdSWu Liang feng  * @idfall_det_clr: id fall detection clear register.
89f0c40dcdSWu Liang feng  * @idrise_det_en: id rise detection enable register.
90f0c40dcdSWu Liang feng  * @idrise_det_st: id rise detection state register.
91f0c40dcdSWu Liang feng  * @idrise_det_clr: id rise detection clear register.
92f0c40dcdSWu Liang feng  * @utmi_avalid: utmi vbus avalid status register.
93f0c40dcdSWu Liang feng  * @utmi_bvalid: utmi vbus bvalid status register.
94f0c40dcdSWu Liang feng  * @utmi_iddig: otg port id pin status register.
95f0c40dcdSWu Liang feng  * @utmi_ls: utmi linestate state register.
96f0c40dcdSWu Liang feng  * @utmi_hstdet: utmi host disconnect register.
97f0c40dcdSWu Liang feng  * @vbus_det_en: vbus detect function power down register.
98f0c40dcdSWu Liang feng  */
99f0c40dcdSWu Liang feng struct rockchip_usb2phy_port_cfg {
100f0c40dcdSWu Liang feng 	struct usb2phy_reg	phy_sus;
101f0c40dcdSWu Liang feng 	struct usb2phy_reg	bvalid_det_en;
102f0c40dcdSWu Liang feng 	struct usb2phy_reg	bvalid_det_st;
103f0c40dcdSWu Liang feng 	struct usb2phy_reg	bvalid_det_clr;
104f0c40dcdSWu Liang feng 	struct usb2phy_reg	ls_det_en;
105f0c40dcdSWu Liang feng 	struct usb2phy_reg	ls_det_st;
106f0c40dcdSWu Liang feng 	struct usb2phy_reg	ls_det_clr;
107f0c40dcdSWu Liang feng 	struct usb2phy_reg	iddig_output;
108f0c40dcdSWu Liang feng 	struct usb2phy_reg	iddig_en;
109f0c40dcdSWu Liang feng 	struct usb2phy_reg	idfall_det_en;
110f0c40dcdSWu Liang feng 	struct usb2phy_reg	idfall_det_st;
111f0c40dcdSWu Liang feng 	struct usb2phy_reg	idfall_det_clr;
112f0c40dcdSWu Liang feng 	struct usb2phy_reg	idrise_det_en;
113f0c40dcdSWu Liang feng 	struct usb2phy_reg	idrise_det_st;
114f0c40dcdSWu Liang feng 	struct usb2phy_reg	idrise_det_clr;
115f0c40dcdSWu Liang feng 	struct usb2phy_reg	utmi_avalid;
116f0c40dcdSWu Liang feng 	struct usb2phy_reg	utmi_bvalid;
117f0c40dcdSWu Liang feng 	struct usb2phy_reg	utmi_iddig;
118f0c40dcdSWu Liang feng 	struct usb2phy_reg	utmi_ls;
119f0c40dcdSWu Liang feng 	struct usb2phy_reg	utmi_hstdet;
120f0c40dcdSWu Liang feng 	struct usb2phy_reg	vbus_det_en;
121f0c40dcdSWu Liang feng };
122f0c40dcdSWu Liang feng 
123f0c40dcdSWu Liang feng /**
124f0c40dcdSWu Liang feng  * struct rockchip_usb2phy_cfg: usb-phy configuration.
125f0c40dcdSWu Liang feng  * @reg: the address offset of grf for usb-phy config.
126f0c40dcdSWu Liang feng  * @num_ports: specify how many ports that the phy has.
127f0c40dcdSWu Liang feng  * @phy_tuning: phy default parameters tunning.
128f0c40dcdSWu Liang feng  * @clkout_ctl: keep on/turn off output clk of phy.
129f0c40dcdSWu Liang feng  * @chg_det: charger detection registers.
130f0c40dcdSWu Liang feng  */
131f0c40dcdSWu Liang feng struct rockchip_usb2phy_cfg {
132f0c40dcdSWu Liang feng 	u32	reg;
133f0c40dcdSWu Liang feng 	u32	num_ports;
134f0c40dcdSWu Liang feng 	int (*phy_tuning)(struct rockchip_usb2phy *);
135f0c40dcdSWu Liang feng 	struct usb2phy_reg	clkout_ctl;
136f0c40dcdSWu Liang feng 	const struct rockchip_usb2phy_port_cfg	port_cfgs[USB2PHY_NUM_PORTS];
137f0c40dcdSWu Liang feng 	const struct rockchip_chg_det_reg	chg_det;
138f0c40dcdSWu Liang feng };
139f0c40dcdSWu Liang feng 
140f0c40dcdSWu Liang feng /**
141f0c40dcdSWu Liang feng  * @dcd_retries: The retry count used to track Data contact
142f0c40dcdSWu Liang feng  *		 detection process.
143f0c40dcdSWu Liang feng  * @primary_retries: The retry count used to do usb bc detection
144f0c40dcdSWu Liang feng  *		     primary stage.
145f0c40dcdSWu Liang feng  * @grf: General Register Files register base.
146f0c40dcdSWu Liang feng  * @usbgrf_base : USB General Register Files register base.
147f0c40dcdSWu Liang feng  * @phy_cfg: phy register configuration, assigned by driver data.
148f0c40dcdSWu Liang feng  */
149f0c40dcdSWu Liang feng struct rockchip_usb2phy {
150f0c40dcdSWu Liang feng 	u8		dcd_retries;
151f0c40dcdSWu Liang feng 	u8		primary_retries;
152f0c40dcdSWu Liang feng 	void __iomem	*grf_base;
153f0c40dcdSWu Liang feng 	void __iomem	*usbgrf_base;
154f0c40dcdSWu Liang feng 	const struct rockchip_usb2phy_cfg	*phy_cfg;
155f0c40dcdSWu Liang feng };
156f0c40dcdSWu Liang feng 
157f0c40dcdSWu Liang feng static inline void __iomem *get_reg_base(struct rockchip_usb2phy *rphy)
158f0c40dcdSWu Liang feng {
159f0c40dcdSWu Liang feng 	return !rphy->usbgrf_base ? rphy->grf_base : rphy->usbgrf_base;
160f0c40dcdSWu Liang feng }
161f0c40dcdSWu Liang feng 
162f0c40dcdSWu Liang feng static inline int property_enable(void __iomem *base,
163f0c40dcdSWu Liang feng 				  const struct usb2phy_reg *reg, bool en)
164f0c40dcdSWu Liang feng {
165f0c40dcdSWu Liang feng 	u32 val, mask, tmp;
166f0c40dcdSWu Liang feng 
167f0c40dcdSWu Liang feng 	tmp = en ? reg->enable : reg->disable;
168f0c40dcdSWu Liang feng 	mask = GENMASK(reg->bitend, reg->bitstart);
169f0c40dcdSWu Liang feng 	val = (tmp << reg->bitstart) | (mask << U2PHY_BIT_WRITEABLE_SHIFT);
170f0c40dcdSWu Liang feng 
171f0c40dcdSWu Liang feng 	return writel(val, base + reg->offset);
172f0c40dcdSWu Liang feng }
173f0c40dcdSWu Liang feng 
174f0c40dcdSWu Liang feng static inline bool property_enabled(void __iomem *base,
175f0c40dcdSWu Liang feng 				    const struct usb2phy_reg *reg)
176f0c40dcdSWu Liang feng {
177f0c40dcdSWu Liang feng 	u32 tmp, orig;
178f0c40dcdSWu Liang feng 	u32 mask = GENMASK(reg->bitend, reg->bitstart);
179f0c40dcdSWu Liang feng 
180f0c40dcdSWu Liang feng 	orig = readl(base + reg->offset);
181f0c40dcdSWu Liang feng 
182f0c40dcdSWu Liang feng 	tmp = (orig & mask) >> reg->bitstart;
183f0c40dcdSWu Liang feng 
184f0c40dcdSWu Liang feng 	return tmp == reg->enable;
185f0c40dcdSWu Liang feng }
186f0c40dcdSWu Liang feng 
187f0c40dcdSWu Liang feng static const char *chg_to_string(enum power_supply_type chg_type)
188f0c40dcdSWu Liang feng {
189f0c40dcdSWu Liang feng 	switch (chg_type) {
190f0c40dcdSWu Liang feng 	case POWER_SUPPLY_TYPE_USB:
191f0c40dcdSWu Liang feng 		return "USB_SDP_CHARGER";
192f0c40dcdSWu Liang feng 	case POWER_SUPPLY_TYPE_USB_DCP:
193f0c40dcdSWu Liang feng 		return "USB_DCP_CHARGER";
194f0c40dcdSWu Liang feng 	case POWER_SUPPLY_TYPE_USB_CDP:
195f0c40dcdSWu Liang feng 		return "USB_CDP_CHARGER";
196f0c40dcdSWu Liang feng 	case POWER_SUPPLY_TYPE_USB_FLOATING:
197f0c40dcdSWu Liang feng 		return "USB_FLOATING_CHARGER";
198f0c40dcdSWu Liang feng 	default:
199f0c40dcdSWu Liang feng 		return "INVALID_CHARGER";
200f0c40dcdSWu Liang feng 	}
201f0c40dcdSWu Liang feng }
202f0c40dcdSWu Liang feng 
203f0c40dcdSWu Liang feng static void rockchip_chg_enable_dcd(struct rockchip_usb2phy *rphy,
204f0c40dcdSWu Liang feng 				    bool en)
205f0c40dcdSWu Liang feng {
206f0c40dcdSWu Liang feng 	void __iomem *base = get_reg_base(rphy);
207f0c40dcdSWu Liang feng 
208f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.rdm_pdwn_en, en);
209f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.idp_src_en, en);
210f0c40dcdSWu Liang feng }
211f0c40dcdSWu Liang feng 
212f0c40dcdSWu Liang feng static void rockchip_chg_enable_primary_det(struct rockchip_usb2phy *rphy,
213f0c40dcdSWu Liang feng 					    bool en)
214f0c40dcdSWu Liang feng {
215f0c40dcdSWu Liang feng 	void __iomem *base = get_reg_base(rphy);
216f0c40dcdSWu Liang feng 
217f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.vdp_src_en, en);
218f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.idm_sink_en, en);
219f0c40dcdSWu Liang feng }
220f0c40dcdSWu Liang feng 
221f0c40dcdSWu Liang feng static void rockchip_chg_enable_secondary_det(struct rockchip_usb2phy *rphy,
222f0c40dcdSWu Liang feng 					      bool en)
223f0c40dcdSWu Liang feng {
224f0c40dcdSWu Liang feng 	void __iomem *base = get_reg_base(rphy);
225f0c40dcdSWu Liang feng 
226f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.vdm_src_en, en);
227f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.idp_sink_en, en);
228f0c40dcdSWu Liang feng }
229f0c40dcdSWu Liang feng 
230f0c40dcdSWu Liang feng static bool rockchip_chg_primary_det_retry(struct rockchip_usb2phy *rphy)
231f0c40dcdSWu Liang feng {
232f0c40dcdSWu Liang feng 	bool vout = false;
233f0c40dcdSWu Liang feng 
234f0c40dcdSWu Liang feng 	while (rphy->primary_retries--) {
235f0c40dcdSWu Liang feng 		/* voltage source on DP, probe on DM */
236f0c40dcdSWu Liang feng 		rockchip_chg_enable_primary_det(rphy, true);
237f0c40dcdSWu Liang feng 		mdelay(CHG_PRIMARY_DET_TIME);
238f0c40dcdSWu Liang feng 		vout = property_enabled(rphy->grf_base,
239f0c40dcdSWu Liang feng 					&rphy->phy_cfg->chg_det.cp_det);
240f0c40dcdSWu Liang feng 		if (vout)
241f0c40dcdSWu Liang feng 			break;
242f0c40dcdSWu Liang feng 	}
243f0c40dcdSWu Liang feng 
244a607e103SFrank Wang 	rockchip_chg_enable_primary_det(rphy, false);
245f0c40dcdSWu Liang feng 	return vout;
246f0c40dcdSWu Liang feng }
247f0c40dcdSWu Liang feng 
248f0c40dcdSWu Liang feng int rockchip_chg_get_type(void)
249f0c40dcdSWu Liang feng {
250a607e103SFrank Wang 	const struct rockchip_usb2phy_port_cfg *port_cfg;
251f0c40dcdSWu Liang feng 	enum power_supply_type chg_type;
25206565514SFrank Wang 	struct rockchip_usb2phy *rphy;
25306565514SFrank Wang 	struct udevice *udev;
254a607e103SFrank Wang 	void __iomem *base;
255f0c40dcdSWu Liang feng 	bool is_dcd, vout;
256f0c40dcdSWu Liang feng 	int ret;
257f0c40dcdSWu Liang feng 
25806565514SFrank Wang 	ret = uclass_get_device(UCLASS_PHY, 0, &udev);
25906565514SFrank Wang 	if (ret == -ENODEV) {
26006565514SFrank Wang 		pr_err("%s: get u2phy node failed: %d\n", __func__, ret);
261f0c40dcdSWu Liang feng 		return ret;
262f0c40dcdSWu Liang feng 	}
263f0c40dcdSWu Liang feng 
26406565514SFrank Wang 	rphy = dev_get_priv(udev);
26506565514SFrank Wang 	base = get_reg_base(rphy);
26606565514SFrank Wang 	port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
267a607e103SFrank Wang 
268a607e103SFrank Wang 	/* Suspend USB-PHY and put the controller in non-driving mode */
269a607e103SFrank Wang 	property_enable(base, &port_cfg->phy_sus, true);
27006565514SFrank Wang 	property_enable(base, &rphy->phy_cfg->chg_det.opmode, false);
271a607e103SFrank Wang 
27206565514SFrank Wang 	rphy->dcd_retries = CHG_DCD_MAX_RETRIES;
27306565514SFrank Wang 	rphy->primary_retries = CHG_PRI_MAX_RETRIES;
274f0c40dcdSWu Liang feng 
275f0c40dcdSWu Liang feng 	/* stage 1, start DCD processing stage */
27606565514SFrank Wang 	rockchip_chg_enable_dcd(rphy, true);
277f0c40dcdSWu Liang feng 
27806565514SFrank Wang 	while (rphy->dcd_retries--) {
279f0c40dcdSWu Liang feng 		mdelay(CHG_DCD_POLL_TIME);
280f0c40dcdSWu Liang feng 
281f0c40dcdSWu Liang feng 		/* get data contact detection status */
28206565514SFrank Wang 		is_dcd = property_enabled(rphy->grf_base,
28306565514SFrank Wang 					  &rphy->phy_cfg->chg_det.dp_det);
284f0c40dcdSWu Liang feng 
28506565514SFrank Wang 		if (is_dcd || !rphy->dcd_retries) {
286f0c40dcdSWu Liang feng 			/*
287f0c40dcdSWu Liang feng 			 * stage 2, turn off DCD circuitry, then
288f0c40dcdSWu Liang feng 			 * voltage source on DP, probe on DM.
289f0c40dcdSWu Liang feng 			 */
29006565514SFrank Wang 			rockchip_chg_enable_dcd(rphy, false);
29106565514SFrank Wang 			rockchip_chg_enable_primary_det(rphy, true);
292f0c40dcdSWu Liang feng 			break;
293f0c40dcdSWu Liang feng 		}
294f0c40dcdSWu Liang feng 	}
295f0c40dcdSWu Liang feng 
296f0c40dcdSWu Liang feng 	mdelay(CHG_PRIMARY_DET_TIME);
29706565514SFrank Wang 	vout = property_enabled(rphy->grf_base,
29806565514SFrank Wang 				&rphy->phy_cfg->chg_det.cp_det);
29906565514SFrank Wang 	rockchip_chg_enable_primary_det(rphy, false);
300f0c40dcdSWu Liang feng 	if (vout) {
301f0c40dcdSWu Liang feng 		/* stage 3, voltage source on DM, probe on DP */
30206565514SFrank Wang 		rockchip_chg_enable_secondary_det(rphy, true);
303f0c40dcdSWu Liang feng 	} else {
30406565514SFrank Wang 		if (!rphy->dcd_retries) {
305f0c40dcdSWu Liang feng 			/* floating charger found */
306f0c40dcdSWu Liang feng 			chg_type = POWER_SUPPLY_TYPE_USB_FLOATING;
307f0c40dcdSWu Liang feng 			goto out;
308f0c40dcdSWu Liang feng 		} else {
309f0c40dcdSWu Liang feng 			/*
310f0c40dcdSWu Liang feng 			 * Retry some times to make sure that it's
311f0c40dcdSWu Liang feng 			 * really a USB SDP charger.
312f0c40dcdSWu Liang feng 			 */
31306565514SFrank Wang 			vout = rockchip_chg_primary_det_retry(rphy);
314f0c40dcdSWu Liang feng 			if (vout) {
315f0c40dcdSWu Liang feng 				/* stage 3, voltage source on DM, probe on DP */
31606565514SFrank Wang 				rockchip_chg_enable_secondary_det(rphy, true);
317f0c40dcdSWu Liang feng 			} else {
318f0c40dcdSWu Liang feng 				/* USB SDP charger found */
319f0c40dcdSWu Liang feng 				chg_type = POWER_SUPPLY_TYPE_USB;
320f0c40dcdSWu Liang feng 				goto out;
321f0c40dcdSWu Liang feng 			}
322f0c40dcdSWu Liang feng 		}
323f0c40dcdSWu Liang feng 	}
324f0c40dcdSWu Liang feng 
325f0c40dcdSWu Liang feng 	mdelay(CHG_SECONDARY_DET_TIME);
32606565514SFrank Wang 	vout = property_enabled(rphy->grf_base,
32706565514SFrank Wang 				&rphy->phy_cfg->chg_det.dcp_det);
328f0c40dcdSWu Liang feng 	/* stage 4, turn off voltage source */
32906565514SFrank Wang 	rockchip_chg_enable_secondary_det(rphy, false);
330f0c40dcdSWu Liang feng 	if (vout)
331f0c40dcdSWu Liang feng 		chg_type = POWER_SUPPLY_TYPE_USB_DCP;
332f0c40dcdSWu Liang feng 	else
333f0c40dcdSWu Liang feng 		chg_type = POWER_SUPPLY_TYPE_USB_CDP;
334f0c40dcdSWu Liang feng 
335f0c40dcdSWu Liang feng out:
336a607e103SFrank Wang 	/* Resume USB-PHY and put the controller in normal mode */
33706565514SFrank Wang 	property_enable(base, &rphy->phy_cfg->chg_det.opmode, true);
338a607e103SFrank Wang 	property_enable(base, &port_cfg->phy_sus, false);
339a607e103SFrank Wang 
3409c4c00b2SJoseph Chen 	debug("charger is %s\n", chg_to_string(chg_type));
341f0c40dcdSWu Liang feng 
342f0c40dcdSWu Liang feng 	return chg_type;
343f0c40dcdSWu Liang feng }
344f0c40dcdSWu Liang feng 
345eb7c7240SFrank Wang void otg_phy_init(struct dwc2_udc *dev)
346eb7c7240SFrank Wang {
347eb7c7240SFrank Wang 	const struct rockchip_usb2phy_port_cfg *port_cfg;
34806565514SFrank Wang 	struct rockchip_usb2phy *rphy;
34906565514SFrank Wang 	struct udevice *udev;
350eb7c7240SFrank Wang 	void __iomem *base;
351eb7c7240SFrank Wang 	int ret;
352eb7c7240SFrank Wang 
35306565514SFrank Wang 	ret = uclass_get_device(UCLASS_PHY, 0, &udev);
35406565514SFrank Wang 	if (ret == -ENODEV) {
35506565514SFrank Wang 		pr_err("%s: get u2phy node failed: %d\n", __func__, ret);
356eb7c7240SFrank Wang 		return;
357eb7c7240SFrank Wang 	}
358eb7c7240SFrank Wang 
35906565514SFrank Wang 	rphy = dev_get_priv(udev);
36006565514SFrank Wang 	base = get_reg_base(rphy);
36106565514SFrank Wang 	port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
362eb7c7240SFrank Wang 
363eb7c7240SFrank Wang 	/* Set the USB-PHY COMMONONN to 1'b0 to ensure USB's clocks */
36406565514SFrank Wang 	property_enable(base, &rphy->phy_cfg->clkout_ctl, false);
365eb7c7240SFrank Wang 
366eb7c7240SFrank Wang 	/* Reset USB-PHY */
367eb7c7240SFrank Wang 	property_enable(base, &port_cfg->phy_sus, true);
368eb7c7240SFrank Wang 	udelay(20);
369eb7c7240SFrank Wang 	property_enable(base, &port_cfg->phy_sus, false);
370eb7c7240SFrank Wang 	mdelay(2);
371eb7c7240SFrank Wang }
372eb7c7240SFrank Wang 
373f0c40dcdSWu Liang feng static int rockchip_usb2phy_init(struct phy *phy)
374f0c40dcdSWu Liang feng {
375*9b3cc842SFrank Wang 	struct udevice *parent = phy->dev->parent;
376*9b3cc842SFrank Wang 	struct rockchip_usb2phy *rphy = dev_get_priv(parent);
377f0c40dcdSWu Liang feng 	const struct rockchip_usb2phy_port_cfg *port_cfg;
378*9b3cc842SFrank Wang 	void __iomem *base = get_reg_base(rphy);
379f0c40dcdSWu Liang feng 
380f0c40dcdSWu Liang feng 	if (phy->id == USB2PHY_PORT_OTG) {
381f0c40dcdSWu Liang feng 		port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
382f0c40dcdSWu Liang feng 	} else if (phy->id == USB2PHY_PORT_HOST) {
383f0c40dcdSWu Liang feng 		port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_HOST];
384f0c40dcdSWu Liang feng 	} else {
385f0c40dcdSWu Liang feng 		dev_err(phy->dev, "phy id %lu not support", phy->id);
386f0c40dcdSWu Liang feng 		return -EINVAL;
387f0c40dcdSWu Liang feng 	}
388f0c40dcdSWu Liang feng 
389f0c40dcdSWu Liang feng 	property_enable(base, &port_cfg->phy_sus, false);
390f0c40dcdSWu Liang feng 
391f0c40dcdSWu Liang feng 	/* waiting for the utmi_clk to become stable */
392f0c40dcdSWu Liang feng 	udelay(2000);
393f0c40dcdSWu Liang feng 
394f0c40dcdSWu Liang feng 	return 0;
395f0c40dcdSWu Liang feng }
396f0c40dcdSWu Liang feng 
397f0c40dcdSWu Liang feng static int rockchip_usb2phy_exit(struct phy *phy)
398f0c40dcdSWu Liang feng {
399*9b3cc842SFrank Wang 	struct udevice *parent = phy->dev->parent;
400*9b3cc842SFrank Wang 	struct rockchip_usb2phy *rphy = dev_get_priv(parent);
401f0c40dcdSWu Liang feng 	const struct rockchip_usb2phy_port_cfg *port_cfg;
402*9b3cc842SFrank Wang 	void __iomem *base = get_reg_base(rphy);
403f0c40dcdSWu Liang feng 
404f0c40dcdSWu Liang feng 	if (phy->id == USB2PHY_PORT_OTG) {
405f0c40dcdSWu Liang feng 		port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
406f0c40dcdSWu Liang feng 	} else if (phy->id == USB2PHY_PORT_HOST) {
407f0c40dcdSWu Liang feng 		port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_HOST];
408f0c40dcdSWu Liang feng 	} else {
409f0c40dcdSWu Liang feng 		dev_err(phy->dev, "phy id %lu not support", phy->id);
410f0c40dcdSWu Liang feng 		return -EINVAL;
411f0c40dcdSWu Liang feng 	}
412f0c40dcdSWu Liang feng 
413f0c40dcdSWu Liang feng 	property_enable(base, &port_cfg->phy_sus, true);
414f0c40dcdSWu Liang feng 
415f0c40dcdSWu Liang feng 	return 0;
416f0c40dcdSWu Liang feng }
417f0c40dcdSWu Liang feng 
418*9b3cc842SFrank Wang static int rockchip_usb2phy_of_xlate(struct phy *phy,
419*9b3cc842SFrank Wang 				     struct ofnode_phandle_args *args)
420*9b3cc842SFrank Wang {
421*9b3cc842SFrank Wang 	const char *dev_name = phy->dev->name;
422*9b3cc842SFrank Wang 
423*9b3cc842SFrank Wang 	if (!strcasecmp(dev_name, "host-port")) {
424*9b3cc842SFrank Wang 		phy->id = USB2PHY_PORT_HOST;
425*9b3cc842SFrank Wang 	} else if (!strcasecmp(dev_name, "otg-port")) {
426*9b3cc842SFrank Wang 		phy->id = USB2PHY_PORT_OTG;
427*9b3cc842SFrank Wang 	} else {
428*9b3cc842SFrank Wang 		pr_err("%s: invalid dev name\n", __func__);
429*9b3cc842SFrank Wang 		return -EINVAL;
430*9b3cc842SFrank Wang 	}
431*9b3cc842SFrank Wang 
432*9b3cc842SFrank Wang 	return 0;
433*9b3cc842SFrank Wang }
434*9b3cc842SFrank Wang 
435*9b3cc842SFrank Wang static int rockchip_usb2phy_bind(struct udevice *dev)
436*9b3cc842SFrank Wang {
437*9b3cc842SFrank Wang 	struct udevice *child;
438*9b3cc842SFrank Wang 	ofnode subnode;
439*9b3cc842SFrank Wang 	const char *node_name;
440*9b3cc842SFrank Wang 	int ret;
441*9b3cc842SFrank Wang 
442*9b3cc842SFrank Wang 	dev_for_each_subnode(subnode, dev) {
443*9b3cc842SFrank Wang 		if (!ofnode_valid(subnode)) {
444*9b3cc842SFrank Wang 			debug("%s: %s subnode not found", __func__, dev->name);
445*9b3cc842SFrank Wang 			return -ENXIO;
446*9b3cc842SFrank Wang 		}
447*9b3cc842SFrank Wang 
448*9b3cc842SFrank Wang 		node_name = ofnode_get_name(subnode);
449*9b3cc842SFrank Wang 		debug("%s: subnode %s\n", __func__, node_name);
450*9b3cc842SFrank Wang 
451*9b3cc842SFrank Wang 		ret = device_bind_driver_to_node(dev, "rockchip_usb2phy_port",
452*9b3cc842SFrank Wang 						 node_name, subnode, &child);
453*9b3cc842SFrank Wang 		if (ret) {
454*9b3cc842SFrank Wang 			pr_err("%s: '%s' cannot bind 'rockchip_usb2phy_port'\n",
455*9b3cc842SFrank Wang 			       __func__, node_name);
456*9b3cc842SFrank Wang 			return ret;
457*9b3cc842SFrank Wang 		}
458*9b3cc842SFrank Wang 	}
459*9b3cc842SFrank Wang 
460*9b3cc842SFrank Wang 	return 0;
461*9b3cc842SFrank Wang }
462*9b3cc842SFrank Wang 
463f0c40dcdSWu Liang feng static int rockchip_usb2phy_probe(struct udevice *dev)
464f0c40dcdSWu Liang feng {
465f0c40dcdSWu Liang feng 	const struct rockchip_usb2phy_cfg *phy_cfgs;
466c86f0a42SFrank Wang 	struct rockchip_usb2phy *rphy = dev_get_priv(dev);
467c86f0a42SFrank Wang 	struct udevice *parent = dev->parent;
468f0c40dcdSWu Liang feng 	u32 reg, index;
469f0c40dcdSWu Liang feng 
470c86f0a42SFrank Wang 	if (!strncmp(parent->name, "root_driver", 11) &&
471c86f0a42SFrank Wang 	    dev_read_bool(dev, "rockchip,grf"))
472c86f0a42SFrank Wang 		rphy->grf_base = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
473c86f0a42SFrank Wang 	else
474c86f0a42SFrank Wang 		rphy->grf_base = (void __iomem *)dev_read_addr(parent);
475f0c40dcdSWu Liang feng 
476f0c40dcdSWu Liang feng 	if (rphy->grf_base <= 0) {
477f0c40dcdSWu Liang feng 		dev_err(dev, "get syscon grf failed\n");
478f0c40dcdSWu Liang feng 		return -EINVAL;
479f0c40dcdSWu Liang feng 	}
480f0c40dcdSWu Liang feng 
481c86f0a42SFrank Wang 	if (dev_read_bool(dev, "rockchip,usbgrf")) {
482f0c40dcdSWu Liang feng 		rphy->usbgrf_base =
483f0c40dcdSWu Liang feng 			syscon_get_first_range(ROCKCHIP_SYSCON_USBGRF);
484f0c40dcdSWu Liang feng 		if (rphy->usbgrf_base <= 0) {
485f0c40dcdSWu Liang feng 			dev_err(dev, "get syscon usbgrf failed\n");
486f0c40dcdSWu Liang feng 			return -EINVAL;
487f0c40dcdSWu Liang feng 		}
488f0c40dcdSWu Liang feng 	} else {
489f0c40dcdSWu Liang feng 		rphy->usbgrf_base = NULL;
490f0c40dcdSWu Liang feng 	}
491f0c40dcdSWu Liang feng 
492c86f0a42SFrank Wang 	if (ofnode_read_u32(dev_ofnode(dev), "reg", &reg)) {
493c86f0a42SFrank Wang 		dev_err(dev, "could not read reg\n");
494c86f0a42SFrank Wang 		return -EINVAL;
495c86f0a42SFrank Wang 	}
496c86f0a42SFrank Wang 
497f0c40dcdSWu Liang feng 	phy_cfgs =
498f0c40dcdSWu Liang feng 		(const struct rockchip_usb2phy_cfg *)dev_get_driver_data(dev);
499f0c40dcdSWu Liang feng 	if (!phy_cfgs) {
500f0c40dcdSWu Liang feng 		dev_err(dev, "unable to get phy_cfgs\n");
501f0c40dcdSWu Liang feng 		return -EINVAL;
502f0c40dcdSWu Liang feng 	}
503f0c40dcdSWu Liang feng 
504f0c40dcdSWu Liang feng 	/* find out a proper config which can be matched with dt. */
505f0c40dcdSWu Liang feng 	index = 0;
506f0c40dcdSWu Liang feng 	while (phy_cfgs[index].reg) {
507f0c40dcdSWu Liang feng 		if (phy_cfgs[index].reg == reg) {
508f0c40dcdSWu Liang feng 			rphy->phy_cfg = &phy_cfgs[index];
509f0c40dcdSWu Liang feng 			break;
510f0c40dcdSWu Liang feng 		}
511f0c40dcdSWu Liang feng 		++index;
512f0c40dcdSWu Liang feng 	}
513f0c40dcdSWu Liang feng 
514f0c40dcdSWu Liang feng 	if (!rphy->phy_cfg) {
515f0c40dcdSWu Liang feng 		dev_err(dev, "no phy-config can be matched\n");
516f0c40dcdSWu Liang feng 		return -EINVAL;
517f0c40dcdSWu Liang feng 	}
518f0c40dcdSWu Liang feng 
519f0c40dcdSWu Liang feng 	return 0;
520f0c40dcdSWu Liang feng }
521f0c40dcdSWu Liang feng 
522f0c40dcdSWu Liang feng static struct phy_ops rockchip_usb2phy_ops = {
523f0c40dcdSWu Liang feng 	.init = rockchip_usb2phy_init,
524f0c40dcdSWu Liang feng 	.exit = rockchip_usb2phy_exit,
525*9b3cc842SFrank Wang 	.of_xlate = rockchip_usb2phy_of_xlate,
526f0c40dcdSWu Liang feng };
527f0c40dcdSWu Liang feng 
528f0c40dcdSWu Liang feng static const struct rockchip_usb2phy_cfg rk312x_phy_cfgs[] = {
529f0c40dcdSWu Liang feng 	{
530f0c40dcdSWu Liang feng 		.reg = 0x17c,
531f0c40dcdSWu Liang feng 		.num_ports	= 2,
532f0c40dcdSWu Liang feng 		.clkout_ctl	= { 0x0190, 15, 15, 1, 0 },
533f0c40dcdSWu Liang feng 		.port_cfgs	= {
534f0c40dcdSWu Liang feng 			[USB2PHY_PORT_OTG] = {
535f0c40dcdSWu Liang feng 				.phy_sus	= { 0x017c, 8, 0, 0, 0x1d1 },
536f0c40dcdSWu Liang feng 				.bvalid_det_en	= { 0x017c, 14, 14, 0, 1 },
537f0c40dcdSWu Liang feng 				.bvalid_det_st	= { 0x017c, 15, 15, 0, 1 },
538f0c40dcdSWu Liang feng 				.bvalid_det_clr	= { 0x017c, 15, 15, 0, 1 },
539f0c40dcdSWu Liang feng 				.iddig_output	= { 0x017c, 10, 10, 0, 1 },
540f0c40dcdSWu Liang feng 				.iddig_en	= { 0x017c, 9, 9, 0, 1 },
541f0c40dcdSWu Liang feng 				.idfall_det_en  = { 0x01a0, 2, 2, 0, 1 },
542f0c40dcdSWu Liang feng 				.idfall_det_st  = { 0x01a0, 3, 3, 0, 1 },
543f0c40dcdSWu Liang feng 				.idfall_det_clr = { 0x01a0, 3, 3, 0, 1 },
544f0c40dcdSWu Liang feng 				.idrise_det_en  = { 0x01a0, 0, 0, 0, 1 },
545f0c40dcdSWu Liang feng 				.idrise_det_st  = { 0x01a0, 1, 1, 0, 1 },
546f0c40dcdSWu Liang feng 				.idrise_det_clr = { 0x01a0, 1, 1, 0, 1 },
547f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x017c, 12, 12, 0, 1 },
548f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x017c, 13, 13, 0, 1 },
549f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x017c, 13, 13, 0, 1 },
550f0c40dcdSWu Liang feng 				.utmi_bvalid	= { 0x014c, 5, 5, 0, 1 },
551f0c40dcdSWu Liang feng 				.utmi_iddig	= { 0x014c, 8, 8, 0, 1 },
552f0c40dcdSWu Liang feng 				.utmi_ls	= { 0x014c, 7, 6, 0, 1 },
553f0c40dcdSWu Liang feng 			},
554f0c40dcdSWu Liang feng 			[USB2PHY_PORT_HOST] = {
555f0c40dcdSWu Liang feng 				.phy_sus	= { 0x0194, 8, 0, 0, 0x1d1 },
556f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x0194, 14, 14, 0, 1 },
557f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x0194, 15, 15, 0, 1 },
558f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x0194, 15, 15, 0, 1 }
559f0c40dcdSWu Liang feng 			}
560f0c40dcdSWu Liang feng 		},
561f0c40dcdSWu Liang feng 		.chg_det = {
562f0c40dcdSWu Liang feng 			.opmode		= { 0x017c, 3, 0, 5, 1 },
563f0c40dcdSWu Liang feng 			.cp_det		= { 0x02c0, 6, 6, 0, 1 },
564f0c40dcdSWu Liang feng 			.dcp_det	= { 0x02c0, 5, 5, 0, 1 },
565f0c40dcdSWu Liang feng 			.dp_det		= { 0x02c0, 7, 7, 0, 1 },
566f0c40dcdSWu Liang feng 			.idm_sink_en	= { 0x0184, 8, 8, 0, 1 },
567f0c40dcdSWu Liang feng 			.idp_sink_en	= { 0x0184, 7, 7, 0, 1 },
568f0c40dcdSWu Liang feng 			.idp_src_en	= { 0x0184, 9, 9, 0, 1 },
569f0c40dcdSWu Liang feng 			.rdm_pdwn_en	= { 0x0184, 10, 10, 0, 1 },
570f0c40dcdSWu Liang feng 			.vdm_src_en	= { 0x0184, 12, 12, 0, 1 },
571f0c40dcdSWu Liang feng 			.vdp_src_en	= { 0x0184, 11, 11, 0, 1 },
572f0c40dcdSWu Liang feng 		},
573f0c40dcdSWu Liang feng 	},
574f0c40dcdSWu Liang feng 	{ /* sentinel */ }
575f0c40dcdSWu Liang feng };
576f0c40dcdSWu Liang feng 
577f0c40dcdSWu Liang feng static const struct rockchip_usb2phy_cfg rk3328_phy_cfgs[] = {
578f0c40dcdSWu Liang feng 	{
579f0c40dcdSWu Liang feng 		.reg = 0x100,
580f0c40dcdSWu Liang feng 		.num_ports	= 2,
581f0c40dcdSWu Liang feng 		.clkout_ctl	= { 0x108, 4, 4, 1, 0 },
582f0c40dcdSWu Liang feng 		.port_cfgs	= {
583f0c40dcdSWu Liang feng 			[USB2PHY_PORT_OTG] = {
584f0c40dcdSWu Liang feng 				.phy_sus	= { 0x0100, 8, 0, 0, 0x1d1 },
585f0c40dcdSWu Liang feng 				.bvalid_det_en	= { 0x0110, 2, 2, 0, 1 },
586f0c40dcdSWu Liang feng 				.bvalid_det_st	= { 0x0114, 2, 2, 0, 1 },
587f0c40dcdSWu Liang feng 				.bvalid_det_clr = { 0x0118, 2, 2, 0, 1 },
588f0c40dcdSWu Liang feng 				.iddig_output	= { 0x0100, 10, 10, 0, 1 },
589f0c40dcdSWu Liang feng 				.iddig_en	= { 0x0100, 9, 9, 0, 1 },
590f0c40dcdSWu Liang feng 				.idfall_det_en	= { 0x0110, 5, 5, 0, 1 },
591f0c40dcdSWu Liang feng 				.idfall_det_st	= { 0x0114, 5, 5, 0, 1 },
592f0c40dcdSWu Liang feng 				.idfall_det_clr = { 0x0118, 5, 5, 0, 1 },
593f0c40dcdSWu Liang feng 				.idrise_det_en	= { 0x0110, 4, 4, 0, 1 },
594f0c40dcdSWu Liang feng 				.idrise_det_st	= { 0x0114, 4, 4, 0, 1 },
595f0c40dcdSWu Liang feng 				.idrise_det_clr = { 0x0118, 4, 4, 0, 1 },
596f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x0110, 0, 0, 0, 1 },
597f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x0114, 0, 0, 0, 1 },
598f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x0118, 0, 0, 0, 1 },
599f0c40dcdSWu Liang feng 				.utmi_avalid	= { 0x0120, 10, 10, 0, 1 },
600f0c40dcdSWu Liang feng 				.utmi_bvalid	= { 0x0120, 9, 9, 0, 1 },
601f0c40dcdSWu Liang feng 				.utmi_iddig	= { 0x0120, 6, 6, 0, 1 },
602f0c40dcdSWu Liang feng 				.utmi_ls	= { 0x0120, 5, 4, 0, 1 },
603f0c40dcdSWu Liang feng 				.vbus_det_en	= { 0x001c, 15, 15, 1, 0 },
604f0c40dcdSWu Liang feng 			},
605f0c40dcdSWu Liang feng 			[USB2PHY_PORT_HOST] = {
606f0c40dcdSWu Liang feng 				.phy_sus	= { 0x104, 8, 0, 0, 0x1d1 },
607f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x110, 1, 1, 0, 1 },
608f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x114, 1, 1, 0, 1 },
609f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x118, 1, 1, 0, 1 },
610f0c40dcdSWu Liang feng 				.utmi_ls	= { 0x120, 17, 16, 0, 1 },
611f0c40dcdSWu Liang feng 				.utmi_hstdet	= { 0x120, 19, 19, 0, 1 }
612f0c40dcdSWu Liang feng 			}
613f0c40dcdSWu Liang feng 		},
614f0c40dcdSWu Liang feng 		.chg_det = {
615f0c40dcdSWu Liang feng 			.opmode		= { 0x0100, 3, 0, 5, 1 },
616f0c40dcdSWu Liang feng 			.cp_det		= { 0x0120, 24, 24, 0, 1 },
617f0c40dcdSWu Liang feng 			.dcp_det	= { 0x0120, 23, 23, 0, 1 },
618f0c40dcdSWu Liang feng 			.dp_det		= { 0x0120, 25, 25, 0, 1 },
619f0c40dcdSWu Liang feng 			.idm_sink_en	= { 0x0108, 8, 8, 0, 1 },
620f0c40dcdSWu Liang feng 			.idp_sink_en	= { 0x0108, 7, 7, 0, 1 },
621f0c40dcdSWu Liang feng 			.idp_src_en	= { 0x0108, 9, 9, 0, 1 },
622f0c40dcdSWu Liang feng 			.rdm_pdwn_en	= { 0x0108, 10, 10, 0, 1 },
623f0c40dcdSWu Liang feng 			.vdm_src_en	= { 0x0108, 12, 12, 0, 1 },
624f0c40dcdSWu Liang feng 			.vdp_src_en	= { 0x0108, 11, 11, 0, 1 },
625f0c40dcdSWu Liang feng 		},
626f0c40dcdSWu Liang feng 	},
627f0c40dcdSWu Liang feng 	{ /* sentinel */ }
628f0c40dcdSWu Liang feng };
629f0c40dcdSWu Liang feng 
630f0c40dcdSWu Liang feng static const struct rockchip_usb2phy_cfg rv1108_phy_cfgs[] = {
631f0c40dcdSWu Liang feng 	{
632f0c40dcdSWu Liang feng 		.reg = 0x100,
633f0c40dcdSWu Liang feng 		.num_ports	= 2,
634f0c40dcdSWu Liang feng 		.clkout_ctl	= { 0x108, 4, 4, 1, 0 },
635f0c40dcdSWu Liang feng 		.port_cfgs	= {
636f0c40dcdSWu Liang feng 			[USB2PHY_PORT_OTG] = {
637f0c40dcdSWu Liang feng 				.phy_sus	= { 0x0100, 8, 0, 0, 0x1d1 },
638f0c40dcdSWu Liang feng 				.bvalid_det_en	= { 0x0680, 3, 3, 0, 1 },
639f0c40dcdSWu Liang feng 				.bvalid_det_st	= { 0x0690, 3, 3, 0, 1 },
640f0c40dcdSWu Liang feng 				.bvalid_det_clr = { 0x06a0, 3, 3, 0, 1 },
641f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x0680, 2, 2, 0, 1 },
642f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x0690, 2, 2, 0, 1 },
643f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x06a0, 2, 2, 0, 1 },
644f0c40dcdSWu Liang feng 				.utmi_bvalid	= { 0x0804, 10, 10, 0, 1 },
645f0c40dcdSWu Liang feng 				.utmi_ls	= { 0x0804, 13, 12, 0, 1 },
646f0c40dcdSWu Liang feng 			},
647f0c40dcdSWu Liang feng 			[USB2PHY_PORT_HOST] = {
648f0c40dcdSWu Liang feng 				.phy_sus	= { 0x0104, 8, 0, 0, 0x1d1 },
649f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x0680, 4, 4, 0, 1 },
650f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x0690, 4, 4, 0, 1 },
651f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x06a0, 4, 4, 0, 1 },
652f0c40dcdSWu Liang feng 				.utmi_ls	= { 0x0804, 9, 8, 0, 1 },
653f0c40dcdSWu Liang feng 				.utmi_hstdet	= { 0x0804, 7, 7, 0, 1 }
654f0c40dcdSWu Liang feng 			}
655f0c40dcdSWu Liang feng 		},
656f0c40dcdSWu Liang feng 		.chg_det = {
657f0c40dcdSWu Liang feng 			.opmode		= { 0x0100, 3, 0, 5, 1 },
658f0c40dcdSWu Liang feng 			.cp_det		= { 0x0804, 1, 1, 0, 1 },
659f0c40dcdSWu Liang feng 			.dcp_det	= { 0x0804, 0, 0, 0, 1 },
660f0c40dcdSWu Liang feng 			.dp_det		= { 0x0804, 2, 2, 0, 1 },
661f0c40dcdSWu Liang feng 			.idm_sink_en	= { 0x0108, 8, 8, 0, 1 },
662f0c40dcdSWu Liang feng 			.idp_sink_en	= { 0x0108, 7, 7, 0, 1 },
663f0c40dcdSWu Liang feng 			.idp_src_en	= { 0x0108, 9, 9, 0, 1 },
664f0c40dcdSWu Liang feng 			.rdm_pdwn_en	= { 0x0108, 10, 10, 0, 1 },
665f0c40dcdSWu Liang feng 			.vdm_src_en	= { 0x0108, 12, 12, 0, 1 },
666f0c40dcdSWu Liang feng 			.vdp_src_en	= { 0x0108, 11, 11, 0, 1 },
667f0c40dcdSWu Liang feng 		},
668f0c40dcdSWu Liang feng 	},
669f0c40dcdSWu Liang feng 	{ /* sentinel */ }
670f0c40dcdSWu Liang feng };
671f0c40dcdSWu Liang feng 
672f0c40dcdSWu Liang feng static const struct udevice_id rockchip_usb2phy_ids[] = {
673f0c40dcdSWu Liang feng 	{ .compatible = "rockchip,rk3128-usb2phy", .data = (ulong)&rk312x_phy_cfgs },
674f0c40dcdSWu Liang feng 	{ .compatible = "rockchip,rk3328-usb2phy", .data = (ulong)&rk3328_phy_cfgs },
675f0c40dcdSWu Liang feng 	{ .compatible = "rockchip,rv1108-usb2phy", .data = (ulong)&rv1108_phy_cfgs },
676f0c40dcdSWu Liang feng 	{ }
677f0c40dcdSWu Liang feng };
678f0c40dcdSWu Liang feng 
679*9b3cc842SFrank Wang U_BOOT_DRIVER(rockchip_usb2phy_port) = {
680*9b3cc842SFrank Wang 	.name		= "rockchip_usb2phy_port",
681*9b3cc842SFrank Wang 	.id		= UCLASS_PHY,
682*9b3cc842SFrank Wang 	.ops		= &rockchip_usb2phy_ops,
683*9b3cc842SFrank Wang };
684*9b3cc842SFrank Wang 
685f0c40dcdSWu Liang feng U_BOOT_DRIVER(rockchip_usb2phy) = {
686f0c40dcdSWu Liang feng 	.name		= "rockchip_usb2phy",
687f0c40dcdSWu Liang feng 	.id		= UCLASS_PHY,
688f0c40dcdSWu Liang feng 	.of_match	= rockchip_usb2phy_ids,
689f0c40dcdSWu Liang feng 	.probe		= rockchip_usb2phy_probe,
690*9b3cc842SFrank Wang 	.bind		= rockchip_usb2phy_bind,
691f0c40dcdSWu Liang feng 	.priv_auto_alloc_size = sizeof(struct rockchip_usb2phy),
692f0c40dcdSWu Liang feng };
693