xref: /rk3399_rockchip-uboot/drivers/phy/phy-rockchip-inno-usb2.c (revision 7329ce5782820c78ea75fd091d8d3cda9f7d6bbc)
1f0c40dcdSWu Liang feng /*
2f0c40dcdSWu Liang feng  * Copyright 2017 Rockchip Electronics Co., Ltd
3f0c40dcdSWu Liang feng  *
4f0c40dcdSWu Liang feng  * SPDX-License-Identifier:    GPL-2.0+
5f0c40dcdSWu Liang feng  */
6f0c40dcdSWu Liang feng 
7f0c40dcdSWu Liang feng #include <common.h>
8f0c40dcdSWu Liang feng #include <dm.h>
99b3cc842SFrank Wang #include <dm/lists.h>
10f0c40dcdSWu Liang feng #include <generic-phy.h>
11e475bd5dSRen Jianing #include <linux/ioport.h>
1286df9e88SFrank Wang #include <power/regulator.h>
13e475bd5dSRen Jianing #include <regmap.h>
14e475bd5dSRen Jianing #include <syscon.h>
15f90455d7SKever Yang #include <asm/io.h>
16f90455d7SKever Yang #include <asm/arch/clock.h>
17f0c40dcdSWu Liang feng 
18eb7c7240SFrank Wang #include "../usb/gadget/dwc2_udc_otg_priv.h"
19eb7c7240SFrank Wang 
20f0c40dcdSWu Liang feng #define U2PHY_BIT_WRITEABLE_SHIFT	16
21f0c40dcdSWu Liang feng #define CHG_DCD_MAX_RETRIES		6
22f0c40dcdSWu Liang feng #define CHG_PRI_MAX_RETRIES		2
23f0c40dcdSWu Liang feng #define CHG_DCD_POLL_TIME		100	/* millisecond */
24f0c40dcdSWu Liang feng #define CHG_PRIMARY_DET_TIME		40	/* millisecond */
25f0c40dcdSWu Liang feng #define CHG_SECONDARY_DET_TIME		40	/* millisecond */
26f0c40dcdSWu Liang feng 
27f0c40dcdSWu Liang feng struct rockchip_usb2phy;
28f0c40dcdSWu Liang feng 
29f0c40dcdSWu Liang feng enum power_supply_type {
30f0c40dcdSWu Liang feng 	POWER_SUPPLY_TYPE_UNKNOWN = 0,
31f0c40dcdSWu Liang feng 	POWER_SUPPLY_TYPE_USB,		/* Standard Downstream Port */
32f0c40dcdSWu Liang feng 	POWER_SUPPLY_TYPE_USB_DCP,	/* Dedicated Charging Port */
33f0c40dcdSWu Liang feng 	POWER_SUPPLY_TYPE_USB_CDP,	/* Charging Downstream Port */
34f0c40dcdSWu Liang feng 	POWER_SUPPLY_TYPE_USB_FLOATING,	/* DCP without shorting D+/D- */
35f0c40dcdSWu Liang feng };
36f0c40dcdSWu Liang feng 
37f0c40dcdSWu Liang feng enum rockchip_usb2phy_port_id {
38f0c40dcdSWu Liang feng 	USB2PHY_PORT_OTG,
39f0c40dcdSWu Liang feng 	USB2PHY_PORT_HOST,
40f0c40dcdSWu Liang feng 	USB2PHY_NUM_PORTS,
41f0c40dcdSWu Liang feng };
42f0c40dcdSWu Liang feng 
43f0c40dcdSWu Liang feng struct usb2phy_reg {
44f0c40dcdSWu Liang feng 	u32	offset;
45f0c40dcdSWu Liang feng 	u32	bitend;
46f0c40dcdSWu Liang feng 	u32	bitstart;
47f0c40dcdSWu Liang feng 	u32	disable;
48f0c40dcdSWu Liang feng 	u32	enable;
49f0c40dcdSWu Liang feng };
50f0c40dcdSWu Liang feng 
51f0c40dcdSWu Liang feng /**
52f0c40dcdSWu Liang feng  * struct rockchip_chg_det_reg: usb charger detect registers
53f0c40dcdSWu Liang feng  * @cp_det: charging port detected successfully.
54f0c40dcdSWu Liang feng  * @dcp_det: dedicated charging port detected successfully.
55f0c40dcdSWu Liang feng  * @dp_det: assert data pin connect successfully.
56f0c40dcdSWu Liang feng  * @idm_sink_en: open dm sink curren.
57f0c40dcdSWu Liang feng  * @idp_sink_en: open dp sink current.
58f0c40dcdSWu Liang feng  * @idp_src_en: open dm source current.
59f0c40dcdSWu Liang feng  * @rdm_pdwn_en: open dm pull down resistor.
60f0c40dcdSWu Liang feng  * @vdm_src_en: open dm voltage source.
61f0c40dcdSWu Liang feng  * @vdp_src_en: open dp voltage source.
62f0c40dcdSWu Liang feng  * @opmode: utmi operational mode.
63f0c40dcdSWu Liang feng  */
64f0c40dcdSWu Liang feng struct rockchip_chg_det_reg {
65f0c40dcdSWu Liang feng 	struct usb2phy_reg	cp_det;
66f0c40dcdSWu Liang feng 	struct usb2phy_reg	dcp_det;
67f0c40dcdSWu Liang feng 	struct usb2phy_reg	dp_det;
68f0c40dcdSWu Liang feng 	struct usb2phy_reg	idm_sink_en;
69f0c40dcdSWu Liang feng 	struct usb2phy_reg	idp_sink_en;
70f0c40dcdSWu Liang feng 	struct usb2phy_reg	idp_src_en;
71f0c40dcdSWu Liang feng 	struct usb2phy_reg	rdm_pdwn_en;
72f0c40dcdSWu Liang feng 	struct usb2phy_reg	vdm_src_en;
73f0c40dcdSWu Liang feng 	struct usb2phy_reg	vdp_src_en;
74f0c40dcdSWu Liang feng 	struct usb2phy_reg	opmode;
75f0c40dcdSWu Liang feng };
76f0c40dcdSWu Liang feng 
77f0c40dcdSWu Liang feng /**
78f0c40dcdSWu Liang feng  * struct rockchip_usb2phy_port_cfg: usb-phy port configuration.
79f0c40dcdSWu Liang feng  * @phy_sus: phy suspend register.
80f0c40dcdSWu Liang feng  * @bvalid_det_en: vbus valid rise detection enable register.
81f0c40dcdSWu Liang feng  * @bvalid_det_st: vbus valid rise detection status register.
82f0c40dcdSWu Liang feng  * @bvalid_det_clr: vbus valid rise detection clear register.
83f0c40dcdSWu Liang feng  * @ls_det_en: linestate detection enable register.
84f0c40dcdSWu Liang feng  * @ls_det_st: linestate detection state register.
85f0c40dcdSWu Liang feng  * @ls_det_clr: linestate detection clear register.
86f0c40dcdSWu Liang feng  * @iddig_output: iddig output from grf.
87f0c40dcdSWu Liang feng  * @iddig_en: utmi iddig select between grf and phy,
88f0c40dcdSWu Liang feng  *	      0: from phy; 1: from grf
89f0c40dcdSWu Liang feng  * @idfall_det_en: id fall detection enable register.
90f0c40dcdSWu Liang feng  * @idfall_det_st: id fall detection state register.
91f0c40dcdSWu Liang feng  * @idfall_det_clr: id fall detection clear register.
92f0c40dcdSWu Liang feng  * @idrise_det_en: id rise detection enable register.
93f0c40dcdSWu Liang feng  * @idrise_det_st: id rise detection state register.
94f0c40dcdSWu Liang feng  * @idrise_det_clr: id rise detection clear register.
95f0c40dcdSWu Liang feng  * @utmi_avalid: utmi vbus avalid status register.
96f0c40dcdSWu Liang feng  * @utmi_bvalid: utmi vbus bvalid status register.
97f0c40dcdSWu Liang feng  * @utmi_iddig: otg port id pin status register.
98f0c40dcdSWu Liang feng  * @utmi_ls: utmi linestate state register.
99f0c40dcdSWu Liang feng  * @utmi_hstdet: utmi host disconnect register.
100f0c40dcdSWu Liang feng  * @vbus_det_en: vbus detect function power down register.
101f0c40dcdSWu Liang feng  */
102f0c40dcdSWu Liang feng struct rockchip_usb2phy_port_cfg {
103f0c40dcdSWu Liang feng 	struct usb2phy_reg	phy_sus;
104f0c40dcdSWu Liang feng 	struct usb2phy_reg	bvalid_det_en;
105f0c40dcdSWu Liang feng 	struct usb2phy_reg	bvalid_det_st;
106f0c40dcdSWu Liang feng 	struct usb2phy_reg	bvalid_det_clr;
107f0c40dcdSWu Liang feng 	struct usb2phy_reg	ls_det_en;
108f0c40dcdSWu Liang feng 	struct usb2phy_reg	ls_det_st;
109f0c40dcdSWu Liang feng 	struct usb2phy_reg	ls_det_clr;
110f0c40dcdSWu Liang feng 	struct usb2phy_reg	iddig_output;
111f0c40dcdSWu Liang feng 	struct usb2phy_reg	iddig_en;
112f0c40dcdSWu Liang feng 	struct usb2phy_reg	idfall_det_en;
113f0c40dcdSWu Liang feng 	struct usb2phy_reg	idfall_det_st;
114f0c40dcdSWu Liang feng 	struct usb2phy_reg	idfall_det_clr;
115f0c40dcdSWu Liang feng 	struct usb2phy_reg	idrise_det_en;
116f0c40dcdSWu Liang feng 	struct usb2phy_reg	idrise_det_st;
117f0c40dcdSWu Liang feng 	struct usb2phy_reg	idrise_det_clr;
118f0c40dcdSWu Liang feng 	struct usb2phy_reg	utmi_avalid;
119f0c40dcdSWu Liang feng 	struct usb2phy_reg	utmi_bvalid;
120f0c40dcdSWu Liang feng 	struct usb2phy_reg	utmi_iddig;
121f0c40dcdSWu Liang feng 	struct usb2phy_reg	utmi_ls;
122f0c40dcdSWu Liang feng 	struct usb2phy_reg	utmi_hstdet;
123f0c40dcdSWu Liang feng 	struct usb2phy_reg	vbus_det_en;
124f0c40dcdSWu Liang feng };
125f0c40dcdSWu Liang feng 
126f0c40dcdSWu Liang feng /**
127f0c40dcdSWu Liang feng  * struct rockchip_usb2phy_cfg: usb-phy configuration.
128f0c40dcdSWu Liang feng  * @reg: the address offset of grf for usb-phy config.
129f0c40dcdSWu Liang feng  * @num_ports: specify how many ports that the phy has.
130f0c40dcdSWu Liang feng  * @phy_tuning: phy default parameters tunning.
131f0c40dcdSWu Liang feng  * @clkout_ctl: keep on/turn off output clk of phy.
132f0c40dcdSWu Liang feng  * @chg_det: charger detection registers.
133f0c40dcdSWu Liang feng  */
134f0c40dcdSWu Liang feng struct rockchip_usb2phy_cfg {
135f0c40dcdSWu Liang feng 	u32	reg;
136f0c40dcdSWu Liang feng 	u32	num_ports;
137f0c40dcdSWu Liang feng 	int (*phy_tuning)(struct rockchip_usb2phy *);
138f0c40dcdSWu Liang feng 	struct usb2phy_reg	clkout_ctl;
139f0c40dcdSWu Liang feng 	const struct rockchip_usb2phy_port_cfg	port_cfgs[USB2PHY_NUM_PORTS];
140f0c40dcdSWu Liang feng 	const struct rockchip_chg_det_reg	chg_det;
141f0c40dcdSWu Liang feng };
142f0c40dcdSWu Liang feng 
143f0c40dcdSWu Liang feng /**
144f0c40dcdSWu Liang feng  * @dcd_retries: The retry count used to track Data contact
145f0c40dcdSWu Liang feng  *		 detection process.
146f0c40dcdSWu Liang feng  * @primary_retries: The retry count used to do usb bc detection
147f0c40dcdSWu Liang feng  *		     primary stage.
148f0c40dcdSWu Liang feng  * @grf: General Register Files register base.
149f0c40dcdSWu Liang feng  * @usbgrf_base : USB General Register Files register base.
150f0c40dcdSWu Liang feng  * @phy_cfg: phy register configuration, assigned by driver data.
151f0c40dcdSWu Liang feng  */
152f0c40dcdSWu Liang feng struct rockchip_usb2phy {
153f0c40dcdSWu Liang feng 	u8		dcd_retries;
154f0c40dcdSWu Liang feng 	u8		primary_retries;
155e475bd5dSRen Jianing 	struct regmap	*grf_base;
156e475bd5dSRen Jianing 	struct regmap	*usbgrf_base;
15786df9e88SFrank Wang 	struct udevice	*vbus_supply[USB2PHY_NUM_PORTS];
158f0c40dcdSWu Liang feng 	const struct rockchip_usb2phy_cfg	*phy_cfg;
159f0c40dcdSWu Liang feng };
160f0c40dcdSWu Liang feng 
161e475bd5dSRen Jianing static inline struct regmap *get_reg_base(struct rockchip_usb2phy *rphy)
162f0c40dcdSWu Liang feng {
163f0c40dcdSWu Liang feng 	return !rphy->usbgrf_base ? rphy->grf_base : rphy->usbgrf_base;
164f0c40dcdSWu Liang feng }
165f0c40dcdSWu Liang feng 
166e475bd5dSRen Jianing static inline int property_enable(struct regmap *base,
167f0c40dcdSWu Liang feng 				  const struct usb2phy_reg *reg, bool en)
168f0c40dcdSWu Liang feng {
169f0c40dcdSWu Liang feng 	u32 val, mask, tmp;
170f0c40dcdSWu Liang feng 
171f0c40dcdSWu Liang feng 	tmp = en ? reg->enable : reg->disable;
172f0c40dcdSWu Liang feng 	mask = GENMASK(reg->bitend, reg->bitstart);
173f0c40dcdSWu Liang feng 	val = (tmp << reg->bitstart) | (mask << U2PHY_BIT_WRITEABLE_SHIFT);
174f0c40dcdSWu Liang feng 
175e475bd5dSRen Jianing 	return regmap_write(base, reg->offset, val);
176f0c40dcdSWu Liang feng }
177f0c40dcdSWu Liang feng 
178e475bd5dSRen Jianing static inline bool property_enabled(struct regmap *base,
179f0c40dcdSWu Liang feng 				    const struct usb2phy_reg *reg)
180f0c40dcdSWu Liang feng {
181f0c40dcdSWu Liang feng 	u32 tmp, orig;
182f0c40dcdSWu Liang feng 	u32 mask = GENMASK(reg->bitend, reg->bitstart);
183f0c40dcdSWu Liang feng 
184e475bd5dSRen Jianing 	regmap_read(base, reg->offset, &orig);
185f0c40dcdSWu Liang feng 
186f0c40dcdSWu Liang feng 	tmp = (orig & mask) >> reg->bitstart;
187f0c40dcdSWu Liang feng 
188f0c40dcdSWu Liang feng 	return tmp == reg->enable;
189f0c40dcdSWu Liang feng }
190f0c40dcdSWu Liang feng 
191f0c40dcdSWu Liang feng static const char *chg_to_string(enum power_supply_type chg_type)
192f0c40dcdSWu Liang feng {
193f0c40dcdSWu Liang feng 	switch (chg_type) {
194f0c40dcdSWu Liang feng 	case POWER_SUPPLY_TYPE_USB:
195f0c40dcdSWu Liang feng 		return "USB_SDP_CHARGER";
196f0c40dcdSWu Liang feng 	case POWER_SUPPLY_TYPE_USB_DCP:
197f0c40dcdSWu Liang feng 		return "USB_DCP_CHARGER";
198f0c40dcdSWu Liang feng 	case POWER_SUPPLY_TYPE_USB_CDP:
199f0c40dcdSWu Liang feng 		return "USB_CDP_CHARGER";
200f0c40dcdSWu Liang feng 	case POWER_SUPPLY_TYPE_USB_FLOATING:
201f0c40dcdSWu Liang feng 		return "USB_FLOATING_CHARGER";
202f0c40dcdSWu Liang feng 	default:
203f0c40dcdSWu Liang feng 		return "INVALID_CHARGER";
204f0c40dcdSWu Liang feng 	}
205f0c40dcdSWu Liang feng }
206f0c40dcdSWu Liang feng 
207f0c40dcdSWu Liang feng static void rockchip_chg_enable_dcd(struct rockchip_usb2phy *rphy,
208f0c40dcdSWu Liang feng 				    bool en)
209f0c40dcdSWu Liang feng {
210e475bd5dSRen Jianing 	struct regmap *base = get_reg_base(rphy);
211f0c40dcdSWu Liang feng 
212f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.rdm_pdwn_en, en);
213f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.idp_src_en, en);
214f0c40dcdSWu Liang feng }
215f0c40dcdSWu Liang feng 
216f0c40dcdSWu Liang feng static void rockchip_chg_enable_primary_det(struct rockchip_usb2phy *rphy,
217f0c40dcdSWu Liang feng 					    bool en)
218f0c40dcdSWu Liang feng {
219e475bd5dSRen Jianing 	struct regmap *base = get_reg_base(rphy);
220f0c40dcdSWu Liang feng 
221f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.vdp_src_en, en);
222f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.idm_sink_en, en);
223f0c40dcdSWu Liang feng }
224f0c40dcdSWu Liang feng 
225f0c40dcdSWu Liang feng static void rockchip_chg_enable_secondary_det(struct rockchip_usb2phy *rphy,
226f0c40dcdSWu Liang feng 					      bool en)
227f0c40dcdSWu Liang feng {
228e475bd5dSRen Jianing 	struct regmap *base = get_reg_base(rphy);
229f0c40dcdSWu Liang feng 
230f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.vdm_src_en, en);
231f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.idp_sink_en, en);
232f0c40dcdSWu Liang feng }
233f0c40dcdSWu Liang feng 
234f0c40dcdSWu Liang feng static bool rockchip_chg_primary_det_retry(struct rockchip_usb2phy *rphy)
235f0c40dcdSWu Liang feng {
236f0c40dcdSWu Liang feng 	bool vout = false;
237e475bd5dSRen Jianing 	struct regmap *base = get_reg_base(rphy);
238f0c40dcdSWu Liang feng 
239f0c40dcdSWu Liang feng 	while (rphy->primary_retries--) {
240f0c40dcdSWu Liang feng 		/* voltage source on DP, probe on DM */
241f0c40dcdSWu Liang feng 		rockchip_chg_enable_primary_det(rphy, true);
242f0c40dcdSWu Liang feng 		mdelay(CHG_PRIMARY_DET_TIME);
243e475bd5dSRen Jianing 		vout = property_enabled(base, &rphy->phy_cfg->chg_det.cp_det);
244f0c40dcdSWu Liang feng 		if (vout)
245f0c40dcdSWu Liang feng 			break;
246f0c40dcdSWu Liang feng 	}
247f0c40dcdSWu Liang feng 
248a607e103SFrank Wang 	rockchip_chg_enable_primary_det(rphy, false);
249f0c40dcdSWu Liang feng 	return vout;
250f0c40dcdSWu Liang feng }
251f0c40dcdSWu Liang feng 
252f0c40dcdSWu Liang feng int rockchip_chg_get_type(void)
253f0c40dcdSWu Liang feng {
254a607e103SFrank Wang 	const struct rockchip_usb2phy_port_cfg *port_cfg;
255f0c40dcdSWu Liang feng 	enum power_supply_type chg_type;
25606565514SFrank Wang 	struct rockchip_usb2phy *rphy;
25706565514SFrank Wang 	struct udevice *udev;
258e475bd5dSRen Jianing 	struct regmap *base;
259f0c40dcdSWu Liang feng 	bool is_dcd, vout;
260f0c40dcdSWu Liang feng 	int ret;
261f0c40dcdSWu Liang feng 
2620c0ee602SFrank Wang 	ret = uclass_get_device_by_name(UCLASS_PHY, "usb2-phy", &udev);
26306565514SFrank Wang 	if (ret == -ENODEV) {
26406565514SFrank Wang 		pr_err("%s: get u2phy node failed: %d\n", __func__, ret);
265f0c40dcdSWu Liang feng 		return ret;
266f0c40dcdSWu Liang feng 	}
267f0c40dcdSWu Liang feng 
26806565514SFrank Wang 	rphy = dev_get_priv(udev);
26906565514SFrank Wang 	base = get_reg_base(rphy);
27006565514SFrank Wang 	port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
271a607e103SFrank Wang 
272bebadd87SFrank Wang 	/* Check USB-Vbus status first */
273bebadd87SFrank Wang 	if (!property_enabled(base, &port_cfg->utmi_bvalid)) {
274bebadd87SFrank Wang 		pr_info("%s: no charger found\n", __func__);
275bebadd87SFrank Wang 		return POWER_SUPPLY_TYPE_UNKNOWN;
276bebadd87SFrank Wang 	}
277bebadd87SFrank Wang 
278a607e103SFrank Wang 	/* Suspend USB-PHY and put the controller in non-driving mode */
279a607e103SFrank Wang 	property_enable(base, &port_cfg->phy_sus, true);
28006565514SFrank Wang 	property_enable(base, &rphy->phy_cfg->chg_det.opmode, false);
281a607e103SFrank Wang 
28206565514SFrank Wang 	rphy->dcd_retries = CHG_DCD_MAX_RETRIES;
28306565514SFrank Wang 	rphy->primary_retries = CHG_PRI_MAX_RETRIES;
284f0c40dcdSWu Liang feng 
285f0c40dcdSWu Liang feng 	/* stage 1, start DCD processing stage */
28606565514SFrank Wang 	rockchip_chg_enable_dcd(rphy, true);
287f0c40dcdSWu Liang feng 
28806565514SFrank Wang 	while (rphy->dcd_retries--) {
289f0c40dcdSWu Liang feng 		mdelay(CHG_DCD_POLL_TIME);
290f0c40dcdSWu Liang feng 
291f0c40dcdSWu Liang feng 		/* get data contact detection status */
292e475bd5dSRen Jianing 		is_dcd = property_enabled(base, &rphy->phy_cfg->chg_det.dp_det);
293f0c40dcdSWu Liang feng 
29406565514SFrank Wang 		if (is_dcd || !rphy->dcd_retries) {
295f0c40dcdSWu Liang feng 			/*
296f0c40dcdSWu Liang feng 			 * stage 2, turn off DCD circuitry, then
297f0c40dcdSWu Liang feng 			 * voltage source on DP, probe on DM.
298f0c40dcdSWu Liang feng 			 */
29906565514SFrank Wang 			rockchip_chg_enable_dcd(rphy, false);
30006565514SFrank Wang 			rockchip_chg_enable_primary_det(rphy, true);
301f0c40dcdSWu Liang feng 			break;
302f0c40dcdSWu Liang feng 		}
303f0c40dcdSWu Liang feng 	}
304f0c40dcdSWu Liang feng 
305f0c40dcdSWu Liang feng 	mdelay(CHG_PRIMARY_DET_TIME);
306e475bd5dSRen Jianing 	vout = property_enabled(base, &rphy->phy_cfg->chg_det.cp_det);
30706565514SFrank Wang 	rockchip_chg_enable_primary_det(rphy, false);
308f0c40dcdSWu Liang feng 	if (vout) {
309f0c40dcdSWu Liang feng 		/* stage 3, voltage source on DM, probe on DP */
31006565514SFrank Wang 		rockchip_chg_enable_secondary_det(rphy, true);
311f0c40dcdSWu Liang feng 	} else {
31206565514SFrank Wang 		if (!rphy->dcd_retries) {
313f0c40dcdSWu Liang feng 			/* floating charger found */
314f0c40dcdSWu Liang feng 			chg_type = POWER_SUPPLY_TYPE_USB_FLOATING;
315f0c40dcdSWu Liang feng 			goto out;
316f0c40dcdSWu Liang feng 		} else {
317f0c40dcdSWu Liang feng 			/*
318f0c40dcdSWu Liang feng 			 * Retry some times to make sure that it's
319f0c40dcdSWu Liang feng 			 * really a USB SDP charger.
320f0c40dcdSWu Liang feng 			 */
32106565514SFrank Wang 			vout = rockchip_chg_primary_det_retry(rphy);
322f0c40dcdSWu Liang feng 			if (vout) {
323f0c40dcdSWu Liang feng 				/* stage 3, voltage source on DM, probe on DP */
32406565514SFrank Wang 				rockchip_chg_enable_secondary_det(rphy, true);
325f0c40dcdSWu Liang feng 			} else {
326f0c40dcdSWu Liang feng 				/* USB SDP charger found */
327f0c40dcdSWu Liang feng 				chg_type = POWER_SUPPLY_TYPE_USB;
328f0c40dcdSWu Liang feng 				goto out;
329f0c40dcdSWu Liang feng 			}
330f0c40dcdSWu Liang feng 		}
331f0c40dcdSWu Liang feng 	}
332f0c40dcdSWu Liang feng 
333f0c40dcdSWu Liang feng 	mdelay(CHG_SECONDARY_DET_TIME);
334e475bd5dSRen Jianing 	vout = property_enabled(base, &rphy->phy_cfg->chg_det.dcp_det);
335f0c40dcdSWu Liang feng 	/* stage 4, turn off voltage source */
33606565514SFrank Wang 	rockchip_chg_enable_secondary_det(rphy, false);
337f0c40dcdSWu Liang feng 	if (vout)
338f0c40dcdSWu Liang feng 		chg_type = POWER_SUPPLY_TYPE_USB_DCP;
339f0c40dcdSWu Liang feng 	else
340f0c40dcdSWu Liang feng 		chg_type = POWER_SUPPLY_TYPE_USB_CDP;
341f0c40dcdSWu Liang feng 
342f0c40dcdSWu Liang feng out:
343a607e103SFrank Wang 	/* Resume USB-PHY and put the controller in normal mode */
34406565514SFrank Wang 	property_enable(base, &rphy->phy_cfg->chg_det.opmode, true);
345a607e103SFrank Wang 	property_enable(base, &port_cfg->phy_sus, false);
346a607e103SFrank Wang 
3479c4c00b2SJoseph Chen 	debug("charger is %s\n", chg_to_string(chg_type));
348f0c40dcdSWu Liang feng 
349f0c40dcdSWu Liang feng 	return chg_type;
350f0c40dcdSWu Liang feng }
351f0c40dcdSWu Liang feng 
35257ab23a6SFrank Wang int rockchip_u2phy_vbus_detect(void)
35357ab23a6SFrank Wang {
35470878a45SMeng Dongyang 	int chg_type;
35570878a45SMeng Dongyang 
35670878a45SMeng Dongyang 	chg_type = rockchip_chg_get_type();
35770878a45SMeng Dongyang 
35870878a45SMeng Dongyang 	return (chg_type == POWER_SUPPLY_TYPE_USB ||
35970878a45SMeng Dongyang 		chg_type == POWER_SUPPLY_TYPE_USB_CDP) ? 1 : 0;
36057ab23a6SFrank Wang }
36157ab23a6SFrank Wang 
362eb7c7240SFrank Wang void otg_phy_init(struct dwc2_udc *dev)
363eb7c7240SFrank Wang {
364eb7c7240SFrank Wang 	const struct rockchip_usb2phy_port_cfg *port_cfg;
36506565514SFrank Wang 	struct rockchip_usb2phy *rphy;
36606565514SFrank Wang 	struct udevice *udev;
367e475bd5dSRen Jianing 	struct regmap *base;
368eb7c7240SFrank Wang 	int ret;
369eb7c7240SFrank Wang 
3700c0ee602SFrank Wang 	ret = uclass_get_device_by_name(UCLASS_PHY, "usb2-phy", &udev);
37106565514SFrank Wang 	if (ret == -ENODEV) {
37206565514SFrank Wang 		pr_err("%s: get u2phy node failed: %d\n", __func__, ret);
373eb7c7240SFrank Wang 		return;
374eb7c7240SFrank Wang 	}
375eb7c7240SFrank Wang 
37606565514SFrank Wang 	rphy = dev_get_priv(udev);
37706565514SFrank Wang 	base = get_reg_base(rphy);
37806565514SFrank Wang 	port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
379eb7c7240SFrank Wang 
380eb7c7240SFrank Wang 	/* Set the USB-PHY COMMONONN to 1'b0 to ensure USB's clocks */
38106565514SFrank Wang 	property_enable(base, &rphy->phy_cfg->clkout_ctl, false);
382eb7c7240SFrank Wang 
383eb7c7240SFrank Wang 	/* Reset USB-PHY */
384eb7c7240SFrank Wang 	property_enable(base, &port_cfg->phy_sus, true);
385eb7c7240SFrank Wang 	udelay(20);
386eb7c7240SFrank Wang 	property_enable(base, &port_cfg->phy_sus, false);
387eb7c7240SFrank Wang 	mdelay(2);
388eb7c7240SFrank Wang }
389eb7c7240SFrank Wang 
39086df9e88SFrank Wang static struct udevice *rockchip_usb2phy_check_vbus(struct phy *phy)
39186df9e88SFrank Wang {
39286df9e88SFrank Wang 	struct udevice *parent = phy->dev->parent;
39386df9e88SFrank Wang 	struct rockchip_usb2phy *rphy = dev_get_priv(parent);
39486df9e88SFrank Wang 	const struct rockchip_usb2phy_port_cfg *port_cfg;
395e475bd5dSRen Jianing 	struct regmap *base = get_reg_base(rphy);
39686df9e88SFrank Wang 	struct udevice *vbus = NULL;
39786df9e88SFrank Wang 	bool iddig = true;
39886df9e88SFrank Wang 
39986df9e88SFrank Wang 	if (phy->id == USB2PHY_PORT_HOST) {
40086df9e88SFrank Wang 		vbus = rphy->vbus_supply[USB2PHY_PORT_HOST];
40186df9e88SFrank Wang 	} else if (phy->id == USB2PHY_PORT_OTG) {
40286df9e88SFrank Wang 		port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
40386df9e88SFrank Wang 		if (port_cfg->utmi_iddig.offset) {
40486df9e88SFrank Wang 			iddig = property_enabled(base, &port_cfg->utmi_iddig);
40586df9e88SFrank Wang 			if (!iddig)
40686df9e88SFrank Wang 				vbus = rphy->vbus_supply[USB2PHY_PORT_OTG];
40786df9e88SFrank Wang 		}
40886df9e88SFrank Wang 	}
40986df9e88SFrank Wang 
41086df9e88SFrank Wang 	return vbus;
41186df9e88SFrank Wang }
41286df9e88SFrank Wang 
413f0c40dcdSWu Liang feng static int rockchip_usb2phy_init(struct phy *phy)
414f0c40dcdSWu Liang feng {
4159b3cc842SFrank Wang 	struct udevice *parent = phy->dev->parent;
4169b3cc842SFrank Wang 	struct rockchip_usb2phy *rphy = dev_get_priv(parent);
417f0c40dcdSWu Liang feng 	const struct rockchip_usb2phy_port_cfg *port_cfg;
418e475bd5dSRen Jianing 	struct regmap *base = get_reg_base(rphy);
419f0c40dcdSWu Liang feng 
420f0c40dcdSWu Liang feng 	if (phy->id == USB2PHY_PORT_OTG) {
421f0c40dcdSWu Liang feng 		port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
422f0c40dcdSWu Liang feng 	} else if (phy->id == USB2PHY_PORT_HOST) {
423f0c40dcdSWu Liang feng 		port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_HOST];
424f0c40dcdSWu Liang feng 	} else {
425f0c40dcdSWu Liang feng 		dev_err(phy->dev, "phy id %lu not support", phy->id);
426f0c40dcdSWu Liang feng 		return -EINVAL;
427f0c40dcdSWu Liang feng 	}
428f0c40dcdSWu Liang feng 
429f0c40dcdSWu Liang feng 	property_enable(base, &port_cfg->phy_sus, false);
430f0c40dcdSWu Liang feng 
431f0c40dcdSWu Liang feng 	/* waiting for the utmi_clk to become stable */
432f0c40dcdSWu Liang feng 	udelay(2000);
433f0c40dcdSWu Liang feng 
434f0c40dcdSWu Liang feng 	return 0;
435f0c40dcdSWu Liang feng }
436f0c40dcdSWu Liang feng 
437f0c40dcdSWu Liang feng static int rockchip_usb2phy_exit(struct phy *phy)
438f0c40dcdSWu Liang feng {
4399b3cc842SFrank Wang 	struct udevice *parent = phy->dev->parent;
4409b3cc842SFrank Wang 	struct rockchip_usb2phy *rphy = dev_get_priv(parent);
441f0c40dcdSWu Liang feng 	const struct rockchip_usb2phy_port_cfg *port_cfg;
442e475bd5dSRen Jianing 	struct regmap *base = get_reg_base(rphy);
443f0c40dcdSWu Liang feng 
444f0c40dcdSWu Liang feng 	if (phy->id == USB2PHY_PORT_OTG) {
445f0c40dcdSWu Liang feng 		port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
446f0c40dcdSWu Liang feng 	} else if (phy->id == USB2PHY_PORT_HOST) {
447f0c40dcdSWu Liang feng 		port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_HOST];
448f0c40dcdSWu Liang feng 	} else {
449f0c40dcdSWu Liang feng 		dev_err(phy->dev, "phy id %lu not support", phy->id);
450f0c40dcdSWu Liang feng 		return -EINVAL;
451f0c40dcdSWu Liang feng 	}
452f0c40dcdSWu Liang feng 
453f0c40dcdSWu Liang feng 	property_enable(base, &port_cfg->phy_sus, true);
454f0c40dcdSWu Liang feng 
455f0c40dcdSWu Liang feng 	return 0;
456f0c40dcdSWu Liang feng }
457f0c40dcdSWu Liang feng 
45886df9e88SFrank Wang static int rockchip_usb2phy_power_on(struct phy *phy)
45986df9e88SFrank Wang {
46086df9e88SFrank Wang 	struct udevice *vbus = NULL;
46186df9e88SFrank Wang 	int ret;
46286df9e88SFrank Wang 
46386df9e88SFrank Wang 	vbus = rockchip_usb2phy_check_vbus(phy);
46486df9e88SFrank Wang 	if (vbus) {
46586df9e88SFrank Wang 		ret = regulator_set_enable(vbus, true);
46686df9e88SFrank Wang 		if (ret) {
46786df9e88SFrank Wang 			pr_err("%s: Failed to set VBus supply\n", __func__);
46886df9e88SFrank Wang 			return ret;
46986df9e88SFrank Wang 		}
47086df9e88SFrank Wang 	}
47186df9e88SFrank Wang 
47286df9e88SFrank Wang 	return 0;
47386df9e88SFrank Wang }
47486df9e88SFrank Wang 
47586df9e88SFrank Wang static int rockchip_usb2phy_power_off(struct phy *phy)
47686df9e88SFrank Wang {
47786df9e88SFrank Wang 	struct udevice *vbus = NULL;
47886df9e88SFrank Wang 	int ret;
47986df9e88SFrank Wang 
48086df9e88SFrank Wang 	vbus = rockchip_usb2phy_check_vbus(phy);
48186df9e88SFrank Wang 	if (vbus) {
48286df9e88SFrank Wang 		ret = regulator_set_enable(vbus, false);
48386df9e88SFrank Wang 		if (ret) {
48486df9e88SFrank Wang 			pr_err("%s: Failed to set VBus supply\n", __func__);
48586df9e88SFrank Wang 			return ret;
48686df9e88SFrank Wang 		}
48786df9e88SFrank Wang 	}
48886df9e88SFrank Wang 
48986df9e88SFrank Wang 	return 0;
49086df9e88SFrank Wang }
49186df9e88SFrank Wang 
4929b3cc842SFrank Wang static int rockchip_usb2phy_of_xlate(struct phy *phy,
4939b3cc842SFrank Wang 				     struct ofnode_phandle_args *args)
4949b3cc842SFrank Wang {
4959b3cc842SFrank Wang 	const char *dev_name = phy->dev->name;
49686df9e88SFrank Wang 	struct udevice *parent = phy->dev->parent;
49786df9e88SFrank Wang 	struct rockchip_usb2phy *rphy = dev_get_priv(parent);
4989b3cc842SFrank Wang 
4999b3cc842SFrank Wang 	if (!strcasecmp(dev_name, "host-port")) {
5009b3cc842SFrank Wang 		phy->id = USB2PHY_PORT_HOST;
50186df9e88SFrank Wang 		device_get_supply_regulator(phy->dev, "phy-supply",
50286df9e88SFrank Wang 					    &rphy->vbus_supply[USB2PHY_PORT_HOST]);
5039b3cc842SFrank Wang 	} else if (!strcasecmp(dev_name, "otg-port")) {
5049b3cc842SFrank Wang 		phy->id = USB2PHY_PORT_OTG;
50586df9e88SFrank Wang 		device_get_supply_regulator(phy->dev, "phy-supply",
50686df9e88SFrank Wang 					    &rphy->vbus_supply[USB2PHY_PORT_OTG]);
5079b3cc842SFrank Wang 	} else {
5089b3cc842SFrank Wang 		pr_err("%s: invalid dev name\n", __func__);
5099b3cc842SFrank Wang 		return -EINVAL;
5109b3cc842SFrank Wang 	}
5119b3cc842SFrank Wang 
5129b3cc842SFrank Wang 	return 0;
5139b3cc842SFrank Wang }
5149b3cc842SFrank Wang 
5159b3cc842SFrank Wang static int rockchip_usb2phy_bind(struct udevice *dev)
5169b3cc842SFrank Wang {
5179b3cc842SFrank Wang 	struct udevice *child;
5189b3cc842SFrank Wang 	ofnode subnode;
5199b3cc842SFrank Wang 	const char *node_name;
5209b3cc842SFrank Wang 	int ret;
5219b3cc842SFrank Wang 
5229b3cc842SFrank Wang 	dev_for_each_subnode(subnode, dev) {
5239b3cc842SFrank Wang 		if (!ofnode_valid(subnode)) {
5249b3cc842SFrank Wang 			debug("%s: %s subnode not found", __func__, dev->name);
5259b3cc842SFrank Wang 			return -ENXIO;
5269b3cc842SFrank Wang 		}
5279b3cc842SFrank Wang 
5289b3cc842SFrank Wang 		node_name = ofnode_get_name(subnode);
5299b3cc842SFrank Wang 		debug("%s: subnode %s\n", __func__, node_name);
5309b3cc842SFrank Wang 
5319b3cc842SFrank Wang 		ret = device_bind_driver_to_node(dev, "rockchip_usb2phy_port",
5329b3cc842SFrank Wang 						 node_name, subnode, &child);
5339b3cc842SFrank Wang 		if (ret) {
5349b3cc842SFrank Wang 			pr_err("%s: '%s' cannot bind 'rockchip_usb2phy_port'\n",
5359b3cc842SFrank Wang 			       __func__, node_name);
5369b3cc842SFrank Wang 			return ret;
5379b3cc842SFrank Wang 		}
5389b3cc842SFrank Wang 	}
5399b3cc842SFrank Wang 
5409b3cc842SFrank Wang 	return 0;
5419b3cc842SFrank Wang }
5429b3cc842SFrank Wang 
543f0c40dcdSWu Liang feng static int rockchip_usb2phy_probe(struct udevice *dev)
544f0c40dcdSWu Liang feng {
545f0c40dcdSWu Liang feng 	const struct rockchip_usb2phy_cfg *phy_cfgs;
546c86f0a42SFrank Wang 	struct rockchip_usb2phy *rphy = dev_get_priv(dev);
547c86f0a42SFrank Wang 	struct udevice *parent = dev->parent;
548e475bd5dSRen Jianing 	struct udevice *syscon;
549e475bd5dSRen Jianing 	struct resource res;
550f0c40dcdSWu Liang feng 	u32 reg, index;
551e475bd5dSRen Jianing 	int ret;
552f0c40dcdSWu Liang feng 
553c86f0a42SFrank Wang 	if (!strncmp(parent->name, "root_driver", 11) &&
554e475bd5dSRen Jianing 	    dev_read_bool(dev, "rockchip,grf")) {
555e475bd5dSRen Jianing 		ret = uclass_get_device_by_phandle(UCLASS_SYSCON, dev,
556e475bd5dSRen Jianing 						   "rockchip,grf", &syscon);
557e475bd5dSRen Jianing 		if (ret) {
558e475bd5dSRen Jianing 			dev_err(dev, "get syscon grf failed\n");
559e475bd5dSRen Jianing 			return ret;
560e475bd5dSRen Jianing 		}
561e475bd5dSRen Jianing 
562e475bd5dSRen Jianing 		rphy->grf_base = syscon_get_regmap(syscon);
563e475bd5dSRen Jianing 	} else {
564e475bd5dSRen Jianing 		rphy->grf_base = syscon_get_regmap(parent);
565e475bd5dSRen Jianing 	}
566f0c40dcdSWu Liang feng 
567f0c40dcdSWu Liang feng 	if (rphy->grf_base <= 0) {
568e475bd5dSRen Jianing 		dev_err(dev, "get syscon grf regmap failed\n");
569f0c40dcdSWu Liang feng 		return -EINVAL;
570f0c40dcdSWu Liang feng 	}
571f0c40dcdSWu Liang feng 
572c86f0a42SFrank Wang 	if (dev_read_bool(dev, "rockchip,usbgrf")) {
573e475bd5dSRen Jianing 		ret = uclass_get_device_by_phandle(UCLASS_SYSCON, dev,
574e475bd5dSRen Jianing 						   "rockchip,usbgrf", &syscon);
575e475bd5dSRen Jianing 		if (ret) {
576f0c40dcdSWu Liang feng 			dev_err(dev, "get syscon usbgrf failed\n");
577e475bd5dSRen Jianing 			return ret;
578e475bd5dSRen Jianing 		}
579e475bd5dSRen Jianing 
580e475bd5dSRen Jianing 		rphy->usbgrf_base = syscon_get_regmap(syscon);
581e475bd5dSRen Jianing 		if (rphy->usbgrf_base <= 0) {
582e475bd5dSRen Jianing 			dev_err(dev, "get syscon usbgrf regmap failed\n");
583f0c40dcdSWu Liang feng 			return -EINVAL;
584f0c40dcdSWu Liang feng 		}
585f0c40dcdSWu Liang feng 	} else {
586f0c40dcdSWu Liang feng 		rphy->usbgrf_base = NULL;
587f0c40dcdSWu Liang feng 	}
588f0c40dcdSWu Liang feng 
589e475bd5dSRen Jianing 	if (!strncmp(parent->name, "root_driver", 11)) {
590e475bd5dSRen Jianing 		ret = dev_read_resource(dev, 0, &res);
591e475bd5dSRen Jianing 		reg = res.start;
592e475bd5dSRen Jianing 	} else {
593e475bd5dSRen Jianing 		ret = ofnode_read_u32(dev_ofnode(dev), "reg", &reg);
594e475bd5dSRen Jianing 	}
595e475bd5dSRen Jianing 
596e475bd5dSRen Jianing 	if (ret) {
597c86f0a42SFrank Wang 		dev_err(dev, "could not read reg\n");
598c86f0a42SFrank Wang 		return -EINVAL;
599c86f0a42SFrank Wang 	}
600c86f0a42SFrank Wang 
601f0c40dcdSWu Liang feng 	phy_cfgs =
602f0c40dcdSWu Liang feng 		(const struct rockchip_usb2phy_cfg *)dev_get_driver_data(dev);
603f0c40dcdSWu Liang feng 	if (!phy_cfgs) {
604f0c40dcdSWu Liang feng 		dev_err(dev, "unable to get phy_cfgs\n");
605f0c40dcdSWu Liang feng 		return -EINVAL;
606f0c40dcdSWu Liang feng 	}
607f0c40dcdSWu Liang feng 
608f0c40dcdSWu Liang feng 	/* find out a proper config which can be matched with dt. */
609f0c40dcdSWu Liang feng 	index = 0;
610f0c40dcdSWu Liang feng 	while (phy_cfgs[index].reg) {
611f0c40dcdSWu Liang feng 		if (phy_cfgs[index].reg == reg) {
612f0c40dcdSWu Liang feng 			rphy->phy_cfg = &phy_cfgs[index];
613f0c40dcdSWu Liang feng 			break;
614f0c40dcdSWu Liang feng 		}
615f0c40dcdSWu Liang feng 		++index;
616f0c40dcdSWu Liang feng 	}
617f0c40dcdSWu Liang feng 
618f0c40dcdSWu Liang feng 	if (!rphy->phy_cfg) {
619f0c40dcdSWu Liang feng 		dev_err(dev, "no phy-config can be matched\n");
620f0c40dcdSWu Liang feng 		return -EINVAL;
621f0c40dcdSWu Liang feng 	}
622f0c40dcdSWu Liang feng 
623a636a6d7SWilliam Wu 	if (rphy->phy_cfg->phy_tuning)
624a636a6d7SWilliam Wu 		rphy->phy_cfg->phy_tuning(rphy);
625a636a6d7SWilliam Wu 
626f0c40dcdSWu Liang feng 	return 0;
627f0c40dcdSWu Liang feng }
628f0c40dcdSWu Liang feng 
629a636a6d7SWilliam Wu static int rk322x_usb2phy_tuning(struct rockchip_usb2phy *rphy)
630a636a6d7SWilliam Wu {
631e475bd5dSRen Jianing 	struct regmap *base = get_reg_base(rphy);
632a636a6d7SWilliam Wu 	int ret = 0;
633a636a6d7SWilliam Wu 
634a636a6d7SWilliam Wu 	/* Open pre-emphasize in non-chirp state for PHY0 otg port */
635a636a6d7SWilliam Wu 	if (rphy->phy_cfg->reg == 0x760)
636e475bd5dSRen Jianing 		ret = regmap_write(base, 0x76c, 0x00070004);
637a636a6d7SWilliam Wu 
638a636a6d7SWilliam Wu 	return ret;
639a636a6d7SWilliam Wu }
640a636a6d7SWilliam Wu 
641f0c40dcdSWu Liang feng static struct phy_ops rockchip_usb2phy_ops = {
642f0c40dcdSWu Liang feng 	.init = rockchip_usb2phy_init,
643f0c40dcdSWu Liang feng 	.exit = rockchip_usb2phy_exit,
64486df9e88SFrank Wang 	.power_on = rockchip_usb2phy_power_on,
64586df9e88SFrank Wang 	.power_off = rockchip_usb2phy_power_off,
6469b3cc842SFrank Wang 	.of_xlate = rockchip_usb2phy_of_xlate,
647f0c40dcdSWu Liang feng };
648f0c40dcdSWu Liang feng 
649b31aa7beSWilliam Wu static const struct rockchip_usb2phy_cfg rk1808_phy_cfgs[] = {
650b31aa7beSWilliam Wu 	{
651b31aa7beSWilliam Wu 		.reg = 0x100,
652b31aa7beSWilliam Wu 		.num_ports	= 2,
653b31aa7beSWilliam Wu 		.clkout_ctl	= { 0x108, 4, 4, 1, 0 },
654b31aa7beSWilliam Wu 		.port_cfgs	= {
655b31aa7beSWilliam Wu 			[USB2PHY_PORT_OTG] = {
656b31aa7beSWilliam Wu 				.phy_sus	= { 0x0100, 8, 0, 0, 0x1d1 },
657b31aa7beSWilliam Wu 				.bvalid_det_en	= { 0x0110, 2, 2, 0, 1 },
658b31aa7beSWilliam Wu 				.bvalid_det_st	= { 0x0114, 2, 2, 0, 1 },
659b31aa7beSWilliam Wu 				.bvalid_det_clr = { 0x0118, 2, 2, 0, 1 },
660b31aa7beSWilliam Wu 				.iddig_output	= { 0x0100, 10, 10, 0, 1 },
661b31aa7beSWilliam Wu 				.iddig_en	= { 0x0100, 9, 9, 0, 1 },
662b31aa7beSWilliam Wu 				.idfall_det_en	= { 0x0110, 5, 5, 0, 1 },
663b31aa7beSWilliam Wu 				.idfall_det_st	= { 0x0114, 5, 5, 0, 1 },
664b31aa7beSWilliam Wu 				.idfall_det_clr = { 0x0118, 5, 5, 0, 1 },
665b31aa7beSWilliam Wu 				.idrise_det_en	= { 0x0110, 4, 4, 0, 1 },
666b31aa7beSWilliam Wu 				.idrise_det_st	= { 0x0114, 4, 4, 0, 1 },
667b31aa7beSWilliam Wu 				.idrise_det_clr = { 0x0118, 4, 4, 0, 1 },
668b31aa7beSWilliam Wu 				.ls_det_en	= { 0x0110, 0, 0, 0, 1 },
669b31aa7beSWilliam Wu 				.ls_det_st	= { 0x0114, 0, 0, 0, 1 },
670b31aa7beSWilliam Wu 				.ls_det_clr	= { 0x0118, 0, 0, 0, 1 },
671b31aa7beSWilliam Wu 				.utmi_avalid	= { 0x0120, 10, 10, 0, 1 },
672b31aa7beSWilliam Wu 				.utmi_bvalid	= { 0x0120, 9, 9, 0, 1 },
673b31aa7beSWilliam Wu 				.utmi_iddig	= { 0x0120, 6, 6, 0, 1 },
674b31aa7beSWilliam Wu 				.utmi_ls	= { 0x0120, 5, 4, 0, 1 },
675b31aa7beSWilliam Wu 				.vbus_det_en	= { 0x001c, 15, 15, 1, 0 },
676b31aa7beSWilliam Wu 			},
677b31aa7beSWilliam Wu 			[USB2PHY_PORT_HOST] = {
678b31aa7beSWilliam Wu 				.phy_sus	= { 0x104, 8, 0, 0, 0x1d1 },
679b31aa7beSWilliam Wu 				.ls_det_en	= { 0x110, 1, 1, 0, 1 },
680b31aa7beSWilliam Wu 				.ls_det_st	= { 0x114, 1, 1, 0, 1 },
681b31aa7beSWilliam Wu 				.ls_det_clr	= { 0x118, 1, 1, 0, 1 },
682b31aa7beSWilliam Wu 				.utmi_ls	= { 0x120, 17, 16, 0, 1 },
683b31aa7beSWilliam Wu 				.utmi_hstdet	= { 0x120, 19, 19, 0, 1 }
684b31aa7beSWilliam Wu 			}
685b31aa7beSWilliam Wu 		},
686b31aa7beSWilliam Wu 		.chg_det = {
687b31aa7beSWilliam Wu 			.opmode		= { 0x0100, 3, 0, 5, 1 },
688b31aa7beSWilliam Wu 			.cp_det		= { 0x0120, 24, 24, 0, 1 },
689b31aa7beSWilliam Wu 			.dcp_det	= { 0x0120, 23, 23, 0, 1 },
690b31aa7beSWilliam Wu 			.dp_det		= { 0x0120, 25, 25, 0, 1 },
691b31aa7beSWilliam Wu 			.idm_sink_en	= { 0x0108, 8, 8, 0, 1 },
692b31aa7beSWilliam Wu 			.idp_sink_en	= { 0x0108, 7, 7, 0, 1 },
693b31aa7beSWilliam Wu 			.idp_src_en	= { 0x0108, 9, 9, 0, 1 },
694b31aa7beSWilliam Wu 			.rdm_pdwn_en	= { 0x0108, 10, 10, 0, 1 },
695b31aa7beSWilliam Wu 			.vdm_src_en	= { 0x0108, 12, 12, 0, 1 },
696b31aa7beSWilliam Wu 			.vdp_src_en	= { 0x0108, 11, 11, 0, 1 },
697b31aa7beSWilliam Wu 		},
698b31aa7beSWilliam Wu 	},
699b31aa7beSWilliam Wu 	{ /* sentinel */ }
700b31aa7beSWilliam Wu };
701b31aa7beSWilliam Wu 
702f0c40dcdSWu Liang feng static const struct rockchip_usb2phy_cfg rk312x_phy_cfgs[] = {
703f0c40dcdSWu Liang feng 	{
704f0c40dcdSWu Liang feng 		.reg = 0x17c,
705f0c40dcdSWu Liang feng 		.num_ports	= 2,
706f0c40dcdSWu Liang feng 		.clkout_ctl	= { 0x0190, 15, 15, 1, 0 },
707f0c40dcdSWu Liang feng 		.port_cfgs	= {
708f0c40dcdSWu Liang feng 			[USB2PHY_PORT_OTG] = {
709f0c40dcdSWu Liang feng 				.phy_sus	= { 0x017c, 8, 0, 0, 0x1d1 },
710f0c40dcdSWu Liang feng 				.bvalid_det_en	= { 0x017c, 14, 14, 0, 1 },
711f0c40dcdSWu Liang feng 				.bvalid_det_st	= { 0x017c, 15, 15, 0, 1 },
712f0c40dcdSWu Liang feng 				.bvalid_det_clr	= { 0x017c, 15, 15, 0, 1 },
713f0c40dcdSWu Liang feng 				.iddig_output	= { 0x017c, 10, 10, 0, 1 },
714f0c40dcdSWu Liang feng 				.iddig_en	= { 0x017c, 9, 9, 0, 1 },
715f0c40dcdSWu Liang feng 				.idfall_det_en  = { 0x01a0, 2, 2, 0, 1 },
716f0c40dcdSWu Liang feng 				.idfall_det_st  = { 0x01a0, 3, 3, 0, 1 },
717f0c40dcdSWu Liang feng 				.idfall_det_clr = { 0x01a0, 3, 3, 0, 1 },
718f0c40dcdSWu Liang feng 				.idrise_det_en  = { 0x01a0, 0, 0, 0, 1 },
719f0c40dcdSWu Liang feng 				.idrise_det_st  = { 0x01a0, 1, 1, 0, 1 },
720f0c40dcdSWu Liang feng 				.idrise_det_clr = { 0x01a0, 1, 1, 0, 1 },
721f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x017c, 12, 12, 0, 1 },
722f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x017c, 13, 13, 0, 1 },
723f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x017c, 13, 13, 0, 1 },
724f0c40dcdSWu Liang feng 				.utmi_bvalid	= { 0x014c, 5, 5, 0, 1 },
725f0c40dcdSWu Liang feng 				.utmi_iddig	= { 0x014c, 8, 8, 0, 1 },
726f0c40dcdSWu Liang feng 				.utmi_ls	= { 0x014c, 7, 6, 0, 1 },
727f0c40dcdSWu Liang feng 			},
728f0c40dcdSWu Liang feng 			[USB2PHY_PORT_HOST] = {
729f0c40dcdSWu Liang feng 				.phy_sus	= { 0x0194, 8, 0, 0, 0x1d1 },
730f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x0194, 14, 14, 0, 1 },
731f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x0194, 15, 15, 0, 1 },
732f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x0194, 15, 15, 0, 1 }
733f0c40dcdSWu Liang feng 			}
734f0c40dcdSWu Liang feng 		},
735f0c40dcdSWu Liang feng 		.chg_det = {
736f0c40dcdSWu Liang feng 			.opmode		= { 0x017c, 3, 0, 5, 1 },
737f0c40dcdSWu Liang feng 			.cp_det		= { 0x02c0, 6, 6, 0, 1 },
738f0c40dcdSWu Liang feng 			.dcp_det	= { 0x02c0, 5, 5, 0, 1 },
739f0c40dcdSWu Liang feng 			.dp_det		= { 0x02c0, 7, 7, 0, 1 },
740f0c40dcdSWu Liang feng 			.idm_sink_en	= { 0x0184, 8, 8, 0, 1 },
741f0c40dcdSWu Liang feng 			.idp_sink_en	= { 0x0184, 7, 7, 0, 1 },
742f0c40dcdSWu Liang feng 			.idp_src_en	= { 0x0184, 9, 9, 0, 1 },
743f0c40dcdSWu Liang feng 			.rdm_pdwn_en	= { 0x0184, 10, 10, 0, 1 },
744f0c40dcdSWu Liang feng 			.vdm_src_en	= { 0x0184, 12, 12, 0, 1 },
745f0c40dcdSWu Liang feng 			.vdp_src_en	= { 0x0184, 11, 11, 0, 1 },
746f0c40dcdSWu Liang feng 		},
747f0c40dcdSWu Liang feng 	},
748f0c40dcdSWu Liang feng 	{ /* sentinel */ }
749f0c40dcdSWu Liang feng };
750f0c40dcdSWu Liang feng 
751a636a6d7SWilliam Wu static const struct rockchip_usb2phy_cfg rk322x_phy_cfgs[] = {
752a636a6d7SWilliam Wu 	{
753a636a6d7SWilliam Wu 		.reg = 0x760,
754a636a6d7SWilliam Wu 		.num_ports	= 2,
755a636a6d7SWilliam Wu 		.phy_tuning	= rk322x_usb2phy_tuning,
756a636a6d7SWilliam Wu 		.clkout_ctl	= { 0x0768, 4, 4, 1, 0 },
757a636a6d7SWilliam Wu 		.port_cfgs	= {
758a636a6d7SWilliam Wu 			[USB2PHY_PORT_OTG] = {
759a636a6d7SWilliam Wu 				.phy_sus	= { 0x0760, 8, 0, 0, 0x1d1 },
760a636a6d7SWilliam Wu 				.bvalid_det_en	= { 0x0680, 3, 3, 0, 1 },
761a636a6d7SWilliam Wu 				.bvalid_det_st	= { 0x0690, 3, 3, 0, 1 },
762a636a6d7SWilliam Wu 				.bvalid_det_clr	= { 0x06a0, 3, 3, 0, 1 },
763a636a6d7SWilliam Wu 				.iddig_output	= { 0x0760, 10, 10, 0, 1 },
764a636a6d7SWilliam Wu 				.iddig_en	= { 0x0760, 9, 9, 0, 1 },
765a636a6d7SWilliam Wu 				.idfall_det_en	= { 0x0680, 6, 6, 0, 1 },
766a636a6d7SWilliam Wu 				.idfall_det_st	= { 0x0690, 6, 6, 0, 1 },
767a636a6d7SWilliam Wu 				.idfall_det_clr	= { 0x06a0, 6, 6, 0, 1 },
768a636a6d7SWilliam Wu 				.idrise_det_en	= { 0x0680, 5, 5, 0, 1 },
769a636a6d7SWilliam Wu 				.idrise_det_st	= { 0x0690, 5, 5, 0, 1 },
770a636a6d7SWilliam Wu 				.idrise_det_clr	= { 0x06a0, 5, 5, 0, 1 },
771a636a6d7SWilliam Wu 				.ls_det_en	= { 0x0680, 2, 2, 0, 1 },
772a636a6d7SWilliam Wu 				.ls_det_st	= { 0x0690, 2, 2, 0, 1 },
773a636a6d7SWilliam Wu 				.ls_det_clr	= { 0x06a0, 2, 2, 0, 1 },
774a636a6d7SWilliam Wu 				.utmi_bvalid	= { 0x0480, 4, 4, 0, 1 },
775a636a6d7SWilliam Wu 				.utmi_iddig	= { 0x0480, 1, 1, 0, 1 },
776a636a6d7SWilliam Wu 				.utmi_ls	= { 0x0480, 3, 2, 0, 1 },
777a636a6d7SWilliam Wu 				.vbus_det_en	= { 0x0788, 15, 15, 1, 0 },
778a636a6d7SWilliam Wu 			},
779a636a6d7SWilliam Wu 			[USB2PHY_PORT_HOST] = {
780a636a6d7SWilliam Wu 				.phy_sus	= { 0x0764, 8, 0, 0, 0x1d1 },
781a636a6d7SWilliam Wu 				.ls_det_en	= { 0x0680, 4, 4, 0, 1 },
782a636a6d7SWilliam Wu 				.ls_det_st	= { 0x0690, 4, 4, 0, 1 },
783a636a6d7SWilliam Wu 				.ls_det_clr	= { 0x06a0, 4, 4, 0, 1 }
784a636a6d7SWilliam Wu 			}
785a636a6d7SWilliam Wu 		},
786a636a6d7SWilliam Wu 		.chg_det = {
787a636a6d7SWilliam Wu 			.opmode		= { 0x0760, 3, 0, 5, 1 },
788a636a6d7SWilliam Wu 			.cp_det		= { 0x0884, 4, 4, 0, 1 },
789a636a6d7SWilliam Wu 			.dcp_det	= { 0x0884, 3, 3, 0, 1 },
790a636a6d7SWilliam Wu 			.dp_det		= { 0x0884, 5, 5, 0, 1 },
791a636a6d7SWilliam Wu 			.idm_sink_en	= { 0x0768, 8, 8, 0, 1 },
792a636a6d7SWilliam Wu 			.idp_sink_en	= { 0x0768, 7, 7, 0, 1 },
793a636a6d7SWilliam Wu 			.idp_src_en	= { 0x0768, 9, 9, 0, 1 },
794a636a6d7SWilliam Wu 			.rdm_pdwn_en	= { 0x0768, 10, 10, 0, 1 },
795a636a6d7SWilliam Wu 			.vdm_src_en	= { 0x0768, 12, 12, 0, 1 },
796a636a6d7SWilliam Wu 			.vdp_src_en	= { 0x0768, 11, 11, 0, 1 },
797a636a6d7SWilliam Wu 		},
798a636a6d7SWilliam Wu 	},
799a636a6d7SWilliam Wu 	{
800a636a6d7SWilliam Wu 		.reg = 0x800,
801a636a6d7SWilliam Wu 		.num_ports	= 2,
802a636a6d7SWilliam Wu 		.clkout_ctl	= { 0x0808, 4, 4, 1, 0 },
803a636a6d7SWilliam Wu 		.port_cfgs	= {
804a636a6d7SWilliam Wu 			[USB2PHY_PORT_OTG] = {
805a636a6d7SWilliam Wu 				.phy_sus	= { 0x804, 8, 0, 0, 0x1d1 },
806a636a6d7SWilliam Wu 				.ls_det_en	= { 0x0684, 1, 1, 0, 1 },
807a636a6d7SWilliam Wu 				.ls_det_st	= { 0x0694, 1, 1, 0, 1 },
808a636a6d7SWilliam Wu 				.ls_det_clr	= { 0x06a4, 1, 1, 0, 1 }
809a636a6d7SWilliam Wu 			},
810a636a6d7SWilliam Wu 			[USB2PHY_PORT_HOST] = {
811a636a6d7SWilliam Wu 				.phy_sus	= { 0x800, 8, 0, 0, 0x1d1 },
812a636a6d7SWilliam Wu 				.ls_det_en	= { 0x0684, 0, 0, 0, 1 },
813a636a6d7SWilliam Wu 				.ls_det_st	= { 0x0694, 0, 0, 0, 1 },
814a636a6d7SWilliam Wu 				.ls_det_clr	= { 0x06a4, 0, 0, 0, 1 }
815a636a6d7SWilliam Wu 			}
816a636a6d7SWilliam Wu 		},
817a636a6d7SWilliam Wu 	},
818a636a6d7SWilliam Wu 	{ /* sentinel */ }
819a636a6d7SWilliam Wu };
820a636a6d7SWilliam Wu 
821f0c40dcdSWu Liang feng static const struct rockchip_usb2phy_cfg rk3328_phy_cfgs[] = {
822f0c40dcdSWu Liang feng 	{
823f0c40dcdSWu Liang feng 		.reg = 0x100,
824f0c40dcdSWu Liang feng 		.num_ports	= 2,
825f0c40dcdSWu Liang feng 		.clkout_ctl	= { 0x108, 4, 4, 1, 0 },
826f0c40dcdSWu Liang feng 		.port_cfgs	= {
827f0c40dcdSWu Liang feng 			[USB2PHY_PORT_OTG] = {
828f0c40dcdSWu Liang feng 				.phy_sus	= { 0x0100, 8, 0, 0, 0x1d1 },
829f0c40dcdSWu Liang feng 				.bvalid_det_en	= { 0x0110, 2, 2, 0, 1 },
830f0c40dcdSWu Liang feng 				.bvalid_det_st	= { 0x0114, 2, 2, 0, 1 },
831f0c40dcdSWu Liang feng 				.bvalid_det_clr = { 0x0118, 2, 2, 0, 1 },
832f0c40dcdSWu Liang feng 				.iddig_output	= { 0x0100, 10, 10, 0, 1 },
833f0c40dcdSWu Liang feng 				.iddig_en	= { 0x0100, 9, 9, 0, 1 },
834f0c40dcdSWu Liang feng 				.idfall_det_en	= { 0x0110, 5, 5, 0, 1 },
835f0c40dcdSWu Liang feng 				.idfall_det_st	= { 0x0114, 5, 5, 0, 1 },
836f0c40dcdSWu Liang feng 				.idfall_det_clr = { 0x0118, 5, 5, 0, 1 },
837f0c40dcdSWu Liang feng 				.idrise_det_en	= { 0x0110, 4, 4, 0, 1 },
838f0c40dcdSWu Liang feng 				.idrise_det_st	= { 0x0114, 4, 4, 0, 1 },
839f0c40dcdSWu Liang feng 				.idrise_det_clr = { 0x0118, 4, 4, 0, 1 },
840f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x0110, 0, 0, 0, 1 },
841f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x0114, 0, 0, 0, 1 },
842f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x0118, 0, 0, 0, 1 },
843f0c40dcdSWu Liang feng 				.utmi_avalid	= { 0x0120, 10, 10, 0, 1 },
844f0c40dcdSWu Liang feng 				.utmi_bvalid	= { 0x0120, 9, 9, 0, 1 },
845f0c40dcdSWu Liang feng 				.utmi_iddig	= { 0x0120, 6, 6, 0, 1 },
846f0c40dcdSWu Liang feng 				.utmi_ls	= { 0x0120, 5, 4, 0, 1 },
847f0c40dcdSWu Liang feng 				.vbus_det_en	= { 0x001c, 15, 15, 1, 0 },
848f0c40dcdSWu Liang feng 			},
849f0c40dcdSWu Liang feng 			[USB2PHY_PORT_HOST] = {
850f0c40dcdSWu Liang feng 				.phy_sus	= { 0x104, 8, 0, 0, 0x1d1 },
851f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x110, 1, 1, 0, 1 },
852f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x114, 1, 1, 0, 1 },
853f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x118, 1, 1, 0, 1 },
854f0c40dcdSWu Liang feng 				.utmi_ls	= { 0x120, 17, 16, 0, 1 },
855f0c40dcdSWu Liang feng 				.utmi_hstdet	= { 0x120, 19, 19, 0, 1 }
856f0c40dcdSWu Liang feng 			}
857f0c40dcdSWu Liang feng 		},
858f0c40dcdSWu Liang feng 		.chg_det = {
859f0c40dcdSWu Liang feng 			.opmode		= { 0x0100, 3, 0, 5, 1 },
860f0c40dcdSWu Liang feng 			.cp_det		= { 0x0120, 24, 24, 0, 1 },
861f0c40dcdSWu Liang feng 			.dcp_det	= { 0x0120, 23, 23, 0, 1 },
862f0c40dcdSWu Liang feng 			.dp_det		= { 0x0120, 25, 25, 0, 1 },
863f0c40dcdSWu Liang feng 			.idm_sink_en	= { 0x0108, 8, 8, 0, 1 },
864f0c40dcdSWu Liang feng 			.idp_sink_en	= { 0x0108, 7, 7, 0, 1 },
865f0c40dcdSWu Liang feng 			.idp_src_en	= { 0x0108, 9, 9, 0, 1 },
866f0c40dcdSWu Liang feng 			.rdm_pdwn_en	= { 0x0108, 10, 10, 0, 1 },
867f0c40dcdSWu Liang feng 			.vdm_src_en	= { 0x0108, 12, 12, 0, 1 },
868f0c40dcdSWu Liang feng 			.vdp_src_en	= { 0x0108, 11, 11, 0, 1 },
869f0c40dcdSWu Liang feng 		},
870f0c40dcdSWu Liang feng 	},
871f0c40dcdSWu Liang feng 	{ /* sentinel */ }
872f0c40dcdSWu Liang feng };
873f0c40dcdSWu Liang feng 
8742d39b251SWilliam Wu static const struct rockchip_usb2phy_cfg rk3368_phy_cfgs[] = {
8752d39b251SWilliam Wu 	{
8762d39b251SWilliam Wu 		.reg = 0x700,
8772d39b251SWilliam Wu 		.num_ports	= 2,
8782d39b251SWilliam Wu 		.clkout_ctl	= { 0x0724, 15, 15, 1, 0 },
8792d39b251SWilliam Wu 		.port_cfgs	= {
8802d39b251SWilliam Wu 			[USB2PHY_PORT_OTG] = {
8812d39b251SWilliam Wu 				.phy_sus	= { 0x0700, 8, 0, 0, 0x1d1 },
8822d39b251SWilliam Wu 				.bvalid_det_en	= { 0x0680, 3, 3, 0, 1 },
8832d39b251SWilliam Wu 				.bvalid_det_st	= { 0x0690, 3, 3, 0, 1 },
8842d39b251SWilliam Wu 				.bvalid_det_clr = { 0x06a0, 3, 3, 0, 1 },
8852d39b251SWilliam Wu 				.ls_det_en	= { 0x0680, 2, 2, 0, 1 },
8862d39b251SWilliam Wu 				.ls_det_st	= { 0x0690, 2, 2, 0, 1 },
8872d39b251SWilliam Wu 				.ls_det_clr	= { 0x06a0, 2, 2, 0, 1 },
8882d39b251SWilliam Wu 				.utmi_bvalid	= { 0x04bc, 23, 23, 0, 1 },
8892d39b251SWilliam Wu 				.utmi_ls	= { 0x04bc, 25, 24, 0, 1 },
8902d39b251SWilliam Wu 			},
8912d39b251SWilliam Wu 			[USB2PHY_PORT_HOST] = {
8922d39b251SWilliam Wu 				.phy_sus	= { 0x0728, 8, 0, 0, 0x1d1 },
8932d39b251SWilliam Wu 				.ls_det_en	= { 0x0680, 4, 4, 0, 1 },
8942d39b251SWilliam Wu 				.ls_det_st	= { 0x0690, 4, 4, 0, 1 },
8952d39b251SWilliam Wu 				.ls_det_clr	= { 0x06a0, 4, 4, 0, 1 }
8962d39b251SWilliam Wu 			}
8972d39b251SWilliam Wu 		},
8982d39b251SWilliam Wu 		.chg_det = {
8992d39b251SWilliam Wu 			.opmode		= { 0x0700, 3, 0, 5, 1 },
9002d39b251SWilliam Wu 			.cp_det		= { 0x04b8, 30, 30, 0, 1 },
9012d39b251SWilliam Wu 			.dcp_det	= { 0x04b8, 29, 29, 0, 1 },
9022d39b251SWilliam Wu 			.dp_det		= { 0x04b8, 31, 31, 0, 1 },
9032d39b251SWilliam Wu 			.idm_sink_en	= { 0x0718, 8, 8, 0, 1 },
9042d39b251SWilliam Wu 			.idp_sink_en	= { 0x0718, 7, 7, 0, 1 },
9052d39b251SWilliam Wu 			.idp_src_en	= { 0x0718, 9, 9, 0, 1 },
9062d39b251SWilliam Wu 			.rdm_pdwn_en	= { 0x0718, 10, 10, 0, 1 },
9072d39b251SWilliam Wu 			.vdm_src_en	= { 0x0718, 12, 12, 0, 1 },
9082d39b251SWilliam Wu 			.vdp_src_en	= { 0x0718, 11, 11, 0, 1 },
9092d39b251SWilliam Wu 		},
9102d39b251SWilliam Wu 	},
9112d39b251SWilliam Wu 	{ /* sentinel */ }
9122d39b251SWilliam Wu };
9132d39b251SWilliam Wu 
91484f12a43SWilliam Wu static const struct rockchip_usb2phy_cfg rk3399_phy_cfgs[] = {
91584f12a43SWilliam Wu 	{
91684f12a43SWilliam Wu 		.reg		= 0xe450,
91784f12a43SWilliam Wu 		.num_ports	= 2,
91884f12a43SWilliam Wu 		.clkout_ctl	= { 0xe450, 4, 4, 1, 0 },
91984f12a43SWilliam Wu 		.port_cfgs	= {
92084f12a43SWilliam Wu 			[USB2PHY_PORT_OTG] = {
92184f12a43SWilliam Wu 				.phy_sus = { 0xe454, 8, 0, 0x052, 0x1d1 },
92284f12a43SWilliam Wu 				.bvalid_det_en	= { 0xe3c0, 3, 3, 0, 1 },
92384f12a43SWilliam Wu 				.bvalid_det_st	= { 0xe3e0, 3, 3, 0, 1 },
92484f12a43SWilliam Wu 				.bvalid_det_clr	= { 0xe3d0, 3, 3, 0, 1 },
92584f12a43SWilliam Wu 				.idfall_det_en	= { 0xe3c0, 5, 5, 0, 1 },
92684f12a43SWilliam Wu 				.idfall_det_st	= { 0xe3e0, 5, 5, 0, 1 },
92784f12a43SWilliam Wu 				.idfall_det_clr	= { 0xe3d0, 5, 5, 0, 1 },
92884f12a43SWilliam Wu 				.idrise_det_en	= { 0xe3c0, 4, 4, 0, 1 },
92984f12a43SWilliam Wu 				.idrise_det_st	= { 0xe3e0, 4, 4, 0, 1 },
93084f12a43SWilliam Wu 				.idrise_det_clr	= { 0xe3d0, 4, 4, 0, 1 },
93184f12a43SWilliam Wu 				.ls_det_en	= { 0xe3c0, 2, 2, 0, 1 },
93284f12a43SWilliam Wu 				.ls_det_st	= { 0xe3e0, 2, 2, 0, 1 },
93384f12a43SWilliam Wu 				.ls_det_clr	= { 0xe3d0, 2, 2, 0, 1 },
93484f12a43SWilliam Wu 				.utmi_avalid	= { 0xe2ac, 7, 7, 0, 1 },
93584f12a43SWilliam Wu 				.utmi_bvalid	= { 0xe2ac, 12, 12, 0, 1 },
93684f12a43SWilliam Wu 				.utmi_iddig	= { 0xe2ac, 8, 8, 0, 1 },
93784f12a43SWilliam Wu 				.utmi_ls	= { 0xe2ac, 14, 13, 0, 1 },
93884f12a43SWilliam Wu 				.vbus_det_en    = { 0x449c, 15, 15, 1, 0 },
93984f12a43SWilliam Wu 			},
94084f12a43SWilliam Wu 			[USB2PHY_PORT_HOST] = {
94184f12a43SWilliam Wu 				.phy_sus	= { 0xe458, 1, 0, 0x2, 0x1 },
94284f12a43SWilliam Wu 				.ls_det_en	= { 0xe3c0, 6, 6, 0, 1 },
94384f12a43SWilliam Wu 				.ls_det_st	= { 0xe3e0, 6, 6, 0, 1 },
94484f12a43SWilliam Wu 				.ls_det_clr	= { 0xe3d0, 6, 6, 0, 1 },
94584f12a43SWilliam Wu 				.utmi_ls	= { 0xe2ac, 22, 21, 0, 1 },
94684f12a43SWilliam Wu 				.utmi_hstdet	= { 0xe2ac, 23, 23, 0, 1 }
94784f12a43SWilliam Wu 			}
94884f12a43SWilliam Wu 		},
94984f12a43SWilliam Wu 		.chg_det = {
95084f12a43SWilliam Wu 			.opmode		= { 0xe454, 3, 0, 5, 1 },
95184f12a43SWilliam Wu 			.cp_det		= { 0xe2ac, 2, 2, 0, 1 },
95284f12a43SWilliam Wu 			.dcp_det	= { 0xe2ac, 1, 1, 0, 1 },
95384f12a43SWilliam Wu 			.dp_det		= { 0xe2ac, 0, 0, 0, 1 },
95484f12a43SWilliam Wu 			.idm_sink_en	= { 0xe450, 8, 8, 0, 1 },
95584f12a43SWilliam Wu 			.idp_sink_en	= { 0xe450, 7, 7, 0, 1 },
95684f12a43SWilliam Wu 			.idp_src_en	= { 0xe450, 9, 9, 0, 1 },
95784f12a43SWilliam Wu 			.rdm_pdwn_en	= { 0xe450, 10, 10, 0, 1 },
95884f12a43SWilliam Wu 			.vdm_src_en	= { 0xe450, 12, 12, 0, 1 },
95984f12a43SWilliam Wu 			.vdp_src_en	= { 0xe450, 11, 11, 0, 1 },
96084f12a43SWilliam Wu 		},
96184f12a43SWilliam Wu 	},
96284f12a43SWilliam Wu 	{
96384f12a43SWilliam Wu 		.reg		= 0xe460,
96484f12a43SWilliam Wu 		.num_ports	= 2,
96584f12a43SWilliam Wu 		.clkout_ctl	= { 0xe460, 4, 4, 1, 0 },
96684f12a43SWilliam Wu 		.port_cfgs	= {
96784f12a43SWilliam Wu 			[USB2PHY_PORT_OTG] = {
96884f12a43SWilliam Wu 				.phy_sus = { 0xe464, 8, 0, 0x052, 0x1d1 },
96984f12a43SWilliam Wu 				.bvalid_det_en  = { 0xe3c0, 8, 8, 0, 1 },
97084f12a43SWilliam Wu 				.bvalid_det_st  = { 0xe3e0, 8, 8, 0, 1 },
97184f12a43SWilliam Wu 				.bvalid_det_clr = { 0xe3d0, 8, 8, 0, 1 },
97284f12a43SWilliam Wu 				.idfall_det_en	= { 0xe3c0, 10, 10, 0, 1 },
97384f12a43SWilliam Wu 				.idfall_det_st	= { 0xe3e0, 10, 10, 0, 1 },
97484f12a43SWilliam Wu 				.idfall_det_clr	= { 0xe3d0, 10, 10, 0, 1 },
97584f12a43SWilliam Wu 				.idrise_det_en	= { 0xe3c0, 9, 9, 0, 1 },
97684f12a43SWilliam Wu 				.idrise_det_st	= { 0xe3e0, 9, 9, 0, 1 },
97784f12a43SWilliam Wu 				.idrise_det_clr	= { 0xe3d0, 9, 9, 0, 1 },
97884f12a43SWilliam Wu 				.ls_det_en	= { 0xe3c0, 7, 7, 0, 1 },
97984f12a43SWilliam Wu 				.ls_det_st	= { 0xe3e0, 7, 7, 0, 1 },
98084f12a43SWilliam Wu 				.ls_det_clr	= { 0xe3d0, 7, 7, 0, 1 },
98184f12a43SWilliam Wu 				.utmi_avalid	= { 0xe2ac, 10, 10, 0, 1 },
98284f12a43SWilliam Wu 				.utmi_bvalid    = { 0xe2ac, 16, 16, 0, 1 },
98384f12a43SWilliam Wu 				.utmi_iddig	= { 0xe2ac, 11, 11, 0, 1 },
98484f12a43SWilliam Wu 				.utmi_ls	= { 0xe2ac, 18, 17, 0, 1 },
98584f12a43SWilliam Wu 				.vbus_det_en    = { 0x451c, 15, 15, 1, 0 },
98684f12a43SWilliam Wu 			},
98784f12a43SWilliam Wu 			[USB2PHY_PORT_HOST] = {
98884f12a43SWilliam Wu 				.phy_sus	= { 0xe468, 1, 0, 0x2, 0x1 },
98984f12a43SWilliam Wu 				.ls_det_en	= { 0xe3c0, 11, 11, 0, 1 },
99084f12a43SWilliam Wu 				.ls_det_st	= { 0xe3e0, 11, 11, 0, 1 },
99184f12a43SWilliam Wu 				.ls_det_clr	= { 0xe3d0, 11, 11, 0, 1 },
99284f12a43SWilliam Wu 				.utmi_ls	= { 0xe2ac, 26, 25, 0, 1 },
99384f12a43SWilliam Wu 				.utmi_hstdet	= { 0xe2ac, 27, 27, 0, 1 }
99484f12a43SWilliam Wu 			}
99584f12a43SWilliam Wu 		},
99684f12a43SWilliam Wu 		.chg_det = {
99784f12a43SWilliam Wu 			.opmode		= { 0xe464, 3, 0, 5, 1 },
99884f12a43SWilliam Wu 			.cp_det		= { 0xe2ac, 5, 5, 0, 1 },
99984f12a43SWilliam Wu 			.dcp_det	= { 0xe2ac, 4, 4, 0, 1 },
100084f12a43SWilliam Wu 			.dp_det		= { 0xe2ac, 3, 3, 0, 1 },
100184f12a43SWilliam Wu 			.idm_sink_en	= { 0xe460, 8, 8, 0, 1 },
100284f12a43SWilliam Wu 			.idp_sink_en	= { 0xe460, 7, 7, 0, 1 },
100384f12a43SWilliam Wu 			.idp_src_en	= { 0xe460, 9, 9, 0, 1 },
100484f12a43SWilliam Wu 			.rdm_pdwn_en	= { 0xe460, 10, 10, 0, 1 },
100584f12a43SWilliam Wu 			.vdm_src_en	= { 0xe460, 12, 12, 0, 1 },
100684f12a43SWilliam Wu 			.vdp_src_en	= { 0xe460, 11, 11, 0, 1 },
100784f12a43SWilliam Wu 		},
100884f12a43SWilliam Wu 	},
100984f12a43SWilliam Wu 	{ /* sentinel */ }
101084f12a43SWilliam Wu };
101184f12a43SWilliam Wu 
1012f0c40dcdSWu Liang feng static const struct rockchip_usb2phy_cfg rv1108_phy_cfgs[] = {
1013f0c40dcdSWu Liang feng 	{
1014f0c40dcdSWu Liang feng 		.reg = 0x100,
1015f0c40dcdSWu Liang feng 		.num_ports	= 2,
1016f0c40dcdSWu Liang feng 		.clkout_ctl	= { 0x108, 4, 4, 1, 0 },
1017f0c40dcdSWu Liang feng 		.port_cfgs	= {
1018f0c40dcdSWu Liang feng 			[USB2PHY_PORT_OTG] = {
10199482282bSMengDongyang 				.phy_sus	= { 0x0ffa0100, 8, 0, 0, 0x1d1 },
1020f0c40dcdSWu Liang feng 				.bvalid_det_en	= { 0x0680, 3, 3, 0, 1 },
1021f0c40dcdSWu Liang feng 				.bvalid_det_st	= { 0x0690, 3, 3, 0, 1 },
1022f0c40dcdSWu Liang feng 				.bvalid_det_clr = { 0x06a0, 3, 3, 0, 1 },
1023f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x0680, 2, 2, 0, 1 },
1024f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x0690, 2, 2, 0, 1 },
1025f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x06a0, 2, 2, 0, 1 },
1026f0c40dcdSWu Liang feng 				.utmi_bvalid	= { 0x0804, 10, 10, 0, 1 },
1027f0c40dcdSWu Liang feng 				.utmi_ls	= { 0x0804, 13, 12, 0, 1 },
1028f0c40dcdSWu Liang feng 			},
1029f0c40dcdSWu Liang feng 			[USB2PHY_PORT_HOST] = {
10309482282bSMengDongyang 				.phy_sus	= { 0x0ffa0104, 8, 0, 0, 0x1d1 },
1031f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x0680, 4, 4, 0, 1 },
1032f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x0690, 4, 4, 0, 1 },
1033f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x06a0, 4, 4, 0, 1 },
1034f0c40dcdSWu Liang feng 				.utmi_ls	= { 0x0804, 9, 8, 0, 1 },
1035f0c40dcdSWu Liang feng 				.utmi_hstdet	= { 0x0804, 7, 7, 0, 1 }
1036f0c40dcdSWu Liang feng 			}
1037f0c40dcdSWu Liang feng 		},
1038f0c40dcdSWu Liang feng 		.chg_det = {
10399482282bSMengDongyang 			.opmode		= { 0x0ffa0100, 3, 0, 5, 1 },
1040f0c40dcdSWu Liang feng 			.cp_det		= { 0x0804, 1, 1, 0, 1 },
1041f0c40dcdSWu Liang feng 			.dcp_det	= { 0x0804, 0, 0, 0, 1 },
1042f0c40dcdSWu Liang feng 			.dp_det		= { 0x0804, 2, 2, 0, 1 },
10439482282bSMengDongyang 			.idm_sink_en	= { 0x0ffa0108, 8, 8, 0, 1 },
10449482282bSMengDongyang 			.idp_sink_en	= { 0x0ffa0108, 7, 7, 0, 1 },
10459482282bSMengDongyang 			.idp_src_en	= { 0x0ffa0108, 9, 9, 0, 1 },
10469482282bSMengDongyang 			.rdm_pdwn_en	= { 0x0ffa0108, 10, 10, 0, 1 },
10479482282bSMengDongyang 			.vdm_src_en	= { 0x0ffa0108, 12, 12, 0, 1 },
10489482282bSMengDongyang 			.vdp_src_en	= { 0x0ffa0108, 11, 11, 0, 1 },
1049f0c40dcdSWu Liang feng 		},
1050f0c40dcdSWu Liang feng 	},
1051f0c40dcdSWu Liang feng 	{ /* sentinel */ }
1052f0c40dcdSWu Liang feng };
1053f0c40dcdSWu Liang feng 
1054e475bd5dSRen Jianing static const struct rockchip_usb2phy_cfg rk3568_phy_cfgs[] = {
1055e475bd5dSRen Jianing 	{
1056e475bd5dSRen Jianing 		.reg = 0xfe8a0000,
1057e475bd5dSRen Jianing 		.num_ports	= 2,
1058e475bd5dSRen Jianing 		.clkout_ctl	= { 0x0008, 4, 4, 1, 0 },
1059e475bd5dSRen Jianing 		.port_cfgs	= {
1060e475bd5dSRen Jianing 			[USB2PHY_PORT_OTG] = {
1061*7329ce57SRen Jianing 				.phy_sus	= { 0x0000, 8, 0, 0x052, 0x1d1 },
1062e475bd5dSRen Jianing 				.bvalid_det_en	= { 0x0080, 2, 2, 0, 1 },
1063e475bd5dSRen Jianing 				.bvalid_det_st	= { 0x0084, 2, 2, 0, 1 },
1064e475bd5dSRen Jianing 				.bvalid_det_clr = { 0x0088, 2, 2, 0, 1 },
1065e475bd5dSRen Jianing 				.iddig_output	= { 0x0000, 10, 10, 0, 1 },
1066e475bd5dSRen Jianing 				.iddig_en	= { 0x0000, 9, 9, 0, 1 },
1067e475bd5dSRen Jianing 				.idfall_det_en	= { 0x0080, 5, 5, 0, 1 },
1068e475bd5dSRen Jianing 				.idfall_det_st	= { 0x0084, 5, 5, 0, 1 },
1069*7329ce57SRen Jianing 				.idfall_det_clr = { 0x0088, 5, 5, 0, 1 },
1070e475bd5dSRen Jianing 				.idrise_det_en	= { 0x0080, 4, 4, 0, 1 },
1071e475bd5dSRen Jianing 				.idrise_det_st	= { 0x0084, 4, 4, 0, 1 },
1072*7329ce57SRen Jianing 				.idrise_det_clr = { 0x0088, 4, 4, 0, 1 },
1073e475bd5dSRen Jianing 				.ls_det_en	= { 0x0080, 0, 0, 0, 1 },
1074e475bd5dSRen Jianing 				.ls_det_st	= { 0x0084, 0, 0, 0, 1 },
1075*7329ce57SRen Jianing 				.ls_det_clr	= { 0x0088, 0, 0, 0, 1 },
1076e475bd5dSRen Jianing 				.utmi_avalid	= { 0x00c0, 10, 10, 0, 1 },
1077e475bd5dSRen Jianing 				.utmi_bvalid	= { 0x00c0, 9, 9, 0, 1 },
1078e475bd5dSRen Jianing 				.utmi_iddig	= { 0x00c0, 6, 6, 0, 1 },
1079e475bd5dSRen Jianing 				.utmi_ls	= { 0x00c0, 5, 4, 0, 1 },
1080e475bd5dSRen Jianing 			},
1081e475bd5dSRen Jianing 			[USB2PHY_PORT_HOST] = {
1082*7329ce57SRen Jianing 				.phy_sus	= { 0x0004, 8, 0, 0x1d2, 0x1d1 },
1083e475bd5dSRen Jianing 				.ls_det_en	= { 0x0080, 1, 1, 0, 1 },
1084e475bd5dSRen Jianing 				.ls_det_st	= { 0x0084, 1, 1, 0, 1 },
1085*7329ce57SRen Jianing 				.ls_det_clr	= { 0x0088, 1, 1, 0, 1 },
1086e475bd5dSRen Jianing 				.utmi_ls	= { 0x00c0, 17, 16, 0, 1 },
1087e475bd5dSRen Jianing 				.utmi_hstdet	= { 0x00c0, 19, 19, 0, 1 }
1088e475bd5dSRen Jianing 			}
1089e475bd5dSRen Jianing 		},
1090e475bd5dSRen Jianing 		.chg_det = {
1091e475bd5dSRen Jianing 			.opmode		= { 0x0000, 3, 0, 5, 1 },
1092e475bd5dSRen Jianing 			.cp_det		= { 0x00c0, 24, 24, 0, 1 },
1093e475bd5dSRen Jianing 			.dcp_det	= { 0x00c0, 23, 23, 0, 1 },
1094e475bd5dSRen Jianing 			.dp_det		= { 0x00c0, 25, 25, 0, 1 },
1095e475bd5dSRen Jianing 			.idm_sink_en	= { 0x0008, 8, 8, 0, 1 },
1096e475bd5dSRen Jianing 			.idp_sink_en	= { 0x0008, 7, 7, 0, 1 },
1097e475bd5dSRen Jianing 			.idp_src_en	= { 0x0008, 9, 9, 0, 1 },
1098e475bd5dSRen Jianing 			.rdm_pdwn_en	= { 0x0008, 10, 10, 0, 1 },
1099e475bd5dSRen Jianing 			.vdm_src_en	= { 0x0008, 12, 12, 0, 1 },
1100e475bd5dSRen Jianing 			.vdp_src_en	= { 0x0008, 11, 11, 0, 1 },
1101e475bd5dSRen Jianing 		},
1102e475bd5dSRen Jianing 	},
1103e475bd5dSRen Jianing 	{
1104e475bd5dSRen Jianing 		.reg = 0xfe8b0000,
1105e475bd5dSRen Jianing 		.num_ports	= 2,
1106e475bd5dSRen Jianing 		.clkout_ctl	= { 0x0008, 4, 4, 1, 0 },
1107e475bd5dSRen Jianing 		.port_cfgs	= {
1108e475bd5dSRen Jianing 			[USB2PHY_PORT_OTG] = {
1109*7329ce57SRen Jianing 				.phy_sus	= { 0x0000, 8, 0, 0x1d2, 0x1d1 },
1110e475bd5dSRen Jianing 				.ls_det_en	= { 0x0080, 0, 0, 0, 1 },
1111e475bd5dSRen Jianing 				.ls_det_st	= { 0x0084, 0, 0, 0, 1 },
1112*7329ce57SRen Jianing 				.ls_det_clr	= { 0x0088, 0, 0, 0, 1 },
1113e475bd5dSRen Jianing 				.utmi_ls	= { 0x00c0, 5, 4, 0, 1 },
1114e475bd5dSRen Jianing 				.utmi_hstdet	= { 0x00c0, 7, 7, 0, 1 }
1115e475bd5dSRen Jianing 			},
1116e475bd5dSRen Jianing 			[USB2PHY_PORT_HOST] = {
1117*7329ce57SRen Jianing 				.phy_sus	= { 0x0004, 8, 0, 0x1d2, 0x1d1 },
1118e475bd5dSRen Jianing 				.ls_det_en	= { 0x0080, 1, 1, 0, 1 },
1119e475bd5dSRen Jianing 				.ls_det_st	= { 0x0084, 1, 1, 0, 1 },
1120*7329ce57SRen Jianing 				.ls_det_clr	= { 0x0088, 1, 1, 0, 1 },
1121e475bd5dSRen Jianing 				.utmi_ls	= { 0x00c0, 17, 16, 0, 1 },
1122e475bd5dSRen Jianing 				.utmi_hstdet	= { 0x00c0, 19, 19, 0, 1 }
1123e475bd5dSRen Jianing 			}
1124e475bd5dSRen Jianing 		},
1125e475bd5dSRen Jianing 	},
1126e475bd5dSRen Jianing 	{ /* sentinel */ }
1127e475bd5dSRen Jianing };
1128f0c40dcdSWu Liang feng static const struct udevice_id rockchip_usb2phy_ids[] = {
1129b31aa7beSWilliam Wu 	{ .compatible = "rockchip,rk1808-usb2phy", .data = (ulong)&rk1808_phy_cfgs },
1130f0c40dcdSWu Liang feng 	{ .compatible = "rockchip,rk3128-usb2phy", .data = (ulong)&rk312x_phy_cfgs },
1131a636a6d7SWilliam Wu 	{ .compatible = "rockchip,rk322x-usb2phy", .data = (ulong)&rk322x_phy_cfgs },
1132f9f36d4fSMeng Dongyang 	{ .compatible = "rockchip,rk3308-usb2phy", .data = (ulong)&rk3328_phy_cfgs },
1133f0c40dcdSWu Liang feng 	{ .compatible = "rockchip,rk3328-usb2phy", .data = (ulong)&rk3328_phy_cfgs },
11342d39b251SWilliam Wu 	{ .compatible = "rockchip,rk3368-usb2phy", .data = (ulong)&rk3368_phy_cfgs },
113584f12a43SWilliam Wu 	{ .compatible = "rockchip,rk3399-usb2phy", .data = (ulong)&rk3399_phy_cfgs },
1136e475bd5dSRen Jianing 	{ .compatible = "rockchip,rk3568-usb2phy", .data = (ulong)&rk3568_phy_cfgs },
1137f0c40dcdSWu Liang feng 	{ .compatible = "rockchip,rv1108-usb2phy", .data = (ulong)&rv1108_phy_cfgs },
1138f0c40dcdSWu Liang feng 	{ }
1139f0c40dcdSWu Liang feng };
1140f0c40dcdSWu Liang feng 
11419b3cc842SFrank Wang U_BOOT_DRIVER(rockchip_usb2phy_port) = {
11429b3cc842SFrank Wang 	.name		= "rockchip_usb2phy_port",
11439b3cc842SFrank Wang 	.id		= UCLASS_PHY,
11449b3cc842SFrank Wang 	.ops		= &rockchip_usb2phy_ops,
11459b3cc842SFrank Wang };
11469b3cc842SFrank Wang 
1147f0c40dcdSWu Liang feng U_BOOT_DRIVER(rockchip_usb2phy) = {
1148f0c40dcdSWu Liang feng 	.name		= "rockchip_usb2phy",
1149f0c40dcdSWu Liang feng 	.id		= UCLASS_PHY,
1150f0c40dcdSWu Liang feng 	.of_match	= rockchip_usb2phy_ids,
1151f0c40dcdSWu Liang feng 	.probe		= rockchip_usb2phy_probe,
11529b3cc842SFrank Wang 	.bind		= rockchip_usb2phy_bind,
1153f0c40dcdSWu Liang feng 	.priv_auto_alloc_size = sizeof(struct rockchip_usb2phy),
1154f0c40dcdSWu Liang feng };
1155