xref: /rk3399_rockchip-uboot/drivers/phy/phy-rockchip-inno-usb2.c (revision 065655143ece0dd8f414b21b8b7f4d9c6b4dced0)
1f0c40dcdSWu Liang feng /*
2f0c40dcdSWu Liang feng  * Copyright 2017 Rockchip Electronics Co., Ltd
3f0c40dcdSWu Liang feng  *
4f0c40dcdSWu Liang feng  * SPDX-License-Identifier:    GPL-2.0+
5f0c40dcdSWu Liang feng  */
6f0c40dcdSWu Liang feng 
7f0c40dcdSWu Liang feng #include <common.h>
8f0c40dcdSWu Liang feng #include <dm.h>
9f0c40dcdSWu Liang feng #include <generic-phy.h>
10f0c40dcdSWu Liang feng #include <syscon.h>
11f90455d7SKever Yang #include <asm/io.h>
12f90455d7SKever Yang #include <asm/arch/clock.h>
13f0c40dcdSWu Liang feng 
14eb7c7240SFrank Wang #include "../usb/gadget/dwc2_udc_otg_priv.h"
15eb7c7240SFrank Wang 
16f0c40dcdSWu Liang feng #define U2PHY_BIT_WRITEABLE_SHIFT	16
17f0c40dcdSWu Liang feng #define CHG_DCD_MAX_RETRIES		6
18f0c40dcdSWu Liang feng #define CHG_PRI_MAX_RETRIES		2
19f0c40dcdSWu Liang feng #define CHG_DCD_POLL_TIME		100	/* millisecond */
20f0c40dcdSWu Liang feng #define CHG_PRIMARY_DET_TIME		40	/* millisecond */
21f0c40dcdSWu Liang feng #define CHG_SECONDARY_DET_TIME		40	/* millisecond */
22f0c40dcdSWu Liang feng 
23f0c40dcdSWu Liang feng struct rockchip_usb2phy;
24f0c40dcdSWu Liang feng 
25f0c40dcdSWu Liang feng enum power_supply_type {
26f0c40dcdSWu Liang feng 	POWER_SUPPLY_TYPE_UNKNOWN = 0,
27f0c40dcdSWu Liang feng 	POWER_SUPPLY_TYPE_USB,		/* Standard Downstream Port */
28f0c40dcdSWu Liang feng 	POWER_SUPPLY_TYPE_USB_DCP,	/* Dedicated Charging Port */
29f0c40dcdSWu Liang feng 	POWER_SUPPLY_TYPE_USB_CDP,	/* Charging Downstream Port */
30f0c40dcdSWu Liang feng 	POWER_SUPPLY_TYPE_USB_FLOATING,	/* DCP without shorting D+/D- */
31f0c40dcdSWu Liang feng };
32f0c40dcdSWu Liang feng 
33f0c40dcdSWu Liang feng enum rockchip_usb2phy_port_id {
34f0c40dcdSWu Liang feng 	USB2PHY_PORT_OTG,
35f0c40dcdSWu Liang feng 	USB2PHY_PORT_HOST,
36f0c40dcdSWu Liang feng 	USB2PHY_NUM_PORTS,
37f0c40dcdSWu Liang feng };
38f0c40dcdSWu Liang feng 
39f0c40dcdSWu Liang feng struct usb2phy_reg {
40f0c40dcdSWu Liang feng 	u32	offset;
41f0c40dcdSWu Liang feng 	u32	bitend;
42f0c40dcdSWu Liang feng 	u32	bitstart;
43f0c40dcdSWu Liang feng 	u32	disable;
44f0c40dcdSWu Liang feng 	u32	enable;
45f0c40dcdSWu Liang feng };
46f0c40dcdSWu Liang feng 
47f0c40dcdSWu Liang feng /**
48f0c40dcdSWu Liang feng  * struct rockchip_chg_det_reg: usb charger detect registers
49f0c40dcdSWu Liang feng  * @cp_det: charging port detected successfully.
50f0c40dcdSWu Liang feng  * @dcp_det: dedicated charging port detected successfully.
51f0c40dcdSWu Liang feng  * @dp_det: assert data pin connect successfully.
52f0c40dcdSWu Liang feng  * @idm_sink_en: open dm sink curren.
53f0c40dcdSWu Liang feng  * @idp_sink_en: open dp sink current.
54f0c40dcdSWu Liang feng  * @idp_src_en: open dm source current.
55f0c40dcdSWu Liang feng  * @rdm_pdwn_en: open dm pull down resistor.
56f0c40dcdSWu Liang feng  * @vdm_src_en: open dm voltage source.
57f0c40dcdSWu Liang feng  * @vdp_src_en: open dp voltage source.
58f0c40dcdSWu Liang feng  * @opmode: utmi operational mode.
59f0c40dcdSWu Liang feng  */
60f0c40dcdSWu Liang feng struct rockchip_chg_det_reg {
61f0c40dcdSWu Liang feng 	struct usb2phy_reg	cp_det;
62f0c40dcdSWu Liang feng 	struct usb2phy_reg	dcp_det;
63f0c40dcdSWu Liang feng 	struct usb2phy_reg	dp_det;
64f0c40dcdSWu Liang feng 	struct usb2phy_reg	idm_sink_en;
65f0c40dcdSWu Liang feng 	struct usb2phy_reg	idp_sink_en;
66f0c40dcdSWu Liang feng 	struct usb2phy_reg	idp_src_en;
67f0c40dcdSWu Liang feng 	struct usb2phy_reg	rdm_pdwn_en;
68f0c40dcdSWu Liang feng 	struct usb2phy_reg	vdm_src_en;
69f0c40dcdSWu Liang feng 	struct usb2phy_reg	vdp_src_en;
70f0c40dcdSWu Liang feng 	struct usb2phy_reg	opmode;
71f0c40dcdSWu Liang feng };
72f0c40dcdSWu Liang feng 
73f0c40dcdSWu Liang feng /**
74f0c40dcdSWu Liang feng  * struct rockchip_usb2phy_port_cfg: usb-phy port configuration.
75f0c40dcdSWu Liang feng  * @phy_sus: phy suspend register.
76f0c40dcdSWu Liang feng  * @bvalid_det_en: vbus valid rise detection enable register.
77f0c40dcdSWu Liang feng  * @bvalid_det_st: vbus valid rise detection status register.
78f0c40dcdSWu Liang feng  * @bvalid_det_clr: vbus valid rise detection clear register.
79f0c40dcdSWu Liang feng  * @ls_det_en: linestate detection enable register.
80f0c40dcdSWu Liang feng  * @ls_det_st: linestate detection state register.
81f0c40dcdSWu Liang feng  * @ls_det_clr: linestate detection clear register.
82f0c40dcdSWu Liang feng  * @iddig_output: iddig output from grf.
83f0c40dcdSWu Liang feng  * @iddig_en: utmi iddig select between grf and phy,
84f0c40dcdSWu Liang feng  *	      0: from phy; 1: from grf
85f0c40dcdSWu Liang feng  * @idfall_det_en: id fall detection enable register.
86f0c40dcdSWu Liang feng  * @idfall_det_st: id fall detection state register.
87f0c40dcdSWu Liang feng  * @idfall_det_clr: id fall detection clear register.
88f0c40dcdSWu Liang feng  * @idrise_det_en: id rise detection enable register.
89f0c40dcdSWu Liang feng  * @idrise_det_st: id rise detection state register.
90f0c40dcdSWu Liang feng  * @idrise_det_clr: id rise detection clear register.
91f0c40dcdSWu Liang feng  * @utmi_avalid: utmi vbus avalid status register.
92f0c40dcdSWu Liang feng  * @utmi_bvalid: utmi vbus bvalid status register.
93f0c40dcdSWu Liang feng  * @utmi_iddig: otg port id pin status register.
94f0c40dcdSWu Liang feng  * @utmi_ls: utmi linestate state register.
95f0c40dcdSWu Liang feng  * @utmi_hstdet: utmi host disconnect register.
96f0c40dcdSWu Liang feng  * @vbus_det_en: vbus detect function power down register.
97f0c40dcdSWu Liang feng  */
98f0c40dcdSWu Liang feng struct rockchip_usb2phy_port_cfg {
99f0c40dcdSWu Liang feng 	struct usb2phy_reg	phy_sus;
100f0c40dcdSWu Liang feng 	struct usb2phy_reg	bvalid_det_en;
101f0c40dcdSWu Liang feng 	struct usb2phy_reg	bvalid_det_st;
102f0c40dcdSWu Liang feng 	struct usb2phy_reg	bvalid_det_clr;
103f0c40dcdSWu Liang feng 	struct usb2phy_reg	ls_det_en;
104f0c40dcdSWu Liang feng 	struct usb2phy_reg	ls_det_st;
105f0c40dcdSWu Liang feng 	struct usb2phy_reg	ls_det_clr;
106f0c40dcdSWu Liang feng 	struct usb2phy_reg	iddig_output;
107f0c40dcdSWu Liang feng 	struct usb2phy_reg	iddig_en;
108f0c40dcdSWu Liang feng 	struct usb2phy_reg	idfall_det_en;
109f0c40dcdSWu Liang feng 	struct usb2phy_reg	idfall_det_st;
110f0c40dcdSWu Liang feng 	struct usb2phy_reg	idfall_det_clr;
111f0c40dcdSWu Liang feng 	struct usb2phy_reg	idrise_det_en;
112f0c40dcdSWu Liang feng 	struct usb2phy_reg	idrise_det_st;
113f0c40dcdSWu Liang feng 	struct usb2phy_reg	idrise_det_clr;
114f0c40dcdSWu Liang feng 	struct usb2phy_reg	utmi_avalid;
115f0c40dcdSWu Liang feng 	struct usb2phy_reg	utmi_bvalid;
116f0c40dcdSWu Liang feng 	struct usb2phy_reg	utmi_iddig;
117f0c40dcdSWu Liang feng 	struct usb2phy_reg	utmi_ls;
118f0c40dcdSWu Liang feng 	struct usb2phy_reg	utmi_hstdet;
119f0c40dcdSWu Liang feng 	struct usb2phy_reg	vbus_det_en;
120f0c40dcdSWu Liang feng };
121f0c40dcdSWu Liang feng 
122f0c40dcdSWu Liang feng /**
123f0c40dcdSWu Liang feng  * struct rockchip_usb2phy_cfg: usb-phy configuration.
124f0c40dcdSWu Liang feng  * @reg: the address offset of grf for usb-phy config.
125f0c40dcdSWu Liang feng  * @num_ports: specify how many ports that the phy has.
126f0c40dcdSWu Liang feng  * @phy_tuning: phy default parameters tunning.
127f0c40dcdSWu Liang feng  * @clkout_ctl: keep on/turn off output clk of phy.
128f0c40dcdSWu Liang feng  * @chg_det: charger detection registers.
129f0c40dcdSWu Liang feng  */
130f0c40dcdSWu Liang feng struct rockchip_usb2phy_cfg {
131f0c40dcdSWu Liang feng 	u32	reg;
132f0c40dcdSWu Liang feng 	u32	num_ports;
133f0c40dcdSWu Liang feng 	int (*phy_tuning)(struct rockchip_usb2phy *);
134f0c40dcdSWu Liang feng 	struct usb2phy_reg	clkout_ctl;
135f0c40dcdSWu Liang feng 	const struct rockchip_usb2phy_port_cfg	port_cfgs[USB2PHY_NUM_PORTS];
136f0c40dcdSWu Liang feng 	const struct rockchip_chg_det_reg	chg_det;
137f0c40dcdSWu Liang feng };
138f0c40dcdSWu Liang feng 
139f0c40dcdSWu Liang feng /**
140f0c40dcdSWu Liang feng  * @dcd_retries: The retry count used to track Data contact
141f0c40dcdSWu Liang feng  *		 detection process.
142f0c40dcdSWu Liang feng  * @primary_retries: The retry count used to do usb bc detection
143f0c40dcdSWu Liang feng  *		     primary stage.
144f0c40dcdSWu Liang feng  * @grf: General Register Files register base.
145f0c40dcdSWu Liang feng  * @usbgrf_base : USB General Register Files register base.
146f0c40dcdSWu Liang feng  * @phy_cfg: phy register configuration, assigned by driver data.
147f0c40dcdSWu Liang feng  */
148f0c40dcdSWu Liang feng struct rockchip_usb2phy {
149f0c40dcdSWu Liang feng 	u8		dcd_retries;
150f0c40dcdSWu Liang feng 	u8		primary_retries;
151f0c40dcdSWu Liang feng 	void __iomem	*grf_base;
152f0c40dcdSWu Liang feng 	void __iomem	*usbgrf_base;
153f0c40dcdSWu Liang feng 	const struct rockchip_usb2phy_cfg	*phy_cfg;
154f0c40dcdSWu Liang feng };
155f0c40dcdSWu Liang feng 
156f0c40dcdSWu Liang feng static inline void __iomem *get_reg_base(struct rockchip_usb2phy *rphy)
157f0c40dcdSWu Liang feng {
158f0c40dcdSWu Liang feng 	return !rphy->usbgrf_base ? rphy->grf_base : rphy->usbgrf_base;
159f0c40dcdSWu Liang feng }
160f0c40dcdSWu Liang feng 
161f0c40dcdSWu Liang feng static inline int property_enable(void __iomem *base,
162f0c40dcdSWu Liang feng 				  const struct usb2phy_reg *reg, bool en)
163f0c40dcdSWu Liang feng {
164f0c40dcdSWu Liang feng 	u32 val, mask, tmp;
165f0c40dcdSWu Liang feng 
166f0c40dcdSWu Liang feng 	tmp = en ? reg->enable : reg->disable;
167f0c40dcdSWu Liang feng 	mask = GENMASK(reg->bitend, reg->bitstart);
168f0c40dcdSWu Liang feng 	val = (tmp << reg->bitstart) | (mask << U2PHY_BIT_WRITEABLE_SHIFT);
169f0c40dcdSWu Liang feng 
170f0c40dcdSWu Liang feng 	return writel(val, base + reg->offset);
171f0c40dcdSWu Liang feng }
172f0c40dcdSWu Liang feng 
173f0c40dcdSWu Liang feng static inline bool property_enabled(void __iomem *base,
174f0c40dcdSWu Liang feng 				    const struct usb2phy_reg *reg)
175f0c40dcdSWu Liang feng {
176f0c40dcdSWu Liang feng 	u32 tmp, orig;
177f0c40dcdSWu Liang feng 	u32 mask = GENMASK(reg->bitend, reg->bitstart);
178f0c40dcdSWu Liang feng 
179f0c40dcdSWu Liang feng 	orig = readl(base + reg->offset);
180f0c40dcdSWu Liang feng 
181f0c40dcdSWu Liang feng 	tmp = (orig & mask) >> reg->bitstart;
182f0c40dcdSWu Liang feng 
183f0c40dcdSWu Liang feng 	return tmp == reg->enable;
184f0c40dcdSWu Liang feng }
185f0c40dcdSWu Liang feng 
186f0c40dcdSWu Liang feng static const char *chg_to_string(enum power_supply_type chg_type)
187f0c40dcdSWu Liang feng {
188f0c40dcdSWu Liang feng 	switch (chg_type) {
189f0c40dcdSWu Liang feng 	case POWER_SUPPLY_TYPE_USB:
190f0c40dcdSWu Liang feng 		return "USB_SDP_CHARGER";
191f0c40dcdSWu Liang feng 	case POWER_SUPPLY_TYPE_USB_DCP:
192f0c40dcdSWu Liang feng 		return "USB_DCP_CHARGER";
193f0c40dcdSWu Liang feng 	case POWER_SUPPLY_TYPE_USB_CDP:
194f0c40dcdSWu Liang feng 		return "USB_CDP_CHARGER";
195f0c40dcdSWu Liang feng 	case POWER_SUPPLY_TYPE_USB_FLOATING:
196f0c40dcdSWu Liang feng 		return "USB_FLOATING_CHARGER";
197f0c40dcdSWu Liang feng 	default:
198f0c40dcdSWu Liang feng 		return "INVALID_CHARGER";
199f0c40dcdSWu Liang feng 	}
200f0c40dcdSWu Liang feng }
201f0c40dcdSWu Liang feng 
202f0c40dcdSWu Liang feng static void rockchip_chg_enable_dcd(struct rockchip_usb2phy *rphy,
203f0c40dcdSWu Liang feng 				    bool en)
204f0c40dcdSWu Liang feng {
205f0c40dcdSWu Liang feng 	void __iomem *base = get_reg_base(rphy);
206f0c40dcdSWu Liang feng 
207f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.rdm_pdwn_en, en);
208f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.idp_src_en, en);
209f0c40dcdSWu Liang feng }
210f0c40dcdSWu Liang feng 
211f0c40dcdSWu Liang feng static void rockchip_chg_enable_primary_det(struct rockchip_usb2phy *rphy,
212f0c40dcdSWu Liang feng 					    bool en)
213f0c40dcdSWu Liang feng {
214f0c40dcdSWu Liang feng 	void __iomem *base = get_reg_base(rphy);
215f0c40dcdSWu Liang feng 
216f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.vdp_src_en, en);
217f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.idm_sink_en, en);
218f0c40dcdSWu Liang feng }
219f0c40dcdSWu Liang feng 
220f0c40dcdSWu Liang feng static void rockchip_chg_enable_secondary_det(struct rockchip_usb2phy *rphy,
221f0c40dcdSWu Liang feng 					      bool en)
222f0c40dcdSWu Liang feng {
223f0c40dcdSWu Liang feng 	void __iomem *base = get_reg_base(rphy);
224f0c40dcdSWu Liang feng 
225f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.vdm_src_en, en);
226f0c40dcdSWu Liang feng 	property_enable(base, &rphy->phy_cfg->chg_det.idp_sink_en, en);
227f0c40dcdSWu Liang feng }
228f0c40dcdSWu Liang feng 
229f0c40dcdSWu Liang feng static bool rockchip_chg_primary_det_retry(struct rockchip_usb2phy *rphy)
230f0c40dcdSWu Liang feng {
231f0c40dcdSWu Liang feng 	bool vout = false;
232f0c40dcdSWu Liang feng 
233f0c40dcdSWu Liang feng 	while (rphy->primary_retries--) {
234f0c40dcdSWu Liang feng 		/* voltage source on DP, probe on DM */
235f0c40dcdSWu Liang feng 		rockchip_chg_enable_primary_det(rphy, true);
236f0c40dcdSWu Liang feng 		mdelay(CHG_PRIMARY_DET_TIME);
237f0c40dcdSWu Liang feng 		vout = property_enabled(rphy->grf_base,
238f0c40dcdSWu Liang feng 					&rphy->phy_cfg->chg_det.cp_det);
239f0c40dcdSWu Liang feng 		if (vout)
240f0c40dcdSWu Liang feng 			break;
241f0c40dcdSWu Liang feng 	}
242f0c40dcdSWu Liang feng 
243a607e103SFrank Wang 	rockchip_chg_enable_primary_det(rphy, false);
244f0c40dcdSWu Liang feng 	return vout;
245f0c40dcdSWu Liang feng }
246f0c40dcdSWu Liang feng 
247f0c40dcdSWu Liang feng int rockchip_chg_get_type(void)
248f0c40dcdSWu Liang feng {
249a607e103SFrank Wang 	const struct rockchip_usb2phy_port_cfg *port_cfg;
250f0c40dcdSWu Liang feng 	enum power_supply_type chg_type;
251*06565514SFrank Wang 	struct rockchip_usb2phy *rphy;
252*06565514SFrank Wang 	struct udevice *udev;
253a607e103SFrank Wang 	void __iomem *base;
254f0c40dcdSWu Liang feng 	bool is_dcd, vout;
255f0c40dcdSWu Liang feng 	int ret;
256f0c40dcdSWu Liang feng 
257*06565514SFrank Wang 	ret = uclass_get_device(UCLASS_PHY, 0, &udev);
258*06565514SFrank Wang 	if (ret == -ENODEV) {
259*06565514SFrank Wang 		pr_err("%s: get u2phy node failed: %d\n", __func__, ret);
260f0c40dcdSWu Liang feng 		return ret;
261f0c40dcdSWu Liang feng 	}
262f0c40dcdSWu Liang feng 
263*06565514SFrank Wang 	rphy = dev_get_priv(udev);
264*06565514SFrank Wang 	base = get_reg_base(rphy);
265*06565514SFrank Wang 	port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
266a607e103SFrank Wang 
267a607e103SFrank Wang 	/* Suspend USB-PHY and put the controller in non-driving mode */
268a607e103SFrank Wang 	property_enable(base, &port_cfg->phy_sus, true);
269*06565514SFrank Wang 	property_enable(base, &rphy->phy_cfg->chg_det.opmode, false);
270a607e103SFrank Wang 
271*06565514SFrank Wang 	rphy->dcd_retries = CHG_DCD_MAX_RETRIES;
272*06565514SFrank Wang 	rphy->primary_retries = CHG_PRI_MAX_RETRIES;
273f0c40dcdSWu Liang feng 
274f0c40dcdSWu Liang feng 	/* stage 1, start DCD processing stage */
275*06565514SFrank Wang 	rockchip_chg_enable_dcd(rphy, true);
276f0c40dcdSWu Liang feng 
277*06565514SFrank Wang 	while (rphy->dcd_retries--) {
278f0c40dcdSWu Liang feng 		mdelay(CHG_DCD_POLL_TIME);
279f0c40dcdSWu Liang feng 
280f0c40dcdSWu Liang feng 		/* get data contact detection status */
281*06565514SFrank Wang 		is_dcd = property_enabled(rphy->grf_base,
282*06565514SFrank Wang 					  &rphy->phy_cfg->chg_det.dp_det);
283f0c40dcdSWu Liang feng 
284*06565514SFrank Wang 		if (is_dcd || !rphy->dcd_retries) {
285f0c40dcdSWu Liang feng 			/*
286f0c40dcdSWu Liang feng 			 * stage 2, turn off DCD circuitry, then
287f0c40dcdSWu Liang feng 			 * voltage source on DP, probe on DM.
288f0c40dcdSWu Liang feng 			 */
289*06565514SFrank Wang 			rockchip_chg_enable_dcd(rphy, false);
290*06565514SFrank Wang 			rockchip_chg_enable_primary_det(rphy, true);
291f0c40dcdSWu Liang feng 			break;
292f0c40dcdSWu Liang feng 		}
293f0c40dcdSWu Liang feng 	}
294f0c40dcdSWu Liang feng 
295f0c40dcdSWu Liang feng 	mdelay(CHG_PRIMARY_DET_TIME);
296*06565514SFrank Wang 	vout = property_enabled(rphy->grf_base,
297*06565514SFrank Wang 				&rphy->phy_cfg->chg_det.cp_det);
298*06565514SFrank Wang 	rockchip_chg_enable_primary_det(rphy, false);
299f0c40dcdSWu Liang feng 	if (vout) {
300f0c40dcdSWu Liang feng 		/* stage 3, voltage source on DM, probe on DP */
301*06565514SFrank Wang 		rockchip_chg_enable_secondary_det(rphy, true);
302f0c40dcdSWu Liang feng 	} else {
303*06565514SFrank Wang 		if (!rphy->dcd_retries) {
304f0c40dcdSWu Liang feng 			/* floating charger found */
305f0c40dcdSWu Liang feng 			chg_type = POWER_SUPPLY_TYPE_USB_FLOATING;
306f0c40dcdSWu Liang feng 			goto out;
307f0c40dcdSWu Liang feng 		} else {
308f0c40dcdSWu Liang feng 			/*
309f0c40dcdSWu Liang feng 			 * Retry some times to make sure that it's
310f0c40dcdSWu Liang feng 			 * really a USB SDP charger.
311f0c40dcdSWu Liang feng 			 */
312*06565514SFrank Wang 			vout = rockchip_chg_primary_det_retry(rphy);
313f0c40dcdSWu Liang feng 			if (vout) {
314f0c40dcdSWu Liang feng 				/* stage 3, voltage source on DM, probe on DP */
315*06565514SFrank Wang 				rockchip_chg_enable_secondary_det(rphy, true);
316f0c40dcdSWu Liang feng 			} else {
317f0c40dcdSWu Liang feng 				/* USB SDP charger found */
318f0c40dcdSWu Liang feng 				chg_type = POWER_SUPPLY_TYPE_USB;
319f0c40dcdSWu Liang feng 				goto out;
320f0c40dcdSWu Liang feng 			}
321f0c40dcdSWu Liang feng 		}
322f0c40dcdSWu Liang feng 	}
323f0c40dcdSWu Liang feng 
324f0c40dcdSWu Liang feng 	mdelay(CHG_SECONDARY_DET_TIME);
325*06565514SFrank Wang 	vout = property_enabled(rphy->grf_base,
326*06565514SFrank Wang 				&rphy->phy_cfg->chg_det.dcp_det);
327f0c40dcdSWu Liang feng 	/* stage 4, turn off voltage source */
328*06565514SFrank Wang 	rockchip_chg_enable_secondary_det(rphy, false);
329f0c40dcdSWu Liang feng 	if (vout)
330f0c40dcdSWu Liang feng 		chg_type = POWER_SUPPLY_TYPE_USB_DCP;
331f0c40dcdSWu Liang feng 	else
332f0c40dcdSWu Liang feng 		chg_type = POWER_SUPPLY_TYPE_USB_CDP;
333f0c40dcdSWu Liang feng 
334f0c40dcdSWu Liang feng out:
335a607e103SFrank Wang 	/* Resume USB-PHY and put the controller in normal mode */
336*06565514SFrank Wang 	property_enable(base, &rphy->phy_cfg->chg_det.opmode, true);
337a607e103SFrank Wang 	property_enable(base, &port_cfg->phy_sus, false);
338a607e103SFrank Wang 
3399c4c00b2SJoseph Chen 	debug("charger is %s\n", chg_to_string(chg_type));
340f0c40dcdSWu Liang feng 
341f0c40dcdSWu Liang feng 	return chg_type;
342f0c40dcdSWu Liang feng }
343f0c40dcdSWu Liang feng 
344eb7c7240SFrank Wang void otg_phy_init(struct dwc2_udc *dev)
345eb7c7240SFrank Wang {
346eb7c7240SFrank Wang 	const struct rockchip_usb2phy_port_cfg *port_cfg;
347*06565514SFrank Wang 	struct rockchip_usb2phy *rphy;
348*06565514SFrank Wang 	struct udevice *udev;
349eb7c7240SFrank Wang 	void __iomem *base;
350eb7c7240SFrank Wang 	int ret;
351eb7c7240SFrank Wang 
352*06565514SFrank Wang 	ret = uclass_get_device(UCLASS_PHY, 0, &udev);
353*06565514SFrank Wang 	if (ret == -ENODEV) {
354*06565514SFrank Wang 		pr_err("%s: get u2phy node failed: %d\n", __func__, ret);
355eb7c7240SFrank Wang 		return;
356eb7c7240SFrank Wang 	}
357eb7c7240SFrank Wang 
358*06565514SFrank Wang 	rphy = dev_get_priv(udev);
359*06565514SFrank Wang 	base = get_reg_base(rphy);
360*06565514SFrank Wang 	port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
361eb7c7240SFrank Wang 
362eb7c7240SFrank Wang 	/* Set the USB-PHY COMMONONN to 1'b0 to ensure USB's clocks */
363*06565514SFrank Wang 	property_enable(base, &rphy->phy_cfg->clkout_ctl, false);
364eb7c7240SFrank Wang 
365eb7c7240SFrank Wang 	/* Reset USB-PHY */
366eb7c7240SFrank Wang 	property_enable(base, &port_cfg->phy_sus, true);
367eb7c7240SFrank Wang 	udelay(20);
368eb7c7240SFrank Wang 	property_enable(base, &port_cfg->phy_sus, false);
369eb7c7240SFrank Wang 	mdelay(2);
370eb7c7240SFrank Wang }
371eb7c7240SFrank Wang 
372f0c40dcdSWu Liang feng static int rockchip_usb2phy_init(struct phy *phy)
373f0c40dcdSWu Liang feng {
374f0c40dcdSWu Liang feng 	struct rockchip_usb2phy *rphy;
375f0c40dcdSWu Liang feng 	const struct rockchip_usb2phy_port_cfg *port_cfg;
376f0c40dcdSWu Liang feng 	void __iomem *base;
377f0c40dcdSWu Liang feng 
378f0c40dcdSWu Liang feng 	rphy = dev_get_priv(phy->dev);
379f0c40dcdSWu Liang feng 	base = get_reg_base(rphy);
380f0c40dcdSWu Liang feng 
381f0c40dcdSWu Liang feng 	if (phy->id == USB2PHY_PORT_OTG) {
382f0c40dcdSWu Liang feng 		port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
383f0c40dcdSWu Liang feng 	} else if (phy->id == USB2PHY_PORT_HOST) {
384f0c40dcdSWu Liang feng 		port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_HOST];
385f0c40dcdSWu Liang feng 	} else {
386f0c40dcdSWu Liang feng 		dev_err(phy->dev, "phy id %lu not support", phy->id);
387f0c40dcdSWu Liang feng 		return -EINVAL;
388f0c40dcdSWu Liang feng 	}
389f0c40dcdSWu Liang feng 
390f0c40dcdSWu Liang feng 	property_enable(base, &port_cfg->phy_sus, false);
391f0c40dcdSWu Liang feng 
392f0c40dcdSWu Liang feng 	/* waiting for the utmi_clk to become stable */
393f0c40dcdSWu Liang feng 	udelay(2000);
394f0c40dcdSWu Liang feng 
395f0c40dcdSWu Liang feng 	return 0;
396f0c40dcdSWu Liang feng }
397f0c40dcdSWu Liang feng 
398f0c40dcdSWu Liang feng static int rockchip_usb2phy_exit(struct phy *phy)
399f0c40dcdSWu Liang feng {
400f0c40dcdSWu Liang feng 	struct rockchip_usb2phy *rphy;
401f0c40dcdSWu Liang feng 	const struct rockchip_usb2phy_port_cfg *port_cfg;
402f0c40dcdSWu Liang feng 	void __iomem *base;
403f0c40dcdSWu Liang feng 
404f0c40dcdSWu Liang feng 	rphy = dev_get_priv(phy->dev);
405f0c40dcdSWu Liang feng 	base = get_reg_base(rphy);
406f0c40dcdSWu Liang feng 
407f0c40dcdSWu Liang feng 	if (phy->id == USB2PHY_PORT_OTG) {
408f0c40dcdSWu Liang feng 		port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
409f0c40dcdSWu Liang feng 	} else if (phy->id == USB2PHY_PORT_HOST) {
410f0c40dcdSWu Liang feng 		port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_HOST];
411f0c40dcdSWu Liang feng 	} else {
412f0c40dcdSWu Liang feng 		dev_err(phy->dev, "phy id %lu not support", phy->id);
413f0c40dcdSWu Liang feng 		return -EINVAL;
414f0c40dcdSWu Liang feng 	}
415f0c40dcdSWu Liang feng 
416f0c40dcdSWu Liang feng 	property_enable(base, &port_cfg->phy_sus, true);
417f0c40dcdSWu Liang feng 
418f0c40dcdSWu Liang feng 	return 0;
419f0c40dcdSWu Liang feng }
420f0c40dcdSWu Liang feng 
421f0c40dcdSWu Liang feng static int rockchip_usb2phy_probe(struct udevice *dev)
422f0c40dcdSWu Liang feng {
423f0c40dcdSWu Liang feng 	const struct rockchip_usb2phy_cfg *phy_cfgs;
424c86f0a42SFrank Wang 	struct rockchip_usb2phy *rphy = dev_get_priv(dev);
425c86f0a42SFrank Wang 	struct udevice *parent = dev->parent;
426f0c40dcdSWu Liang feng 	u32 reg, index;
427f0c40dcdSWu Liang feng 
428c86f0a42SFrank Wang 	if (!strncmp(parent->name, "root_driver", 11) &&
429c86f0a42SFrank Wang 	    dev_read_bool(dev, "rockchip,grf"))
430c86f0a42SFrank Wang 		rphy->grf_base = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
431c86f0a42SFrank Wang 	else
432c86f0a42SFrank Wang 		rphy->grf_base = (void __iomem *)dev_read_addr(parent);
433f0c40dcdSWu Liang feng 
434f0c40dcdSWu Liang feng 	if (rphy->grf_base <= 0) {
435f0c40dcdSWu Liang feng 		dev_err(dev, "get syscon grf failed\n");
436f0c40dcdSWu Liang feng 		return -EINVAL;
437f0c40dcdSWu Liang feng 	}
438f0c40dcdSWu Liang feng 
439c86f0a42SFrank Wang 	if (dev_read_bool(dev, "rockchip,usbgrf")) {
440f0c40dcdSWu Liang feng 		rphy->usbgrf_base =
441f0c40dcdSWu Liang feng 			syscon_get_first_range(ROCKCHIP_SYSCON_USBGRF);
442f0c40dcdSWu Liang feng 		if (rphy->usbgrf_base <= 0) {
443f0c40dcdSWu Liang feng 			dev_err(dev, "get syscon usbgrf failed\n");
444f0c40dcdSWu Liang feng 			return -EINVAL;
445f0c40dcdSWu Liang feng 		}
446f0c40dcdSWu Liang feng 	} else {
447f0c40dcdSWu Liang feng 		rphy->usbgrf_base = NULL;
448f0c40dcdSWu Liang feng 	}
449f0c40dcdSWu Liang feng 
450c86f0a42SFrank Wang 	if (ofnode_read_u32(dev_ofnode(dev), "reg", &reg)) {
451c86f0a42SFrank Wang 		dev_err(dev, "could not read reg\n");
452c86f0a42SFrank Wang 		return -EINVAL;
453c86f0a42SFrank Wang 	}
454c86f0a42SFrank Wang 
455f0c40dcdSWu Liang feng 	phy_cfgs =
456f0c40dcdSWu Liang feng 		(const struct rockchip_usb2phy_cfg *)dev_get_driver_data(dev);
457f0c40dcdSWu Liang feng 	if (!phy_cfgs) {
458f0c40dcdSWu Liang feng 		dev_err(dev, "unable to get phy_cfgs\n");
459f0c40dcdSWu Liang feng 		return -EINVAL;
460f0c40dcdSWu Liang feng 	}
461f0c40dcdSWu Liang feng 
462f0c40dcdSWu Liang feng 	/* find out a proper config which can be matched with dt. */
463f0c40dcdSWu Liang feng 	index = 0;
464f0c40dcdSWu Liang feng 	while (phy_cfgs[index].reg) {
465f0c40dcdSWu Liang feng 		if (phy_cfgs[index].reg == reg) {
466f0c40dcdSWu Liang feng 			rphy->phy_cfg = &phy_cfgs[index];
467f0c40dcdSWu Liang feng 			break;
468f0c40dcdSWu Liang feng 		}
469f0c40dcdSWu Liang feng 		++index;
470f0c40dcdSWu Liang feng 	}
471f0c40dcdSWu Liang feng 
472f0c40dcdSWu Liang feng 	if (!rphy->phy_cfg) {
473f0c40dcdSWu Liang feng 		dev_err(dev, "no phy-config can be matched\n");
474f0c40dcdSWu Liang feng 		return -EINVAL;
475f0c40dcdSWu Liang feng 	}
476f0c40dcdSWu Liang feng 
477f0c40dcdSWu Liang feng 	return 0;
478f0c40dcdSWu Liang feng }
479f0c40dcdSWu Liang feng 
480f0c40dcdSWu Liang feng static struct phy_ops rockchip_usb2phy_ops = {
481f0c40dcdSWu Liang feng 	.init = rockchip_usb2phy_init,
482f0c40dcdSWu Liang feng 	.exit = rockchip_usb2phy_exit,
483f0c40dcdSWu Liang feng };
484f0c40dcdSWu Liang feng 
485f0c40dcdSWu Liang feng static const struct rockchip_usb2phy_cfg rk312x_phy_cfgs[] = {
486f0c40dcdSWu Liang feng 	{
487f0c40dcdSWu Liang feng 		.reg = 0x17c,
488f0c40dcdSWu Liang feng 		.num_ports	= 2,
489f0c40dcdSWu Liang feng 		.clkout_ctl	= { 0x0190, 15, 15, 1, 0 },
490f0c40dcdSWu Liang feng 		.port_cfgs	= {
491f0c40dcdSWu Liang feng 			[USB2PHY_PORT_OTG] = {
492f0c40dcdSWu Liang feng 				.phy_sus	= { 0x017c, 8, 0, 0, 0x1d1 },
493f0c40dcdSWu Liang feng 				.bvalid_det_en	= { 0x017c, 14, 14, 0, 1 },
494f0c40dcdSWu Liang feng 				.bvalid_det_st	= { 0x017c, 15, 15, 0, 1 },
495f0c40dcdSWu Liang feng 				.bvalid_det_clr	= { 0x017c, 15, 15, 0, 1 },
496f0c40dcdSWu Liang feng 				.iddig_output	= { 0x017c, 10, 10, 0, 1 },
497f0c40dcdSWu Liang feng 				.iddig_en	= { 0x017c, 9, 9, 0, 1 },
498f0c40dcdSWu Liang feng 				.idfall_det_en  = { 0x01a0, 2, 2, 0, 1 },
499f0c40dcdSWu Liang feng 				.idfall_det_st  = { 0x01a0, 3, 3, 0, 1 },
500f0c40dcdSWu Liang feng 				.idfall_det_clr = { 0x01a0, 3, 3, 0, 1 },
501f0c40dcdSWu Liang feng 				.idrise_det_en  = { 0x01a0, 0, 0, 0, 1 },
502f0c40dcdSWu Liang feng 				.idrise_det_st  = { 0x01a0, 1, 1, 0, 1 },
503f0c40dcdSWu Liang feng 				.idrise_det_clr = { 0x01a0, 1, 1, 0, 1 },
504f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x017c, 12, 12, 0, 1 },
505f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x017c, 13, 13, 0, 1 },
506f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x017c, 13, 13, 0, 1 },
507f0c40dcdSWu Liang feng 				.utmi_bvalid	= { 0x014c, 5, 5, 0, 1 },
508f0c40dcdSWu Liang feng 				.utmi_iddig	= { 0x014c, 8, 8, 0, 1 },
509f0c40dcdSWu Liang feng 				.utmi_ls	= { 0x014c, 7, 6, 0, 1 },
510f0c40dcdSWu Liang feng 			},
511f0c40dcdSWu Liang feng 			[USB2PHY_PORT_HOST] = {
512f0c40dcdSWu Liang feng 				.phy_sus	= { 0x0194, 8, 0, 0, 0x1d1 },
513f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x0194, 14, 14, 0, 1 },
514f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x0194, 15, 15, 0, 1 },
515f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x0194, 15, 15, 0, 1 }
516f0c40dcdSWu Liang feng 			}
517f0c40dcdSWu Liang feng 		},
518f0c40dcdSWu Liang feng 		.chg_det = {
519f0c40dcdSWu Liang feng 			.opmode		= { 0x017c, 3, 0, 5, 1 },
520f0c40dcdSWu Liang feng 			.cp_det		= { 0x02c0, 6, 6, 0, 1 },
521f0c40dcdSWu Liang feng 			.dcp_det	= { 0x02c0, 5, 5, 0, 1 },
522f0c40dcdSWu Liang feng 			.dp_det		= { 0x02c0, 7, 7, 0, 1 },
523f0c40dcdSWu Liang feng 			.idm_sink_en	= { 0x0184, 8, 8, 0, 1 },
524f0c40dcdSWu Liang feng 			.idp_sink_en	= { 0x0184, 7, 7, 0, 1 },
525f0c40dcdSWu Liang feng 			.idp_src_en	= { 0x0184, 9, 9, 0, 1 },
526f0c40dcdSWu Liang feng 			.rdm_pdwn_en	= { 0x0184, 10, 10, 0, 1 },
527f0c40dcdSWu Liang feng 			.vdm_src_en	= { 0x0184, 12, 12, 0, 1 },
528f0c40dcdSWu Liang feng 			.vdp_src_en	= { 0x0184, 11, 11, 0, 1 },
529f0c40dcdSWu Liang feng 		},
530f0c40dcdSWu Liang feng 	},
531f0c40dcdSWu Liang feng 	{ /* sentinel */ }
532f0c40dcdSWu Liang feng };
533f0c40dcdSWu Liang feng 
534f0c40dcdSWu Liang feng static const struct rockchip_usb2phy_cfg rk3328_phy_cfgs[] = {
535f0c40dcdSWu Liang feng 	{
536f0c40dcdSWu Liang feng 		.reg = 0x100,
537f0c40dcdSWu Liang feng 		.num_ports	= 2,
538f0c40dcdSWu Liang feng 		.clkout_ctl	= { 0x108, 4, 4, 1, 0 },
539f0c40dcdSWu Liang feng 		.port_cfgs	= {
540f0c40dcdSWu Liang feng 			[USB2PHY_PORT_OTG] = {
541f0c40dcdSWu Liang feng 				.phy_sus	= { 0x0100, 8, 0, 0, 0x1d1 },
542f0c40dcdSWu Liang feng 				.bvalid_det_en	= { 0x0110, 2, 2, 0, 1 },
543f0c40dcdSWu Liang feng 				.bvalid_det_st	= { 0x0114, 2, 2, 0, 1 },
544f0c40dcdSWu Liang feng 				.bvalid_det_clr = { 0x0118, 2, 2, 0, 1 },
545f0c40dcdSWu Liang feng 				.iddig_output	= { 0x0100, 10, 10, 0, 1 },
546f0c40dcdSWu Liang feng 				.iddig_en	= { 0x0100, 9, 9, 0, 1 },
547f0c40dcdSWu Liang feng 				.idfall_det_en	= { 0x0110, 5, 5, 0, 1 },
548f0c40dcdSWu Liang feng 				.idfall_det_st	= { 0x0114, 5, 5, 0, 1 },
549f0c40dcdSWu Liang feng 				.idfall_det_clr = { 0x0118, 5, 5, 0, 1 },
550f0c40dcdSWu Liang feng 				.idrise_det_en	= { 0x0110, 4, 4, 0, 1 },
551f0c40dcdSWu Liang feng 				.idrise_det_st	= { 0x0114, 4, 4, 0, 1 },
552f0c40dcdSWu Liang feng 				.idrise_det_clr = { 0x0118, 4, 4, 0, 1 },
553f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x0110, 0, 0, 0, 1 },
554f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x0114, 0, 0, 0, 1 },
555f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x0118, 0, 0, 0, 1 },
556f0c40dcdSWu Liang feng 				.utmi_avalid	= { 0x0120, 10, 10, 0, 1 },
557f0c40dcdSWu Liang feng 				.utmi_bvalid	= { 0x0120, 9, 9, 0, 1 },
558f0c40dcdSWu Liang feng 				.utmi_iddig	= { 0x0120, 6, 6, 0, 1 },
559f0c40dcdSWu Liang feng 				.utmi_ls	= { 0x0120, 5, 4, 0, 1 },
560f0c40dcdSWu Liang feng 				.vbus_det_en	= { 0x001c, 15, 15, 1, 0 },
561f0c40dcdSWu Liang feng 			},
562f0c40dcdSWu Liang feng 			[USB2PHY_PORT_HOST] = {
563f0c40dcdSWu Liang feng 				.phy_sus	= { 0x104, 8, 0, 0, 0x1d1 },
564f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x110, 1, 1, 0, 1 },
565f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x114, 1, 1, 0, 1 },
566f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x118, 1, 1, 0, 1 },
567f0c40dcdSWu Liang feng 				.utmi_ls	= { 0x120, 17, 16, 0, 1 },
568f0c40dcdSWu Liang feng 				.utmi_hstdet	= { 0x120, 19, 19, 0, 1 }
569f0c40dcdSWu Liang feng 			}
570f0c40dcdSWu Liang feng 		},
571f0c40dcdSWu Liang feng 		.chg_det = {
572f0c40dcdSWu Liang feng 			.opmode		= { 0x0100, 3, 0, 5, 1 },
573f0c40dcdSWu Liang feng 			.cp_det		= { 0x0120, 24, 24, 0, 1 },
574f0c40dcdSWu Liang feng 			.dcp_det	= { 0x0120, 23, 23, 0, 1 },
575f0c40dcdSWu Liang feng 			.dp_det		= { 0x0120, 25, 25, 0, 1 },
576f0c40dcdSWu Liang feng 			.idm_sink_en	= { 0x0108, 8, 8, 0, 1 },
577f0c40dcdSWu Liang feng 			.idp_sink_en	= { 0x0108, 7, 7, 0, 1 },
578f0c40dcdSWu Liang feng 			.idp_src_en	= { 0x0108, 9, 9, 0, 1 },
579f0c40dcdSWu Liang feng 			.rdm_pdwn_en	= { 0x0108, 10, 10, 0, 1 },
580f0c40dcdSWu Liang feng 			.vdm_src_en	= { 0x0108, 12, 12, 0, 1 },
581f0c40dcdSWu Liang feng 			.vdp_src_en	= { 0x0108, 11, 11, 0, 1 },
582f0c40dcdSWu Liang feng 		},
583f0c40dcdSWu Liang feng 	},
584f0c40dcdSWu Liang feng 	{ /* sentinel */ }
585f0c40dcdSWu Liang feng };
586f0c40dcdSWu Liang feng 
587f0c40dcdSWu Liang feng static const struct rockchip_usb2phy_cfg rv1108_phy_cfgs[] = {
588f0c40dcdSWu Liang feng 	{
589f0c40dcdSWu Liang feng 		.reg = 0x100,
590f0c40dcdSWu Liang feng 		.num_ports	= 2,
591f0c40dcdSWu Liang feng 		.clkout_ctl	= { 0x108, 4, 4, 1, 0 },
592f0c40dcdSWu Liang feng 		.port_cfgs	= {
593f0c40dcdSWu Liang feng 			[USB2PHY_PORT_OTG] = {
594f0c40dcdSWu Liang feng 				.phy_sus	= { 0x0100, 8, 0, 0, 0x1d1 },
595f0c40dcdSWu Liang feng 				.bvalid_det_en	= { 0x0680, 3, 3, 0, 1 },
596f0c40dcdSWu Liang feng 				.bvalid_det_st	= { 0x0690, 3, 3, 0, 1 },
597f0c40dcdSWu Liang feng 				.bvalid_det_clr = { 0x06a0, 3, 3, 0, 1 },
598f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x0680, 2, 2, 0, 1 },
599f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x0690, 2, 2, 0, 1 },
600f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x06a0, 2, 2, 0, 1 },
601f0c40dcdSWu Liang feng 				.utmi_bvalid	= { 0x0804, 10, 10, 0, 1 },
602f0c40dcdSWu Liang feng 				.utmi_ls	= { 0x0804, 13, 12, 0, 1 },
603f0c40dcdSWu Liang feng 			},
604f0c40dcdSWu Liang feng 			[USB2PHY_PORT_HOST] = {
605f0c40dcdSWu Liang feng 				.phy_sus	= { 0x0104, 8, 0, 0, 0x1d1 },
606f0c40dcdSWu Liang feng 				.ls_det_en	= { 0x0680, 4, 4, 0, 1 },
607f0c40dcdSWu Liang feng 				.ls_det_st	= { 0x0690, 4, 4, 0, 1 },
608f0c40dcdSWu Liang feng 				.ls_det_clr	= { 0x06a0, 4, 4, 0, 1 },
609f0c40dcdSWu Liang feng 				.utmi_ls	= { 0x0804, 9, 8, 0, 1 },
610f0c40dcdSWu Liang feng 				.utmi_hstdet	= { 0x0804, 7, 7, 0, 1 }
611f0c40dcdSWu Liang feng 			}
612f0c40dcdSWu Liang feng 		},
613f0c40dcdSWu Liang feng 		.chg_det = {
614f0c40dcdSWu Liang feng 			.opmode		= { 0x0100, 3, 0, 5, 1 },
615f0c40dcdSWu Liang feng 			.cp_det		= { 0x0804, 1, 1, 0, 1 },
616f0c40dcdSWu Liang feng 			.dcp_det	= { 0x0804, 0, 0, 0, 1 },
617f0c40dcdSWu Liang feng 			.dp_det		= { 0x0804, 2, 2, 0, 1 },
618f0c40dcdSWu Liang feng 			.idm_sink_en	= { 0x0108, 8, 8, 0, 1 },
619f0c40dcdSWu Liang feng 			.idp_sink_en	= { 0x0108, 7, 7, 0, 1 },
620f0c40dcdSWu Liang feng 			.idp_src_en	= { 0x0108, 9, 9, 0, 1 },
621f0c40dcdSWu Liang feng 			.rdm_pdwn_en	= { 0x0108, 10, 10, 0, 1 },
622f0c40dcdSWu Liang feng 			.vdm_src_en	= { 0x0108, 12, 12, 0, 1 },
623f0c40dcdSWu Liang feng 			.vdp_src_en	= { 0x0108, 11, 11, 0, 1 },
624f0c40dcdSWu Liang feng 		},
625f0c40dcdSWu Liang feng 	},
626f0c40dcdSWu Liang feng 	{ /* sentinel */ }
627f0c40dcdSWu Liang feng };
628f0c40dcdSWu Liang feng 
629f0c40dcdSWu Liang feng static const struct udevice_id rockchip_usb2phy_ids[] = {
630f0c40dcdSWu Liang feng 	{ .compatible = "rockchip,rk3128-usb2phy", .data = (ulong)&rk312x_phy_cfgs },
631f0c40dcdSWu Liang feng 	{ .compatible = "rockchip,rk3328-usb2phy", .data = (ulong)&rk3328_phy_cfgs },
632f0c40dcdSWu Liang feng 	{ .compatible = "rockchip,rv1108-usb2phy", .data = (ulong)&rv1108_phy_cfgs },
633f0c40dcdSWu Liang feng 	{ }
634f0c40dcdSWu Liang feng };
635f0c40dcdSWu Liang feng 
636f0c40dcdSWu Liang feng U_BOOT_DRIVER(rockchip_usb2phy) = {
637f0c40dcdSWu Liang feng 	.name		= "rockchip_usb2phy",
638f0c40dcdSWu Liang feng 	.id		= UCLASS_PHY,
639f0c40dcdSWu Liang feng 	.of_match	= rockchip_usb2phy_ids,
640f0c40dcdSWu Liang feng 	.ops		= &rockchip_usb2phy_ops,
641f0c40dcdSWu Liang feng 	.probe		= rockchip_usb2phy_probe,
642f0c40dcdSWu Liang feng 	.priv_auto_alloc_size = sizeof(struct rockchip_usb2phy),
643f0c40dcdSWu Liang feng };
644