1f0c40dcdSWu Liang feng /*
2f0c40dcdSWu Liang feng * Copyright 2017 Rockchip Electronics Co., Ltd
3f0c40dcdSWu Liang feng *
4f0c40dcdSWu Liang feng * SPDX-License-Identifier: GPL-2.0+
5f0c40dcdSWu Liang feng */
6f0c40dcdSWu Liang feng
7f0c40dcdSWu Liang feng #include <common.h>
8f0c40dcdSWu Liang feng #include <dm.h>
99b3cc842SFrank Wang #include <dm/lists.h>
10f0c40dcdSWu Liang feng #include <generic-phy.h>
11e475bd5dSRen Jianing #include <linux/ioport.h>
1286df9e88SFrank Wang #include <power/regulator.h>
13e475bd5dSRen Jianing #include <regmap.h>
14e475bd5dSRen Jianing #include <syscon.h>
15f90455d7SKever Yang #include <asm/io.h>
16f90455d7SKever Yang #include <asm/arch/clock.h>
17675552f7SFrank Wang #include <asm/arch/cpu.h>
18a8532031SWilliam Wu #include <asm/gpio.h>
194367cef2SWilliam Wu #include <reset-uclass.h>
20f0c40dcdSWu Liang feng
21eb7c7240SFrank Wang #include "../usb/gadget/dwc2_udc_otg_priv.h"
22eb7c7240SFrank Wang
23f0c40dcdSWu Liang feng #define U2PHY_BIT_WRITEABLE_SHIFT 16
24f0c40dcdSWu Liang feng #define CHG_DCD_MAX_RETRIES 6
25f0c40dcdSWu Liang feng #define CHG_PRI_MAX_RETRIES 2
26f0c40dcdSWu Liang feng #define CHG_DCD_POLL_TIME 100 /* millisecond */
27f0c40dcdSWu Liang feng #define CHG_PRIMARY_DET_TIME 40 /* millisecond */
28f0c40dcdSWu Liang feng #define CHG_SECONDARY_DET_TIME 40 /* millisecond */
29f0c40dcdSWu Liang feng
30f0c40dcdSWu Liang feng struct rockchip_usb2phy;
31f0c40dcdSWu Liang feng
32f0c40dcdSWu Liang feng enum power_supply_type {
33f0c40dcdSWu Liang feng POWER_SUPPLY_TYPE_UNKNOWN = 0,
34f0c40dcdSWu Liang feng POWER_SUPPLY_TYPE_USB, /* Standard Downstream Port */
35f0c40dcdSWu Liang feng POWER_SUPPLY_TYPE_USB_DCP, /* Dedicated Charging Port */
36f0c40dcdSWu Liang feng POWER_SUPPLY_TYPE_USB_CDP, /* Charging Downstream Port */
37f0c40dcdSWu Liang feng POWER_SUPPLY_TYPE_USB_FLOATING, /* DCP without shorting D+/D- */
38f0c40dcdSWu Liang feng };
39f0c40dcdSWu Liang feng
40f0c40dcdSWu Liang feng enum rockchip_usb2phy_port_id {
41f0c40dcdSWu Liang feng USB2PHY_PORT_OTG,
42f0c40dcdSWu Liang feng USB2PHY_PORT_HOST,
43f0c40dcdSWu Liang feng USB2PHY_NUM_PORTS,
44f0c40dcdSWu Liang feng };
45f0c40dcdSWu Liang feng
46f0c40dcdSWu Liang feng struct usb2phy_reg {
47f0c40dcdSWu Liang feng u32 offset;
48f0c40dcdSWu Liang feng u32 bitend;
49f0c40dcdSWu Liang feng u32 bitstart;
50f0c40dcdSWu Liang feng u32 disable;
51f0c40dcdSWu Liang feng u32 enable;
52f0c40dcdSWu Liang feng };
53f0c40dcdSWu Liang feng
54f0c40dcdSWu Liang feng /**
55f0c40dcdSWu Liang feng * struct rockchip_chg_det_reg: usb charger detect registers
56f0c40dcdSWu Liang feng * @cp_det: charging port detected successfully.
57f0c40dcdSWu Liang feng * @dcp_det: dedicated charging port detected successfully.
58f0c40dcdSWu Liang feng * @dp_det: assert data pin connect successfully.
59f0c40dcdSWu Liang feng * @idm_sink_en: open dm sink curren.
60f0c40dcdSWu Liang feng * @idp_sink_en: open dp sink current.
61f0c40dcdSWu Liang feng * @idp_src_en: open dm source current.
62f0c40dcdSWu Liang feng * @rdm_pdwn_en: open dm pull down resistor.
63f0c40dcdSWu Liang feng * @vdm_src_en: open dm voltage source.
64f0c40dcdSWu Liang feng * @vdp_src_en: open dp voltage source.
65f0c40dcdSWu Liang feng * @opmode: utmi operational mode.
66f0c40dcdSWu Liang feng */
67f0c40dcdSWu Liang feng struct rockchip_chg_det_reg {
68f0c40dcdSWu Liang feng struct usb2phy_reg cp_det;
69f0c40dcdSWu Liang feng struct usb2phy_reg dcp_det;
70f0c40dcdSWu Liang feng struct usb2phy_reg dp_det;
71f0c40dcdSWu Liang feng struct usb2phy_reg idm_sink_en;
72f0c40dcdSWu Liang feng struct usb2phy_reg idp_sink_en;
73f0c40dcdSWu Liang feng struct usb2phy_reg idp_src_en;
74f0c40dcdSWu Liang feng struct usb2phy_reg rdm_pdwn_en;
75f0c40dcdSWu Liang feng struct usb2phy_reg vdm_src_en;
76f0c40dcdSWu Liang feng struct usb2phy_reg vdp_src_en;
77f0c40dcdSWu Liang feng struct usb2phy_reg opmode;
78f0c40dcdSWu Liang feng };
79f0c40dcdSWu Liang feng
80f0c40dcdSWu Liang feng /**
81f0c40dcdSWu Liang feng * struct rockchip_usb2phy_port_cfg: usb-phy port configuration.
82f0c40dcdSWu Liang feng * @phy_sus: phy suspend register.
83f0c40dcdSWu Liang feng * @bvalid_det_en: vbus valid rise detection enable register.
84f0c40dcdSWu Liang feng * @bvalid_det_st: vbus valid rise detection status register.
85f0c40dcdSWu Liang feng * @bvalid_det_clr: vbus valid rise detection clear register.
86f0c40dcdSWu Liang feng * @ls_det_en: linestate detection enable register.
87f0c40dcdSWu Liang feng * @ls_det_st: linestate detection state register.
88f0c40dcdSWu Liang feng * @ls_det_clr: linestate detection clear register.
89f0c40dcdSWu Liang feng * @iddig_output: iddig output from grf.
90f0c40dcdSWu Liang feng * @iddig_en: utmi iddig select between grf and phy,
91f0c40dcdSWu Liang feng * 0: from phy; 1: from grf
92f0c40dcdSWu Liang feng * @idfall_det_en: id fall detection enable register.
93f0c40dcdSWu Liang feng * @idfall_det_st: id fall detection state register.
94f0c40dcdSWu Liang feng * @idfall_det_clr: id fall detection clear register.
95f0c40dcdSWu Liang feng * @idrise_det_en: id rise detection enable register.
96f0c40dcdSWu Liang feng * @idrise_det_st: id rise detection state register.
97f0c40dcdSWu Liang feng * @idrise_det_clr: id rise detection clear register.
98f0c40dcdSWu Liang feng * @utmi_avalid: utmi vbus avalid status register.
99f0c40dcdSWu Liang feng * @utmi_bvalid: utmi vbus bvalid status register.
100f0c40dcdSWu Liang feng * @utmi_iddig: otg port id pin status register.
101f0c40dcdSWu Liang feng * @utmi_ls: utmi linestate state register.
102f0c40dcdSWu Liang feng * @utmi_hstdet: utmi host disconnect register.
103f0c40dcdSWu Liang feng * @vbus_det_en: vbus detect function power down register.
104f0c40dcdSWu Liang feng */
105f0c40dcdSWu Liang feng struct rockchip_usb2phy_port_cfg {
106f0c40dcdSWu Liang feng struct usb2phy_reg phy_sus;
107f0c40dcdSWu Liang feng struct usb2phy_reg bvalid_det_en;
108f0c40dcdSWu Liang feng struct usb2phy_reg bvalid_det_st;
109f0c40dcdSWu Liang feng struct usb2phy_reg bvalid_det_clr;
110f0c40dcdSWu Liang feng struct usb2phy_reg ls_det_en;
111f0c40dcdSWu Liang feng struct usb2phy_reg ls_det_st;
112f0c40dcdSWu Liang feng struct usb2phy_reg ls_det_clr;
113f0c40dcdSWu Liang feng struct usb2phy_reg iddig_output;
114f0c40dcdSWu Liang feng struct usb2phy_reg iddig_en;
115f0c40dcdSWu Liang feng struct usb2phy_reg idfall_det_en;
116f0c40dcdSWu Liang feng struct usb2phy_reg idfall_det_st;
117f0c40dcdSWu Liang feng struct usb2phy_reg idfall_det_clr;
118f0c40dcdSWu Liang feng struct usb2phy_reg idrise_det_en;
119f0c40dcdSWu Liang feng struct usb2phy_reg idrise_det_st;
120f0c40dcdSWu Liang feng struct usb2phy_reg idrise_det_clr;
121f0c40dcdSWu Liang feng struct usb2phy_reg utmi_avalid;
122f0c40dcdSWu Liang feng struct usb2phy_reg utmi_bvalid;
123f0c40dcdSWu Liang feng struct usb2phy_reg utmi_iddig;
124f0c40dcdSWu Liang feng struct usb2phy_reg utmi_ls;
125f0c40dcdSWu Liang feng struct usb2phy_reg utmi_hstdet;
126f0c40dcdSWu Liang feng struct usb2phy_reg vbus_det_en;
127f0c40dcdSWu Liang feng };
128f0c40dcdSWu Liang feng
129f0c40dcdSWu Liang feng /**
130f0c40dcdSWu Liang feng * struct rockchip_usb2phy_cfg: usb-phy configuration.
131f0c40dcdSWu Liang feng * @reg: the address offset of grf for usb-phy config.
132f0c40dcdSWu Liang feng * @num_ports: specify how many ports that the phy has.
133f0c40dcdSWu Liang feng * @phy_tuning: phy default parameters tunning.
134f0c40dcdSWu Liang feng * @clkout_ctl: keep on/turn off output clk of phy.
135f0c40dcdSWu Liang feng * @chg_det: charger detection registers.
136f0c40dcdSWu Liang feng */
137f0c40dcdSWu Liang feng struct rockchip_usb2phy_cfg {
138f0c40dcdSWu Liang feng u32 reg;
139f0c40dcdSWu Liang feng u32 num_ports;
140f0c40dcdSWu Liang feng int (*phy_tuning)(struct rockchip_usb2phy *);
141f0c40dcdSWu Liang feng struct usb2phy_reg clkout_ctl;
142f0c40dcdSWu Liang feng const struct rockchip_usb2phy_port_cfg port_cfgs[USB2PHY_NUM_PORTS];
143f0c40dcdSWu Liang feng const struct rockchip_chg_det_reg chg_det;
144f0c40dcdSWu Liang feng };
145f0c40dcdSWu Liang feng
146f0c40dcdSWu Liang feng /**
147f0c40dcdSWu Liang feng * @dcd_retries: The retry count used to track Data contact
148f0c40dcdSWu Liang feng * detection process.
149f0c40dcdSWu Liang feng * @primary_retries: The retry count used to do usb bc detection
150f0c40dcdSWu Liang feng * primary stage.
151f0c40dcdSWu Liang feng * @grf: General Register Files register base.
152f0c40dcdSWu Liang feng * @usbgrf_base : USB General Register Files register base.
1535c59af98SJianwei Zheng * @phy_base: the base address of USB PHY.
1544367cef2SWilliam Wu * @phy_rst: phy reset control.
155a8532031SWilliam Wu * @vbus_det_gpio: VBUS detection via GPIO.
156f0c40dcdSWu Liang feng * @phy_cfg: phy register configuration, assigned by driver data.
157f0c40dcdSWu Liang feng */
158f0c40dcdSWu Liang feng struct rockchip_usb2phy {
159f0c40dcdSWu Liang feng u8 dcd_retries;
160f0c40dcdSWu Liang feng u8 primary_retries;
161e475bd5dSRen Jianing struct regmap *grf_base;
162e475bd5dSRen Jianing struct regmap *usbgrf_base;
1635c59af98SJianwei Zheng void __iomem *phy_base;
16486df9e88SFrank Wang struct udevice *vbus_supply[USB2PHY_NUM_PORTS];
1654367cef2SWilliam Wu struct reset_ctl phy_rst;
166a8532031SWilliam Wu struct gpio_desc vbus_det_gpio;
167f0c40dcdSWu Liang feng const struct rockchip_usb2phy_cfg *phy_cfg;
168f0c40dcdSWu Liang feng };
169f0c40dcdSWu Liang feng
get_reg_base(struct rockchip_usb2phy * rphy)170e475bd5dSRen Jianing static inline struct regmap *get_reg_base(struct rockchip_usb2phy *rphy)
171f0c40dcdSWu Liang feng {
172f0c40dcdSWu Liang feng return !rphy->usbgrf_base ? rphy->grf_base : rphy->usbgrf_base;
173f0c40dcdSWu Liang feng }
174f0c40dcdSWu Liang feng
property_enable(struct regmap * base,const struct usb2phy_reg * reg,bool en)175e475bd5dSRen Jianing static inline int property_enable(struct regmap *base,
176f0c40dcdSWu Liang feng const struct usb2phy_reg *reg, bool en)
177f0c40dcdSWu Liang feng {
178f0c40dcdSWu Liang feng u32 val, mask, tmp;
179f0c40dcdSWu Liang feng
180f0c40dcdSWu Liang feng tmp = en ? reg->enable : reg->disable;
181f0c40dcdSWu Liang feng mask = GENMASK(reg->bitend, reg->bitstart);
182f0c40dcdSWu Liang feng val = (tmp << reg->bitstart) | (mask << U2PHY_BIT_WRITEABLE_SHIFT);
183f0c40dcdSWu Liang feng
184e475bd5dSRen Jianing return regmap_write(base, reg->offset, val);
185f0c40dcdSWu Liang feng }
186f0c40dcdSWu Liang feng
property_enabled(struct regmap * base,const struct usb2phy_reg * reg)187e475bd5dSRen Jianing static inline bool property_enabled(struct regmap *base,
188f0c40dcdSWu Liang feng const struct usb2phy_reg *reg)
189f0c40dcdSWu Liang feng {
190f0c40dcdSWu Liang feng u32 tmp, orig;
191f0c40dcdSWu Liang feng u32 mask = GENMASK(reg->bitend, reg->bitstart);
192f0c40dcdSWu Liang feng
193e475bd5dSRen Jianing regmap_read(base, reg->offset, &orig);
194f0c40dcdSWu Liang feng
195f0c40dcdSWu Liang feng tmp = (orig & mask) >> reg->bitstart;
196f0c40dcdSWu Liang feng
197f0c40dcdSWu Liang feng return tmp == reg->enable;
198f0c40dcdSWu Liang feng }
199f0c40dcdSWu Liang feng
phy_clear_bits(void __iomem * reg,u32 bits)200c0ed503dSFrank Wang static inline void phy_clear_bits(void __iomem *reg, u32 bits)
201c0ed503dSFrank Wang {
202c0ed503dSFrank Wang u32 tmp = readl(reg);
203c0ed503dSFrank Wang
204c0ed503dSFrank Wang tmp &= ~bits;
205c0ed503dSFrank Wang writel(tmp, reg);
206c0ed503dSFrank Wang }
207c0ed503dSFrank Wang
phy_set_bits(void __iomem * reg,u32 bits)208c0ed503dSFrank Wang static inline void phy_set_bits(void __iomem *reg, u32 bits)
209c0ed503dSFrank Wang {
210c0ed503dSFrank Wang u32 tmp = readl(reg);
211c0ed503dSFrank Wang
212c0ed503dSFrank Wang tmp |= bits;
213c0ed503dSFrank Wang writel(tmp, reg);
214c0ed503dSFrank Wang }
215c0ed503dSFrank Wang
phy_update_bits(void __iomem * reg,u32 mask,u32 val)216c0ed503dSFrank Wang static inline void phy_update_bits(void __iomem *reg, u32 mask, u32 val)
217c0ed503dSFrank Wang {
218c0ed503dSFrank Wang u32 tmp = readl(reg);
219c0ed503dSFrank Wang
220c0ed503dSFrank Wang tmp &= ~mask;
221c0ed503dSFrank Wang tmp |= val & mask;
222c0ed503dSFrank Wang writel(tmp, reg);
223c0ed503dSFrank Wang }
224c0ed503dSFrank Wang
chg_to_string(enum power_supply_type chg_type)225f0c40dcdSWu Liang feng static const char *chg_to_string(enum power_supply_type chg_type)
226f0c40dcdSWu Liang feng {
227f0c40dcdSWu Liang feng switch (chg_type) {
228f0c40dcdSWu Liang feng case POWER_SUPPLY_TYPE_USB:
229f0c40dcdSWu Liang feng return "USB_SDP_CHARGER";
230f0c40dcdSWu Liang feng case POWER_SUPPLY_TYPE_USB_DCP:
231f0c40dcdSWu Liang feng return "USB_DCP_CHARGER";
232f0c40dcdSWu Liang feng case POWER_SUPPLY_TYPE_USB_CDP:
233f0c40dcdSWu Liang feng return "USB_CDP_CHARGER";
234f0c40dcdSWu Liang feng case POWER_SUPPLY_TYPE_USB_FLOATING:
235f0c40dcdSWu Liang feng return "USB_FLOATING_CHARGER";
236f0c40dcdSWu Liang feng default:
237f0c40dcdSWu Liang feng return "INVALID_CHARGER";
238f0c40dcdSWu Liang feng }
239f0c40dcdSWu Liang feng }
240f0c40dcdSWu Liang feng
rockchip_chg_enable_dcd(struct rockchip_usb2phy * rphy,bool en)241f0c40dcdSWu Liang feng static void rockchip_chg_enable_dcd(struct rockchip_usb2phy *rphy,
242f0c40dcdSWu Liang feng bool en)
243f0c40dcdSWu Liang feng {
244e475bd5dSRen Jianing struct regmap *base = get_reg_base(rphy);
245f0c40dcdSWu Liang feng
246f0c40dcdSWu Liang feng property_enable(base, &rphy->phy_cfg->chg_det.rdm_pdwn_en, en);
247f0c40dcdSWu Liang feng property_enable(base, &rphy->phy_cfg->chg_det.idp_src_en, en);
248f0c40dcdSWu Liang feng }
249f0c40dcdSWu Liang feng
rockchip_chg_enable_primary_det(struct rockchip_usb2phy * rphy,bool en)250f0c40dcdSWu Liang feng static void rockchip_chg_enable_primary_det(struct rockchip_usb2phy *rphy,
251f0c40dcdSWu Liang feng bool en)
252f0c40dcdSWu Liang feng {
253e475bd5dSRen Jianing struct regmap *base = get_reg_base(rphy);
254f0c40dcdSWu Liang feng
255f0c40dcdSWu Liang feng property_enable(base, &rphy->phy_cfg->chg_det.vdp_src_en, en);
256f0c40dcdSWu Liang feng property_enable(base, &rphy->phy_cfg->chg_det.idm_sink_en, en);
257f0c40dcdSWu Liang feng }
258f0c40dcdSWu Liang feng
rockchip_chg_enable_secondary_det(struct rockchip_usb2phy * rphy,bool en)259f0c40dcdSWu Liang feng static void rockchip_chg_enable_secondary_det(struct rockchip_usb2phy *rphy,
260f0c40dcdSWu Liang feng bool en)
261f0c40dcdSWu Liang feng {
262e475bd5dSRen Jianing struct regmap *base = get_reg_base(rphy);
263f0c40dcdSWu Liang feng
264f0c40dcdSWu Liang feng property_enable(base, &rphy->phy_cfg->chg_det.vdm_src_en, en);
265f0c40dcdSWu Liang feng property_enable(base, &rphy->phy_cfg->chg_det.idp_sink_en, en);
266f0c40dcdSWu Liang feng }
267f0c40dcdSWu Liang feng
rockchip_chg_primary_det_retry(struct rockchip_usb2phy * rphy)268f0c40dcdSWu Liang feng static bool rockchip_chg_primary_det_retry(struct rockchip_usb2phy *rphy)
269f0c40dcdSWu Liang feng {
270f0c40dcdSWu Liang feng bool vout = false;
271e475bd5dSRen Jianing struct regmap *base = get_reg_base(rphy);
272f0c40dcdSWu Liang feng
273f0c40dcdSWu Liang feng while (rphy->primary_retries--) {
274f0c40dcdSWu Liang feng /* voltage source on DP, probe on DM */
275f0c40dcdSWu Liang feng rockchip_chg_enable_primary_det(rphy, true);
276f0c40dcdSWu Liang feng mdelay(CHG_PRIMARY_DET_TIME);
277e475bd5dSRen Jianing vout = property_enabled(base, &rphy->phy_cfg->chg_det.cp_det);
278f0c40dcdSWu Liang feng if (vout)
279f0c40dcdSWu Liang feng break;
280f0c40dcdSWu Liang feng }
281f0c40dcdSWu Liang feng
282a607e103SFrank Wang rockchip_chg_enable_primary_det(rphy, false);
283f0c40dcdSWu Liang feng return vout;
284f0c40dcdSWu Liang feng }
285f0c40dcdSWu Liang feng
286a8532031SWilliam Wu #ifdef CONFIG_ROCKCHIP_RK3506
rockchip_u2phy_get_vbus_gpio(struct udevice * dev)287a8532031SWilliam Wu static void rockchip_u2phy_get_vbus_gpio(struct udevice *dev)
288a8532031SWilliam Wu {
289a8532031SWilliam Wu ofnode otg_node, extcon_usb_node;
290a8532031SWilliam Wu struct rockchip_usb2phy *rphy = dev_get_priv(dev);
291a8532031SWilliam Wu
292a8532031SWilliam Wu rphy->vbus_det_gpio.dev = NULL;
293a8532031SWilliam Wu otg_node = dev_read_subnode(dev, "otg-port");
294a8532031SWilliam Wu if (!ofnode_valid(otg_node)) {
295a8532031SWilliam Wu debug("%s: %s otg subnode not found!\n", __func__, dev->name);
296a8532031SWilliam Wu return;
297a8532031SWilliam Wu }
298a8532031SWilliam Wu
299a8532031SWilliam Wu if (ofnode_read_bool(otg_node, "rockchip,gpio-vbus-det")) {
300a8532031SWilliam Wu extcon_usb_node = ofnode_path("/extcon-usb");
301a8532031SWilliam Wu if (!ofnode_valid(extcon_usb_node)) {
302a8532031SWilliam Wu debug("%s: extcon-usb node not found\n", __func__);
303a8532031SWilliam Wu return;
304a8532031SWilliam Wu }
305a8532031SWilliam Wu
306a8532031SWilliam Wu gpio_request_by_name_nodev(extcon_usb_node, "vbus-gpio", 0,
307a8532031SWilliam Wu &rphy->vbus_det_gpio, GPIOD_IS_IN);
308a8532031SWilliam Wu }
309a8532031SWilliam Wu }
310a8532031SWilliam Wu #endif
311a8532031SWilliam Wu
rockchip_chg_get_type(void)312f0c40dcdSWu Liang feng int rockchip_chg_get_type(void)
313f0c40dcdSWu Liang feng {
314a607e103SFrank Wang const struct rockchip_usb2phy_port_cfg *port_cfg;
315f0c40dcdSWu Liang feng enum power_supply_type chg_type;
31606565514SFrank Wang struct rockchip_usb2phy *rphy;
31706565514SFrank Wang struct udevice *udev;
318e475bd5dSRen Jianing struct regmap *base;
319f0c40dcdSWu Liang feng bool is_dcd, vout;
320f0c40dcdSWu Liang feng int ret;
321f0c40dcdSWu Liang feng
3220c0ee602SFrank Wang ret = uclass_get_device_by_name(UCLASS_PHY, "usb2-phy", &udev);
32306565514SFrank Wang if (ret == -ENODEV) {
324a9b1eb66SFrank Wang ret = uclass_get_device_by_name(UCLASS_PHY, "usb2phy", &udev);
325a9b1eb66SFrank Wang if (ret) {
326a9b1eb66SFrank Wang pr_err("%s: get usb2 phy node failed: %d\n", __func__, ret);
327f0c40dcdSWu Liang feng return ret;
328f0c40dcdSWu Liang feng }
329a9b1eb66SFrank Wang }
330f0c40dcdSWu Liang feng
33106565514SFrank Wang rphy = dev_get_priv(udev);
33206565514SFrank Wang base = get_reg_base(rphy);
33306565514SFrank Wang port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
334a607e103SFrank Wang
335a8532031SWilliam Wu #ifdef CONFIG_ROCKCHIP_RK3506
336a8532031SWilliam Wu rockchip_u2phy_get_vbus_gpio(udev);
337a8532031SWilliam Wu #else
338a8532031SWilliam Wu rphy->vbus_det_gpio.dev = NULL;
339a8532031SWilliam Wu #endif
340a8532031SWilliam Wu
341bebadd87SFrank Wang /* Check USB-Vbus status first */
342a8532031SWilliam Wu if (dm_gpio_is_valid(&rphy->vbus_det_gpio)) {
343a8532031SWilliam Wu if (dm_gpio_get_value(&rphy->vbus_det_gpio)) {
344a8532031SWilliam Wu pr_info("%s: vbus gpio voltage valid\n", __func__);
345a8532031SWilliam Wu } else {
346a8532031SWilliam Wu pr_info("%s: vbus gpio voltage invalid\n", __func__);
347a8532031SWilliam Wu return POWER_SUPPLY_TYPE_UNKNOWN;
348a8532031SWilliam Wu }
349a8532031SWilliam Wu } else if (!property_enabled(base, &port_cfg->utmi_bvalid)) {
350bebadd87SFrank Wang pr_info("%s: no charger found\n", __func__);
351bebadd87SFrank Wang return POWER_SUPPLY_TYPE_UNKNOWN;
352bebadd87SFrank Wang }
353bebadd87SFrank Wang
354baa12648SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RK3036
355baa12648SJianwei Zheng chg_type = POWER_SUPPLY_TYPE_USB;
356baa12648SJianwei Zheng goto out;
357baa12648SJianwei Zheng #endif
358baa12648SJianwei Zheng
359a607e103SFrank Wang /* Suspend USB-PHY and put the controller in non-driving mode */
360a607e103SFrank Wang property_enable(base, &port_cfg->phy_sus, true);
36106565514SFrank Wang property_enable(base, &rphy->phy_cfg->chg_det.opmode, false);
362a607e103SFrank Wang
36306565514SFrank Wang rphy->dcd_retries = CHG_DCD_MAX_RETRIES;
36406565514SFrank Wang rphy->primary_retries = CHG_PRI_MAX_RETRIES;
365f0c40dcdSWu Liang feng
366f0c40dcdSWu Liang feng /* stage 1, start DCD processing stage */
36706565514SFrank Wang rockchip_chg_enable_dcd(rphy, true);
368f0c40dcdSWu Liang feng
36906565514SFrank Wang while (rphy->dcd_retries--) {
370f0c40dcdSWu Liang feng mdelay(CHG_DCD_POLL_TIME);
371f0c40dcdSWu Liang feng
372f0c40dcdSWu Liang feng /* get data contact detection status */
373e475bd5dSRen Jianing is_dcd = property_enabled(base, &rphy->phy_cfg->chg_det.dp_det);
374f0c40dcdSWu Liang feng
37506565514SFrank Wang if (is_dcd || !rphy->dcd_retries) {
376f0c40dcdSWu Liang feng /*
377f0c40dcdSWu Liang feng * stage 2, turn off DCD circuitry, then
378f0c40dcdSWu Liang feng * voltage source on DP, probe on DM.
379f0c40dcdSWu Liang feng */
38006565514SFrank Wang rockchip_chg_enable_dcd(rphy, false);
38106565514SFrank Wang rockchip_chg_enable_primary_det(rphy, true);
382f0c40dcdSWu Liang feng break;
383f0c40dcdSWu Liang feng }
384f0c40dcdSWu Liang feng }
385f0c40dcdSWu Liang feng
386f0c40dcdSWu Liang feng mdelay(CHG_PRIMARY_DET_TIME);
387e475bd5dSRen Jianing vout = property_enabled(base, &rphy->phy_cfg->chg_det.cp_det);
38806565514SFrank Wang rockchip_chg_enable_primary_det(rphy, false);
389f0c40dcdSWu Liang feng if (vout) {
390f0c40dcdSWu Liang feng /* stage 3, voltage source on DM, probe on DP */
39106565514SFrank Wang rockchip_chg_enable_secondary_det(rphy, true);
392f0c40dcdSWu Liang feng } else {
39306565514SFrank Wang if (!rphy->dcd_retries) {
394f0c40dcdSWu Liang feng /* floating charger found */
395f0c40dcdSWu Liang feng chg_type = POWER_SUPPLY_TYPE_USB_FLOATING;
396f0c40dcdSWu Liang feng goto out;
397f0c40dcdSWu Liang feng } else {
398f0c40dcdSWu Liang feng /*
399f0c40dcdSWu Liang feng * Retry some times to make sure that it's
400f0c40dcdSWu Liang feng * really a USB SDP charger.
401f0c40dcdSWu Liang feng */
40206565514SFrank Wang vout = rockchip_chg_primary_det_retry(rphy);
403f0c40dcdSWu Liang feng if (vout) {
404f0c40dcdSWu Liang feng /* stage 3, voltage source on DM, probe on DP */
40506565514SFrank Wang rockchip_chg_enable_secondary_det(rphy, true);
406f0c40dcdSWu Liang feng } else {
407f0c40dcdSWu Liang feng /* USB SDP charger found */
408f0c40dcdSWu Liang feng chg_type = POWER_SUPPLY_TYPE_USB;
409f0c40dcdSWu Liang feng goto out;
410f0c40dcdSWu Liang feng }
411f0c40dcdSWu Liang feng }
412f0c40dcdSWu Liang feng }
413f0c40dcdSWu Liang feng
414f0c40dcdSWu Liang feng mdelay(CHG_SECONDARY_DET_TIME);
415e475bd5dSRen Jianing vout = property_enabled(base, &rphy->phy_cfg->chg_det.dcp_det);
416f0c40dcdSWu Liang feng /* stage 4, turn off voltage source */
41706565514SFrank Wang rockchip_chg_enable_secondary_det(rphy, false);
418f0c40dcdSWu Liang feng if (vout)
419f0c40dcdSWu Liang feng chg_type = POWER_SUPPLY_TYPE_USB_DCP;
420f0c40dcdSWu Liang feng else
421f0c40dcdSWu Liang feng chg_type = POWER_SUPPLY_TYPE_USB_CDP;
422f0c40dcdSWu Liang feng
423f0c40dcdSWu Liang feng out:
424a607e103SFrank Wang /* Resume USB-PHY and put the controller in normal mode */
42506565514SFrank Wang property_enable(base, &rphy->phy_cfg->chg_det.opmode, true);
426a607e103SFrank Wang property_enable(base, &port_cfg->phy_sus, false);
427a607e103SFrank Wang
4289c4c00b2SJoseph Chen debug("charger is %s\n", chg_to_string(chg_type));
429f0c40dcdSWu Liang feng
430f0c40dcdSWu Liang feng return chg_type;
431f0c40dcdSWu Liang feng }
432f0c40dcdSWu Liang feng
rockchip_u2phy_vbus_detect(void)43357ab23a6SFrank Wang int rockchip_u2phy_vbus_detect(void)
43457ab23a6SFrank Wang {
43570878a45SMeng Dongyang int chg_type;
43670878a45SMeng Dongyang
43770878a45SMeng Dongyang chg_type = rockchip_chg_get_type();
43870878a45SMeng Dongyang
43970878a45SMeng Dongyang return (chg_type == POWER_SUPPLY_TYPE_USB ||
44070878a45SMeng Dongyang chg_type == POWER_SUPPLY_TYPE_USB_CDP) ? 1 : 0;
44157ab23a6SFrank Wang }
44257ab23a6SFrank Wang
otg_phy_init(struct dwc2_udc * dev)443eb7c7240SFrank Wang void otg_phy_init(struct dwc2_udc *dev)
444eb7c7240SFrank Wang {
445eb7c7240SFrank Wang const struct rockchip_usb2phy_port_cfg *port_cfg;
44606565514SFrank Wang struct rockchip_usb2phy *rphy;
44706565514SFrank Wang struct udevice *udev;
448e475bd5dSRen Jianing struct regmap *base;
449eb7c7240SFrank Wang int ret;
450eb7c7240SFrank Wang
4510c0ee602SFrank Wang ret = uclass_get_device_by_name(UCLASS_PHY, "usb2-phy", &udev);
45206565514SFrank Wang if (ret == -ENODEV) {
453a9b1eb66SFrank Wang ret = uclass_get_device_by_name(UCLASS_PHY, "usb2phy", &udev);
454a9b1eb66SFrank Wang if (ret) {
455a9b1eb66SFrank Wang pr_err("%s: get usb2 phy node failed: %d\n", __func__, ret);
456eb7c7240SFrank Wang return;
457eb7c7240SFrank Wang }
458a9b1eb66SFrank Wang }
459eb7c7240SFrank Wang
46006565514SFrank Wang rphy = dev_get_priv(udev);
46106565514SFrank Wang base = get_reg_base(rphy);
46206565514SFrank Wang port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
463eb7c7240SFrank Wang
464eb7c7240SFrank Wang /* Set the USB-PHY COMMONONN to 1'b0 to ensure USB's clocks */
46546943c07SJianwei Zheng if(rphy->phy_cfg->clkout_ctl.disable)
46646943c07SJianwei Zheng property_enable(base, &rphy->phy_cfg->clkout_ctl, true);
467eb7c7240SFrank Wang
468eb7c7240SFrank Wang /* Reset USB-PHY */
469eb7c7240SFrank Wang property_enable(base, &port_cfg->phy_sus, true);
470eb7c7240SFrank Wang udelay(20);
471eb7c7240SFrank Wang property_enable(base, &port_cfg->phy_sus, false);
472eb7c7240SFrank Wang mdelay(2);
473eb7c7240SFrank Wang }
474eb7c7240SFrank Wang
rockchip_usb2phy_reset(struct rockchip_usb2phy * rphy)4754367cef2SWilliam Wu static int rockchip_usb2phy_reset(struct rockchip_usb2phy *rphy)
4764367cef2SWilliam Wu {
4774367cef2SWilliam Wu int ret;
4784367cef2SWilliam Wu
4794367cef2SWilliam Wu if (rphy->phy_rst.dev) {
4804367cef2SWilliam Wu ret = reset_assert(&rphy->phy_rst);
4814367cef2SWilliam Wu if (ret < 0) {
4824367cef2SWilliam Wu pr_err("u2phy assert reset failed: %d", ret);
4834367cef2SWilliam Wu return ret;
4844367cef2SWilliam Wu }
4854367cef2SWilliam Wu
4864367cef2SWilliam Wu udelay(20);
4874367cef2SWilliam Wu
4884367cef2SWilliam Wu ret = reset_deassert(&rphy->phy_rst);
4894367cef2SWilliam Wu if (ret < 0) {
4904367cef2SWilliam Wu pr_err("u2phy deassert reset failed: %d", ret);
4914367cef2SWilliam Wu return ret;
4924367cef2SWilliam Wu }
4934367cef2SWilliam Wu
4944367cef2SWilliam Wu udelay(100);
4954367cef2SWilliam Wu }
4964367cef2SWilliam Wu
4974367cef2SWilliam Wu return 0;
4984367cef2SWilliam Wu }
4994367cef2SWilliam Wu
rockchip_usb2phy_init(struct phy * phy)500f0c40dcdSWu Liang feng static int rockchip_usb2phy_init(struct phy *phy)
501f0c40dcdSWu Liang feng {
5029b3cc842SFrank Wang struct udevice *parent = phy->dev->parent;
5039b3cc842SFrank Wang struct rockchip_usb2phy *rphy = dev_get_priv(parent);
504f0c40dcdSWu Liang feng const struct rockchip_usb2phy_port_cfg *port_cfg;
505e475bd5dSRen Jianing struct regmap *base = get_reg_base(rphy);
506f0c40dcdSWu Liang feng
507f0c40dcdSWu Liang feng if (phy->id == USB2PHY_PORT_OTG) {
508f0c40dcdSWu Liang feng port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
509f0c40dcdSWu Liang feng } else if (phy->id == USB2PHY_PORT_HOST) {
510f0c40dcdSWu Liang feng port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_HOST];
511f0c40dcdSWu Liang feng } else {
512f0c40dcdSWu Liang feng dev_err(phy->dev, "phy id %lu not support", phy->id);
513f0c40dcdSWu Liang feng return -EINVAL;
514f0c40dcdSWu Liang feng }
515f0c40dcdSWu Liang feng
516f0c40dcdSWu Liang feng property_enable(base, &port_cfg->phy_sus, false);
517f0c40dcdSWu Liang feng
518f0c40dcdSWu Liang feng /* waiting for the utmi_clk to become stable */
519f0c40dcdSWu Liang feng udelay(2000);
520f0c40dcdSWu Liang feng
521f0c40dcdSWu Liang feng return 0;
522f0c40dcdSWu Liang feng }
523f0c40dcdSWu Liang feng
rockchip_usb2phy_exit(struct phy * phy)524f0c40dcdSWu Liang feng static int rockchip_usb2phy_exit(struct phy *phy)
525f0c40dcdSWu Liang feng {
5269b3cc842SFrank Wang struct udevice *parent = phy->dev->parent;
5279b3cc842SFrank Wang struct rockchip_usb2phy *rphy = dev_get_priv(parent);
528f0c40dcdSWu Liang feng const struct rockchip_usb2phy_port_cfg *port_cfg;
529e475bd5dSRen Jianing struct regmap *base = get_reg_base(rphy);
530f0c40dcdSWu Liang feng
531f0c40dcdSWu Liang feng if (phy->id == USB2PHY_PORT_OTG) {
532f0c40dcdSWu Liang feng port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_OTG];
533f0c40dcdSWu Liang feng } else if (phy->id == USB2PHY_PORT_HOST) {
534f0c40dcdSWu Liang feng port_cfg = &rphy->phy_cfg->port_cfgs[USB2PHY_PORT_HOST];
535f0c40dcdSWu Liang feng } else {
536f0c40dcdSWu Liang feng dev_err(phy->dev, "phy id %lu not support", phy->id);
537f0c40dcdSWu Liang feng return -EINVAL;
538f0c40dcdSWu Liang feng }
539f0c40dcdSWu Liang feng
540f0c40dcdSWu Liang feng property_enable(base, &port_cfg->phy_sus, true);
541f0c40dcdSWu Liang feng
542f0c40dcdSWu Liang feng return 0;
543f0c40dcdSWu Liang feng }
544f0c40dcdSWu Liang feng
rockchip_usb2phy_power_on(struct phy * phy)54586df9e88SFrank Wang static int rockchip_usb2phy_power_on(struct phy *phy)
54686df9e88SFrank Wang {
547b0ac9faaSWilliam Wu struct udevice *parent = phy->dev->parent;
548b0ac9faaSWilliam Wu struct rockchip_usb2phy *rphy = dev_get_priv(parent);
549b0ac9faaSWilliam Wu struct udevice *vbus = rphy->vbus_supply[phy->id];
55086df9e88SFrank Wang int ret;
55186df9e88SFrank Wang
55286df9e88SFrank Wang if (vbus) {
55386df9e88SFrank Wang ret = regulator_set_enable(vbus, true);
55486df9e88SFrank Wang if (ret) {
55586df9e88SFrank Wang pr_err("%s: Failed to set VBus supply\n", __func__);
55686df9e88SFrank Wang return ret;
55786df9e88SFrank Wang }
55886df9e88SFrank Wang }
55986df9e88SFrank Wang
56086df9e88SFrank Wang return 0;
56186df9e88SFrank Wang }
56286df9e88SFrank Wang
rockchip_usb2phy_power_off(struct phy * phy)56386df9e88SFrank Wang static int rockchip_usb2phy_power_off(struct phy *phy)
56486df9e88SFrank Wang {
565b0ac9faaSWilliam Wu struct udevice *parent = phy->dev->parent;
566b0ac9faaSWilliam Wu struct rockchip_usb2phy *rphy = dev_get_priv(parent);
567b0ac9faaSWilliam Wu struct udevice *vbus = rphy->vbus_supply[phy->id];
56886df9e88SFrank Wang int ret;
56986df9e88SFrank Wang
57086df9e88SFrank Wang if (vbus) {
57186df9e88SFrank Wang ret = regulator_set_enable(vbus, false);
57286df9e88SFrank Wang if (ret) {
57386df9e88SFrank Wang pr_err("%s: Failed to set VBus supply\n", __func__);
57486df9e88SFrank Wang return ret;
57586df9e88SFrank Wang }
57686df9e88SFrank Wang }
57786df9e88SFrank Wang
57886df9e88SFrank Wang return 0;
57986df9e88SFrank Wang }
58086df9e88SFrank Wang
rockchip_usb2phy_of_xlate(struct phy * phy,struct ofnode_phandle_args * args)5819b3cc842SFrank Wang static int rockchip_usb2phy_of_xlate(struct phy *phy,
5829b3cc842SFrank Wang struct ofnode_phandle_args *args)
5839b3cc842SFrank Wang {
5849b3cc842SFrank Wang const char *dev_name = phy->dev->name;
58586df9e88SFrank Wang struct udevice *parent = phy->dev->parent;
58686df9e88SFrank Wang struct rockchip_usb2phy *rphy = dev_get_priv(parent);
5879b3cc842SFrank Wang
5889b3cc842SFrank Wang if (!strcasecmp(dev_name, "host-port")) {
5899b3cc842SFrank Wang phy->id = USB2PHY_PORT_HOST;
59086df9e88SFrank Wang device_get_supply_regulator(phy->dev, "phy-supply",
59186df9e88SFrank Wang &rphy->vbus_supply[USB2PHY_PORT_HOST]);
5929b3cc842SFrank Wang } else if (!strcasecmp(dev_name, "otg-port")) {
5939b3cc842SFrank Wang phy->id = USB2PHY_PORT_OTG;
59486df9e88SFrank Wang device_get_supply_regulator(phy->dev, "phy-supply",
59586df9e88SFrank Wang &rphy->vbus_supply[USB2PHY_PORT_OTG]);
5964b06b44bSFrank Wang if (!rphy->vbus_supply[USB2PHY_PORT_OTG])
5974b06b44bSFrank Wang device_get_supply_regulator(phy->dev, "vbus-supply",
5984b06b44bSFrank Wang &rphy->vbus_supply[USB2PHY_PORT_OTG]);
5999b3cc842SFrank Wang } else {
6009b3cc842SFrank Wang pr_err("%s: invalid dev name\n", __func__);
6019b3cc842SFrank Wang return -EINVAL;
6029b3cc842SFrank Wang }
6039b3cc842SFrank Wang
6049b3cc842SFrank Wang return 0;
6059b3cc842SFrank Wang }
6069b3cc842SFrank Wang
rockchip_usb2phy_bind(struct udevice * dev)6079b3cc842SFrank Wang static int rockchip_usb2phy_bind(struct udevice *dev)
6089b3cc842SFrank Wang {
6099b3cc842SFrank Wang struct udevice *child;
6109b3cc842SFrank Wang ofnode subnode;
6119b3cc842SFrank Wang const char *node_name;
6129b3cc842SFrank Wang int ret;
6139b3cc842SFrank Wang
6149b3cc842SFrank Wang dev_for_each_subnode(subnode, dev) {
6159b3cc842SFrank Wang if (!ofnode_valid(subnode)) {
6169b3cc842SFrank Wang debug("%s: %s subnode not found", __func__, dev->name);
6179b3cc842SFrank Wang return -ENXIO;
6189b3cc842SFrank Wang }
6199b3cc842SFrank Wang
6209b3cc842SFrank Wang node_name = ofnode_get_name(subnode);
6219b3cc842SFrank Wang debug("%s: subnode %s\n", __func__, node_name);
6229b3cc842SFrank Wang
6239b3cc842SFrank Wang ret = device_bind_driver_to_node(dev, "rockchip_usb2phy_port",
6249b3cc842SFrank Wang node_name, subnode, &child);
6259b3cc842SFrank Wang if (ret) {
6269b3cc842SFrank Wang pr_err("%s: '%s' cannot bind 'rockchip_usb2phy_port'\n",
6279b3cc842SFrank Wang __func__, node_name);
6289b3cc842SFrank Wang return ret;
6299b3cc842SFrank Wang }
6309b3cc842SFrank Wang }
6319b3cc842SFrank Wang
6329b3cc842SFrank Wang return 0;
6339b3cc842SFrank Wang }
6349b3cc842SFrank Wang
rockchip_usb2phy_probe(struct udevice * dev)635f0c40dcdSWu Liang feng static int rockchip_usb2phy_probe(struct udevice *dev)
636f0c40dcdSWu Liang feng {
637f0c40dcdSWu Liang feng const struct rockchip_usb2phy_cfg *phy_cfgs;
638c86f0a42SFrank Wang struct rockchip_usb2phy *rphy = dev_get_priv(dev);
639c86f0a42SFrank Wang struct udevice *parent = dev->parent;
640e475bd5dSRen Jianing struct udevice *syscon;
641e475bd5dSRen Jianing struct resource res;
642f0c40dcdSWu Liang feng u32 reg, index;
643e475bd5dSRen Jianing int ret;
644f0c40dcdSWu Liang feng
6455c59af98SJianwei Zheng rphy->phy_base = (void __iomem *)dev_read_addr(dev);
6465c59af98SJianwei Zheng if (IS_ERR(rphy->phy_base)) {
6475c59af98SJianwei Zheng dev_err(dev, "get the base address of usb phy failed\n");
6485c59af98SJianwei Zheng }
6495c59af98SJianwei Zheng
650c86f0a42SFrank Wang if (!strncmp(parent->name, "root_driver", 11) &&
651e475bd5dSRen Jianing dev_read_bool(dev, "rockchip,grf")) {
652e475bd5dSRen Jianing ret = uclass_get_device_by_phandle(UCLASS_SYSCON, dev,
653e475bd5dSRen Jianing "rockchip,grf", &syscon);
654e475bd5dSRen Jianing if (ret) {
655e475bd5dSRen Jianing dev_err(dev, "get syscon grf failed\n");
656e475bd5dSRen Jianing return ret;
657e475bd5dSRen Jianing }
658e475bd5dSRen Jianing
659e475bd5dSRen Jianing rphy->grf_base = syscon_get_regmap(syscon);
660e475bd5dSRen Jianing } else {
661e475bd5dSRen Jianing rphy->grf_base = syscon_get_regmap(parent);
662e475bd5dSRen Jianing }
663f0c40dcdSWu Liang feng
664f0c40dcdSWu Liang feng if (rphy->grf_base <= 0) {
665e475bd5dSRen Jianing dev_err(dev, "get syscon grf regmap failed\n");
666f0c40dcdSWu Liang feng return -EINVAL;
667f0c40dcdSWu Liang feng }
668f0c40dcdSWu Liang feng
669c86f0a42SFrank Wang if (dev_read_bool(dev, "rockchip,usbgrf")) {
670e475bd5dSRen Jianing ret = uclass_get_device_by_phandle(UCLASS_SYSCON, dev,
671e475bd5dSRen Jianing "rockchip,usbgrf", &syscon);
672e475bd5dSRen Jianing if (ret) {
673f0c40dcdSWu Liang feng dev_err(dev, "get syscon usbgrf failed\n");
674e475bd5dSRen Jianing return ret;
675e475bd5dSRen Jianing }
676e475bd5dSRen Jianing
677e475bd5dSRen Jianing rphy->usbgrf_base = syscon_get_regmap(syscon);
678e475bd5dSRen Jianing if (rphy->usbgrf_base <= 0) {
679e475bd5dSRen Jianing dev_err(dev, "get syscon usbgrf regmap failed\n");
680f0c40dcdSWu Liang feng return -EINVAL;
681f0c40dcdSWu Liang feng }
682f0c40dcdSWu Liang feng } else {
683f0c40dcdSWu Liang feng rphy->usbgrf_base = NULL;
684f0c40dcdSWu Liang feng }
685f0c40dcdSWu Liang feng
686e475bd5dSRen Jianing if (!strncmp(parent->name, "root_driver", 11)) {
687e475bd5dSRen Jianing ret = dev_read_resource(dev, 0, &res);
688e475bd5dSRen Jianing reg = res.start;
689e475bd5dSRen Jianing } else {
690e475bd5dSRen Jianing ret = ofnode_read_u32(dev_ofnode(dev), "reg", ®);
691e475bd5dSRen Jianing }
692e475bd5dSRen Jianing
693e475bd5dSRen Jianing if (ret) {
694c86f0a42SFrank Wang dev_err(dev, "could not read reg\n");
695c86f0a42SFrank Wang return -EINVAL;
696c86f0a42SFrank Wang }
697c86f0a42SFrank Wang
6984367cef2SWilliam Wu ret = reset_get_by_name(dev, "phy", &rphy->phy_rst);
6994367cef2SWilliam Wu if (ret)
7004367cef2SWilliam Wu dev_dbg(dev, "no u2phy reset control specified\n");
7014367cef2SWilliam Wu
702f0c40dcdSWu Liang feng phy_cfgs =
703f0c40dcdSWu Liang feng (const struct rockchip_usb2phy_cfg *)dev_get_driver_data(dev);
704f0c40dcdSWu Liang feng if (!phy_cfgs) {
705f0c40dcdSWu Liang feng dev_err(dev, "unable to get phy_cfgs\n");
706f0c40dcdSWu Liang feng return -EINVAL;
707f0c40dcdSWu Liang feng }
708f0c40dcdSWu Liang feng
709f0c40dcdSWu Liang feng /* find out a proper config which can be matched with dt. */
710f0c40dcdSWu Liang feng index = 0;
711b30b0946SFrank Wang do {
712f0c40dcdSWu Liang feng if (phy_cfgs[index].reg == reg) {
713f0c40dcdSWu Liang feng rphy->phy_cfg = &phy_cfgs[index];
714f0c40dcdSWu Liang feng break;
715f0c40dcdSWu Liang feng }
716f0c40dcdSWu Liang feng ++index;
717b30b0946SFrank Wang } while (phy_cfgs[index].reg);
718f0c40dcdSWu Liang feng
719f0c40dcdSWu Liang feng if (!rphy->phy_cfg) {
720f0c40dcdSWu Liang feng dev_err(dev, "no phy-config can be matched\n");
721f0c40dcdSWu Liang feng return -EINVAL;
722f0c40dcdSWu Liang feng }
723f0c40dcdSWu Liang feng
724a636a6d7SWilliam Wu if (rphy->phy_cfg->phy_tuning)
725a636a6d7SWilliam Wu rphy->phy_cfg->phy_tuning(rphy);
726a636a6d7SWilliam Wu
727f0c40dcdSWu Liang feng return 0;
728f0c40dcdSWu Liang feng }
729f0c40dcdSWu Liang feng
rk322x_usb2phy_tuning(struct rockchip_usb2phy * rphy)730a636a6d7SWilliam Wu static int rk322x_usb2phy_tuning(struct rockchip_usb2phy *rphy)
731a636a6d7SWilliam Wu {
732e475bd5dSRen Jianing struct regmap *base = get_reg_base(rphy);
733a636a6d7SWilliam Wu int ret = 0;
734a636a6d7SWilliam Wu
735a636a6d7SWilliam Wu /* Open pre-emphasize in non-chirp state for PHY0 otg port */
736a636a6d7SWilliam Wu if (rphy->phy_cfg->reg == 0x760)
737e475bd5dSRen Jianing ret = regmap_write(base, 0x76c, 0x00070004);
738a636a6d7SWilliam Wu
739a636a6d7SWilliam Wu return ret;
740a636a6d7SWilliam Wu }
741a636a6d7SWilliam Wu
rk3308_usb2phy_tuning(struct rockchip_usb2phy * rphy)742675552f7SFrank Wang static int rk3308_usb2phy_tuning(struct rockchip_usb2phy *rphy)
743675552f7SFrank Wang {
744675552f7SFrank Wang struct regmap *base = get_reg_base(rphy);
745675552f7SFrank Wang unsigned int tmp, orig;
746675552f7SFrank Wang int ret;
747675552f7SFrank Wang
748675552f7SFrank Wang if (soc_is_rk3308bs()) {
749675552f7SFrank Wang /* Enable otg/host port pre-emphasis during non-chirp phase */
750675552f7SFrank Wang ret = regmap_read(base, 0, &orig);
751675552f7SFrank Wang if (ret)
752675552f7SFrank Wang return ret;
753675552f7SFrank Wang tmp = orig & ~GENMASK(2, 0);
754675552f7SFrank Wang tmp |= BIT(2) & GENMASK(2, 0);
755675552f7SFrank Wang ret = regmap_write(base, 0, tmp);
756675552f7SFrank Wang if (ret)
757675552f7SFrank Wang return ret;
758675552f7SFrank Wang
759675552f7SFrank Wang /* Set otg port squelch trigger point configure to 100mv */
760675552f7SFrank Wang ret = regmap_read(base, 0x004, &orig);
761675552f7SFrank Wang if (ret)
762675552f7SFrank Wang return ret;
763675552f7SFrank Wang tmp = orig & ~GENMASK(7, 5);
764675552f7SFrank Wang tmp |= 0x40 & GENMASK(7, 5);
765675552f7SFrank Wang ret = regmap_write(base, 0x004, tmp);
766675552f7SFrank Wang if (ret)
767675552f7SFrank Wang return ret;
768675552f7SFrank Wang
769675552f7SFrank Wang ret = regmap_read(base, 0x008, &orig);
770675552f7SFrank Wang if (ret)
771675552f7SFrank Wang return ret;
772675552f7SFrank Wang tmp = orig & ~BIT(0);
773675552f7SFrank Wang tmp |= 0x1 & BIT(0);
774675552f7SFrank Wang ret = regmap_write(base, 0x008, tmp);
775675552f7SFrank Wang if (ret)
776675552f7SFrank Wang return ret;
777675552f7SFrank Wang
778675552f7SFrank Wang /* Enable host port pre-emphasis during non-chirp phase */
779675552f7SFrank Wang ret = regmap_read(base, 0x400, &orig);
780675552f7SFrank Wang if (ret)
781675552f7SFrank Wang return ret;
782675552f7SFrank Wang tmp = orig & ~GENMASK(2, 0);
783675552f7SFrank Wang tmp |= BIT(2) & GENMASK(2, 0);
784675552f7SFrank Wang ret = regmap_write(base, 0x400, tmp);
785675552f7SFrank Wang if (ret)
786675552f7SFrank Wang return ret;
787675552f7SFrank Wang
788675552f7SFrank Wang /* Set host port squelch trigger point configure to 100mv */
789675552f7SFrank Wang ret = regmap_read(base, 0x404, &orig);
790675552f7SFrank Wang if (ret)
791675552f7SFrank Wang return ret;
792675552f7SFrank Wang tmp = orig & ~GENMASK(7, 5);
793675552f7SFrank Wang tmp |= 0x40 & GENMASK(7, 5);
794675552f7SFrank Wang ret = regmap_write(base, 0x404, tmp);
795675552f7SFrank Wang if (ret)
796675552f7SFrank Wang return ret;
797675552f7SFrank Wang
798675552f7SFrank Wang ret = regmap_read(base, 0x408, &orig);
799675552f7SFrank Wang if (ret)
800675552f7SFrank Wang return ret;
801675552f7SFrank Wang tmp = orig & ~BIT(0);
802675552f7SFrank Wang tmp |= 0x1 & BIT(0);
803675552f7SFrank Wang ret = regmap_write(base, 0x408, tmp);
804675552f7SFrank Wang if (ret)
805675552f7SFrank Wang return ret;
806675552f7SFrank Wang }
807675552f7SFrank Wang
808675552f7SFrank Wang return 0;
809675552f7SFrank Wang }
810675552f7SFrank Wang
rk3328_usb2phy_tuning(struct rockchip_usb2phy * rphy)811134d55e1SJianwei Zheng static int rk3328_usb2phy_tuning(struct rockchip_usb2phy *rphy)
812134d55e1SJianwei Zheng {
813134d55e1SJianwei Zheng struct regmap *base = get_reg_base(rphy);
814134d55e1SJianwei Zheng int ret;
815134d55e1SJianwei Zheng
816134d55e1SJianwei Zheng if (soc_is_px30s()) {
817134d55e1SJianwei Zheng /* Enable otg/host port pre-emphasis during non-chirp phase */
81828538f86SFrank Wang ret = regmap_update_bits(base, 0x8000, GENMASK(2, 0), BIT(2));
819134d55e1SJianwei Zheng if (ret)
820134d55e1SJianwei Zheng return ret;
821134d55e1SJianwei Zheng
822134d55e1SJianwei Zheng /* Set otg port squelch trigger point configure to 100mv */
82328538f86SFrank Wang ret = regmap_update_bits(base, 0x8004, GENMASK(7, 5), 0x40);
824134d55e1SJianwei Zheng if (ret)
825134d55e1SJianwei Zheng return ret;
826134d55e1SJianwei Zheng
82728538f86SFrank Wang ret = regmap_update_bits(base, 0x8008, BIT(0), 0x1);
828134d55e1SJianwei Zheng if (ret)
829134d55e1SJianwei Zheng return ret;
830134d55e1SJianwei Zheng
831134d55e1SJianwei Zheng /* Enable host port pre-emphasis during non-chirp phase */
83228538f86SFrank Wang ret = regmap_update_bits(base, 0x8400, GENMASK(2, 0), BIT(2));
833134d55e1SJianwei Zheng if (ret)
834134d55e1SJianwei Zheng return ret;
835134d55e1SJianwei Zheng
836134d55e1SJianwei Zheng /* Set host port squelch trigger point configure to 100mv */
83728538f86SFrank Wang ret = regmap_update_bits(base, 0x8404, GENMASK(7, 5), 0x40);
838134d55e1SJianwei Zheng if (ret)
839134d55e1SJianwei Zheng return ret;
840134d55e1SJianwei Zheng
84128538f86SFrank Wang ret = regmap_update_bits(base, 0x8408, BIT(0), 0x1);
842134d55e1SJianwei Zheng if (ret)
843134d55e1SJianwei Zheng return ret;
84428538f86SFrank Wang } else {
84528538f86SFrank Wang /* Open debug mode for tuning */
84628538f86SFrank Wang ret = regmap_write(base, 0x2c, 0xffff0400);
84728538f86SFrank Wang if (ret)
84828538f86SFrank Wang return ret;
84928538f86SFrank Wang
85028538f86SFrank Wang /* Open pre-emphasize in non-chirp state for otg port */
85128538f86SFrank Wang ret = regmap_write(base, 0x0, 0x00070004);
85228538f86SFrank Wang if (ret)
85328538f86SFrank Wang return ret;
85428538f86SFrank Wang
85528538f86SFrank Wang /* Open pre-emphasize in non-chirp state for host port */
85628538f86SFrank Wang ret = regmap_write(base, 0x30, 0x00070004);
857134d55e1SJianwei Zheng if (ret)
858134d55e1SJianwei Zheng return ret;
859134d55e1SJianwei Zheng }
860134d55e1SJianwei Zheng
861134d55e1SJianwei Zheng return 0;
862134d55e1SJianwei Zheng }
863134d55e1SJianwei Zheng
rv1103b_usb2phy_tuning(struct rockchip_usb2phy * rphy)864d44623abSWilliam Wu static int rv1103b_usb2phy_tuning(struct rockchip_usb2phy *rphy)
865d44623abSWilliam Wu {
866d44623abSWilliam Wu /* Always enable pre-emphasis in SOF & EOP & chirp & non-chirp state */
867d44623abSWilliam Wu phy_update_bits(rphy->phy_base + 0x30, GENMASK(2, 0), 0x07);
868d44623abSWilliam Wu
869d44623abSWilliam Wu /* Set Tx HS pre_emphasize strength to 3'b001 */
870d44623abSWilliam Wu phy_update_bits(rphy->phy_base + 0x40, GENMASK(5, 3), (0x01 << 3));
871d44623abSWilliam Wu
872d44623abSWilliam Wu /* Set RX Squelch trigger point configure to 4'b0000(112.5 mV) */
873d44623abSWilliam Wu phy_update_bits(rphy->phy_base + 0x64, GENMASK(6, 3), (0x00 << 3));
874d44623abSWilliam Wu
875d44623abSWilliam Wu /* Turn off differential receiver by default to save power */
876d44623abSWilliam Wu phy_clear_bits(rphy->phy_base + 0x100, BIT(6));
877d44623abSWilliam Wu
878d44623abSWilliam Wu /* Set 45ohm HS ODT value to 5'b10111 to increase driver strength */
879d44623abSWilliam Wu phy_update_bits(rphy->phy_base + 0x11c, GENMASK(4, 0), 0x17);
880d44623abSWilliam Wu
881d44623abSWilliam Wu /* Set Tx HS eye height tuning to 3'b011(462 mV)*/
882d44623abSWilliam Wu phy_update_bits(rphy->phy_base + 0x124, GENMASK(4, 2), (0x03 << 2));
883d44623abSWilliam Wu
884d44623abSWilliam Wu /* Bypass Squelch detector calibration */
885d44623abSWilliam Wu phy_update_bits(rphy->phy_base + 0x1a4, GENMASK(7, 4), (0x01 << 4));
886d44623abSWilliam Wu phy_update_bits(rphy->phy_base + 0x1b4, GENMASK(7, 4), (0x01 << 4));
887d44623abSWilliam Wu
888d44623abSWilliam Wu /* Set HS disconnect detect mode to single ended detect mode */
889d44623abSWilliam Wu phy_set_bits(rphy->phy_base + 0x70, BIT(2));
890d44623abSWilliam Wu
891d44623abSWilliam Wu /* Set Host Disconnect Detection to 675mV */
892d44623abSWilliam Wu phy_update_bits(rphy->phy_base + 0x60, GENMASK(1, 0), 0x0);
893d44623abSWilliam Wu phy_update_bits(rphy->phy_base + 0x64, GENMASK(7, 7), BIT(7));
894d44623abSWilliam Wu phy_update_bits(rphy->phy_base + 0x68, GENMASK(0, 0), 0x0);
895d44623abSWilliam Wu
896d44623abSWilliam Wu return 0;
897d44623abSWilliam Wu }
898d44623abSWilliam Wu
rv1106_usb2phy_tuning(struct rockchip_usb2phy * rphy)89971c0b475SJianwei Zheng static int rv1106_usb2phy_tuning(struct rockchip_usb2phy *rphy)
90071c0b475SJianwei Zheng {
90171c0b475SJianwei Zheng /* Set HS disconnect detect mode to single ended detect mode */
902c0ed503dSFrank Wang phy_set_bits(rphy->phy_base + 0x70, BIT(2));
90371c0b475SJianwei Zheng
90471c0b475SJianwei Zheng return 0;
90571c0b475SJianwei Zheng }
90671c0b475SJianwei Zheng
rv1126b_usb2phy_tuning(struct rockchip_usb2phy * rphy)907*744fe953SFrank Wang static int rv1126b_usb2phy_tuning(struct rockchip_usb2phy *rphy)
908*744fe953SFrank Wang {
909*744fe953SFrank Wang /* Turn off differential receiver by default to save power */
910*744fe953SFrank Wang phy_clear_bits(rphy->phy_base + 0x0030, BIT(2));
911*744fe953SFrank Wang phy_clear_bits(rphy->phy_base + 0x0430, BIT(2));
912*744fe953SFrank Wang
913*744fe953SFrank Wang /* Enable pre-emphasis during non-chirp phase */
914*744fe953SFrank Wang phy_update_bits(rphy->phy_base, GENMASK(2, 0), 0x04);
915*744fe953SFrank Wang phy_update_bits(rphy->phy_base + 0x0400, GENMASK(2, 0), 0x04);
916*744fe953SFrank Wang
917*744fe953SFrank Wang /* Set HS eye height to 425mv(default is 400mv) */
918*744fe953SFrank Wang phy_update_bits(rphy->phy_base + 0x0030, GENMASK(6, 4), (0x05 << 4));
919*744fe953SFrank Wang phy_update_bits(rphy->phy_base + 0x0430, GENMASK(6, 4), (0x05 << 4));
920*744fe953SFrank Wang
921*744fe953SFrank Wang /* Set Rx squelch trigger point configure to 112.5mv */
922*744fe953SFrank Wang phy_update_bits(rphy->phy_base + 0x0004, GENMASK(7, 5), (0x00 << 5));
923*744fe953SFrank Wang phy_update_bits(rphy->phy_base + 0x0008, GENMASK(0, 0), (0x00 << 0));
924*744fe953SFrank Wang phy_update_bits(rphy->phy_base + 0x0404, GENMASK(7, 5), (0x00 << 5));
925*744fe953SFrank Wang phy_update_bits(rphy->phy_base + 0x0408, GENMASK(0, 0), (0x00 << 0));
926*744fe953SFrank Wang
927*744fe953SFrank Wang return 0;
928*744fe953SFrank Wang }
929*744fe953SFrank Wang
rk3506_usb2phy_tuning(struct rockchip_usb2phy * rphy)93048642b3dSFrank Wang static int rk3506_usb2phy_tuning(struct rockchip_usb2phy *rphy)
93148642b3dSFrank Wang {
93248642b3dSFrank Wang /* Turn off otg0 port differential receiver in suspend mode */
93348642b3dSFrank Wang phy_clear_bits(rphy->phy_base + 0x30, BIT(2));
93448642b3dSFrank Wang
93548642b3dSFrank Wang /* Turn off otg1 port differential receiver in suspend mode */
93648642b3dSFrank Wang phy_clear_bits(rphy->phy_base + 0x430, BIT(2));
93748642b3dSFrank Wang
93848642b3dSFrank Wang /* Set otg0 port HS eye height to 425mv(default is 450mv) */
93948642b3dSFrank Wang phy_update_bits(rphy->phy_base + 0x30, GENMASK(6, 4), (0x05 << 4));
94048642b3dSFrank Wang
94148642b3dSFrank Wang /* Set otg1 port HS eye height to 425mv(default is 450mv) */
94248642b3dSFrank Wang phy_update_bits(rphy->phy_base + 0x430, GENMASK(6, 4), (0x05 << 4));
94348642b3dSFrank Wang
94448642b3dSFrank Wang /* Choose the Tx fs/ls data as linestate from TX driver for otg0 port */
94548642b3dSFrank Wang phy_update_bits(rphy->phy_base + 0x94, GENMASK(6, 3), (0x03 << 3));
94648642b3dSFrank Wang
94748642b3dSFrank Wang /* Choose the Tx fs/ls data as linestate from TX driver for otg1 port */
94848642b3dSFrank Wang phy_update_bits(rphy->phy_base + 0x494, GENMASK(6, 3), (0x03 << 3));
94948642b3dSFrank Wang
95048642b3dSFrank Wang return 0;
95148642b3dSFrank Wang }
95248642b3dSFrank Wang
rk3528_usb2phy_tuning(struct rockchip_usb2phy * rphy)9535c59af98SJianwei Zheng static int rk3528_usb2phy_tuning(struct rockchip_usb2phy *rphy)
9545c59af98SJianwei Zheng {
9555c59af98SJianwei Zheng if (IS_ERR(rphy->phy_base)) {
9565c59af98SJianwei Zheng return PTR_ERR(rphy->phy_base);
9575c59af98SJianwei Zheng }
9585c59af98SJianwei Zheng
9595c59af98SJianwei Zheng /* Turn off otg port differential receiver in suspend mode */
960c0ed503dSFrank Wang phy_clear_bits(rphy->phy_base + 0x30, BIT(2));
9615c59af98SJianwei Zheng
9625c59af98SJianwei Zheng /* Turn off host port differential receiver in suspend mode */
963c0ed503dSFrank Wang phy_clear_bits(rphy->phy_base + 0x430, BIT(2));
9645c59af98SJianwei Zheng
9655c59af98SJianwei Zheng /* Set otg port HS eye height to 400mv(default is 450mv) */
966c0ed503dSFrank Wang phy_update_bits(rphy->phy_base + 0x30, GENMASK(6, 4), (0x00 << 4));
9675c59af98SJianwei Zheng
9685c59af98SJianwei Zheng /* Set host port HS eye height to 400mv(default is 450mv) */
969c0ed503dSFrank Wang phy_update_bits(rphy->phy_base + 0x430, GENMASK(6, 4), (0x00 << 4));
9705c59af98SJianwei Zheng
9715c59af98SJianwei Zheng /* Choose the Tx fs/ls data as linestate from TX driver for otg port */
972c0ed503dSFrank Wang phy_update_bits(rphy->phy_base + 0x94, GENMASK(6, 3), (0x03 << 3));
9735c59af98SJianwei Zheng
9745c59af98SJianwei Zheng /* Turn on output clk of phy*/
975c0ed503dSFrank Wang phy_update_bits(rphy->phy_base + 0x41c, GENMASK(7, 2), (0x27 << 2));
9765c59af98SJianwei Zheng
977c0ed503dSFrank Wang return 0;
9785c59af98SJianwei Zheng }
9795c59af98SJianwei Zheng
rk3562_usb2phy_tuning(struct rockchip_usb2phy * rphy)9801a36d2eeSFrank Wang static int rk3562_usb2phy_tuning(struct rockchip_usb2phy *rphy)
9811a36d2eeSFrank Wang {
9821a36d2eeSFrank Wang if (IS_ERR(rphy->phy_base)) {
9831a36d2eeSFrank Wang return PTR_ERR(rphy->phy_base);
9841a36d2eeSFrank Wang }
9851a36d2eeSFrank Wang
9861a36d2eeSFrank Wang /* Turn off differential receiver by default to save power */
987c0ed503dSFrank Wang phy_clear_bits(rphy->phy_base + 0x0030, BIT(2));
988c0ed503dSFrank Wang phy_clear_bits(rphy->phy_base + 0x0430, BIT(2));
9891a36d2eeSFrank Wang
9901a36d2eeSFrank Wang /* Enable pre-emphasis during non-chirp phase */
991c0ed503dSFrank Wang phy_update_bits(rphy->phy_base, GENMASK(2, 0), 0x04);
992c0ed503dSFrank Wang phy_update_bits(rphy->phy_base + 0x0400, GENMASK(2, 0), 0x04);
9931a36d2eeSFrank Wang
9941a36d2eeSFrank Wang /* Set HS eye height to 425mv(default is 400mv) */
995c0ed503dSFrank Wang phy_update_bits(rphy->phy_base + 0x0030, GENMASK(6, 4), (0x05 << 4));
996c0ed503dSFrank Wang phy_update_bits(rphy->phy_base + 0x0430, GENMASK(6, 4), (0x05 << 4));
9971a36d2eeSFrank Wang
998c0ed503dSFrank Wang return 0;
9991a36d2eeSFrank Wang }
10001a36d2eeSFrank Wang
rk3576_usb2phy_tuning(struct rockchip_usb2phy * rphy)1001665d5247SFrank Wang static int rk3576_usb2phy_tuning(struct rockchip_usb2phy *rphy)
1002665d5247SFrank Wang {
1003665d5247SFrank Wang struct regmap *base = get_reg_base(rphy);
1004665d5247SFrank Wang int ret;
1005665d5247SFrank Wang
1006665d5247SFrank Wang if (rphy->phy_cfg->reg == 0x0) {
1007665d5247SFrank Wang /* Deassert SIDDQ to power on analog block */
1008665d5247SFrank Wang ret = regmap_write(base, 0x0010, GENMASK(29, 29) | 0x0000);
1009665d5247SFrank Wang if (ret)
1010665d5247SFrank Wang return ret;
1011665d5247SFrank Wang
1012665d5247SFrank Wang /* Do reset after exit IDDQ mode */
1013665d5247SFrank Wang ret = rockchip_usb2phy_reset(rphy);
1014665d5247SFrank Wang if (ret)
1015665d5247SFrank Wang return ret;
1016665d5247SFrank Wang
1017665d5247SFrank Wang /* HS DC Voltage Level Adjustment 4'b1001 : +5.89% */
1018665d5247SFrank Wang ret = regmap_write(base, 0x000c, GENMASK(27, 24) | 0x0900);
1019665d5247SFrank Wang if (ret)
1020665d5247SFrank Wang return ret;
1021665d5247SFrank Wang
1022665d5247SFrank Wang /* HS Transmitter Pre-Emphasis Current Control 2'b10 : 2x */
1023665d5247SFrank Wang ret = regmap_write(base, 0x0010, GENMASK(20, 19) | 0x0010);
1024665d5247SFrank Wang if (ret)
1025665d5247SFrank Wang return ret;
1026665d5247SFrank Wang } else if (rphy->phy_cfg->reg == 0x2000) {
1027665d5247SFrank Wang /* Deassert SIDDQ to power on analog block */
1028665d5247SFrank Wang ret = regmap_write(base, 0x2010, GENMASK(29, 29) | 0x0000);
1029665d5247SFrank Wang if (ret)
1030665d5247SFrank Wang return ret;
1031665d5247SFrank Wang
1032665d5247SFrank Wang /* Do reset after exit IDDQ mode */
1033665d5247SFrank Wang ret = rockchip_usb2phy_reset(rphy);
1034665d5247SFrank Wang if (ret)
1035665d5247SFrank Wang return ret;
1036665d5247SFrank Wang
1037665d5247SFrank Wang /* HS DC Voltage Level Adjustment 4'b1001 : +5.89% */
1038665d5247SFrank Wang ret = regmap_write(base, 0x200c, GENMASK(27, 24) | 0x0900);
1039665d5247SFrank Wang if (ret)
1040665d5247SFrank Wang return ret;
1041665d5247SFrank Wang
1042665d5247SFrank Wang /* HS Transmitter Pre-Emphasis Current Control 2'b10 : 2x */
1043665d5247SFrank Wang ret = regmap_write(base, 0x2010, GENMASK(20, 19) | 0x0010);
1044665d5247SFrank Wang if (ret)
1045665d5247SFrank Wang return ret;
1046665d5247SFrank Wang }
1047665d5247SFrank Wang
1048665d5247SFrank Wang return 0;
1049665d5247SFrank Wang }
1050665d5247SFrank Wang
rk3588_usb2phy_tuning(struct rockchip_usb2phy * rphy)10514367cef2SWilliam Wu static int rk3588_usb2phy_tuning(struct rockchip_usb2phy *rphy)
10524367cef2SWilliam Wu {
10534367cef2SWilliam Wu struct regmap *base = get_reg_base(rphy);
10544367cef2SWilliam Wu int ret;
10554367cef2SWilliam Wu
10564367cef2SWilliam Wu /* Deassert SIDDQ to power on analog block */
10574367cef2SWilliam Wu ret = regmap_write(base, 0x0008, GENMASK(29, 29) | 0x0000);
10584367cef2SWilliam Wu if (ret)
10594367cef2SWilliam Wu return ret;
10604367cef2SWilliam Wu
10614367cef2SWilliam Wu /* Do reset after exit IDDQ mode */
10624367cef2SWilliam Wu ret = rockchip_usb2phy_reset(rphy);
10634367cef2SWilliam Wu if (ret)
10644367cef2SWilliam Wu return ret;
10654367cef2SWilliam Wu
10664367cef2SWilliam Wu /* HS DC Voltage Level Adjustment 4'b1001 : +5.89% */
10674367cef2SWilliam Wu ret = regmap_write(base, 0x0004, GENMASK(27, 24) | 0x0900);
10684367cef2SWilliam Wu if (ret)
10694367cef2SWilliam Wu return ret;
10704367cef2SWilliam Wu
10714367cef2SWilliam Wu /* HS Transmitter Pre-Emphasis Current Control 2'b10 : 2x */
10724367cef2SWilliam Wu ret = regmap_write(base, 0x0008, GENMASK(20, 19) | 0x0010);
10734367cef2SWilliam Wu if (ret)
10744367cef2SWilliam Wu return ret;
10754367cef2SWilliam Wu
10764367cef2SWilliam Wu return 0;
10774367cef2SWilliam Wu }
10784367cef2SWilliam Wu
1079f0c40dcdSWu Liang feng static struct phy_ops rockchip_usb2phy_ops = {
1080f0c40dcdSWu Liang feng .init = rockchip_usb2phy_init,
1081f0c40dcdSWu Liang feng .exit = rockchip_usb2phy_exit,
108286df9e88SFrank Wang .power_on = rockchip_usb2phy_power_on,
108386df9e88SFrank Wang .power_off = rockchip_usb2phy_power_off,
10849b3cc842SFrank Wang .of_xlate = rockchip_usb2phy_of_xlate,
1085f0c40dcdSWu Liang feng };
1086f0c40dcdSWu Liang feng
1087b31aa7beSWilliam Wu static const struct rockchip_usb2phy_cfg rk1808_phy_cfgs[] = {
1088b31aa7beSWilliam Wu {
1089b31aa7beSWilliam Wu .reg = 0x100,
1090b31aa7beSWilliam Wu .num_ports = 2,
1091b31aa7beSWilliam Wu .clkout_ctl = { 0x108, 4, 4, 1, 0 },
1092b31aa7beSWilliam Wu .port_cfgs = {
1093b31aa7beSWilliam Wu [USB2PHY_PORT_OTG] = {
1094b31aa7beSWilliam Wu .phy_sus = { 0x0100, 8, 0, 0, 0x1d1 },
1095b31aa7beSWilliam Wu .bvalid_det_en = { 0x0110, 2, 2, 0, 1 },
1096b31aa7beSWilliam Wu .bvalid_det_st = { 0x0114, 2, 2, 0, 1 },
1097b31aa7beSWilliam Wu .bvalid_det_clr = { 0x0118, 2, 2, 0, 1 },
1098b31aa7beSWilliam Wu .iddig_output = { 0x0100, 10, 10, 0, 1 },
1099b31aa7beSWilliam Wu .iddig_en = { 0x0100, 9, 9, 0, 1 },
1100b31aa7beSWilliam Wu .idfall_det_en = { 0x0110, 5, 5, 0, 1 },
1101b31aa7beSWilliam Wu .idfall_det_st = { 0x0114, 5, 5, 0, 1 },
1102b31aa7beSWilliam Wu .idfall_det_clr = { 0x0118, 5, 5, 0, 1 },
1103b31aa7beSWilliam Wu .idrise_det_en = { 0x0110, 4, 4, 0, 1 },
1104b31aa7beSWilliam Wu .idrise_det_st = { 0x0114, 4, 4, 0, 1 },
1105b31aa7beSWilliam Wu .idrise_det_clr = { 0x0118, 4, 4, 0, 1 },
1106b31aa7beSWilliam Wu .ls_det_en = { 0x0110, 0, 0, 0, 1 },
1107b31aa7beSWilliam Wu .ls_det_st = { 0x0114, 0, 0, 0, 1 },
1108b31aa7beSWilliam Wu .ls_det_clr = { 0x0118, 0, 0, 0, 1 },
1109b31aa7beSWilliam Wu .utmi_avalid = { 0x0120, 10, 10, 0, 1 },
1110b31aa7beSWilliam Wu .utmi_bvalid = { 0x0120, 9, 9, 0, 1 },
1111b31aa7beSWilliam Wu .utmi_iddig = { 0x0120, 6, 6, 0, 1 },
1112b31aa7beSWilliam Wu .utmi_ls = { 0x0120, 5, 4, 0, 1 },
1113b31aa7beSWilliam Wu .vbus_det_en = { 0x001c, 15, 15, 1, 0 },
1114b31aa7beSWilliam Wu },
1115b31aa7beSWilliam Wu [USB2PHY_PORT_HOST] = {
1116b31aa7beSWilliam Wu .phy_sus = { 0x104, 8, 0, 0, 0x1d1 },
1117b31aa7beSWilliam Wu .ls_det_en = { 0x110, 1, 1, 0, 1 },
1118b31aa7beSWilliam Wu .ls_det_st = { 0x114, 1, 1, 0, 1 },
1119b31aa7beSWilliam Wu .ls_det_clr = { 0x118, 1, 1, 0, 1 },
1120b31aa7beSWilliam Wu .utmi_ls = { 0x120, 17, 16, 0, 1 },
1121b31aa7beSWilliam Wu .utmi_hstdet = { 0x120, 19, 19, 0, 1 }
1122b31aa7beSWilliam Wu }
1123b31aa7beSWilliam Wu },
1124b31aa7beSWilliam Wu .chg_det = {
1125b31aa7beSWilliam Wu .opmode = { 0x0100, 3, 0, 5, 1 },
1126b31aa7beSWilliam Wu .cp_det = { 0x0120, 24, 24, 0, 1 },
1127b31aa7beSWilliam Wu .dcp_det = { 0x0120, 23, 23, 0, 1 },
1128b31aa7beSWilliam Wu .dp_det = { 0x0120, 25, 25, 0, 1 },
1129b31aa7beSWilliam Wu .idm_sink_en = { 0x0108, 8, 8, 0, 1 },
1130b31aa7beSWilliam Wu .idp_sink_en = { 0x0108, 7, 7, 0, 1 },
1131b31aa7beSWilliam Wu .idp_src_en = { 0x0108, 9, 9, 0, 1 },
1132b31aa7beSWilliam Wu .rdm_pdwn_en = { 0x0108, 10, 10, 0, 1 },
1133b31aa7beSWilliam Wu .vdm_src_en = { 0x0108, 12, 12, 0, 1 },
1134b31aa7beSWilliam Wu .vdp_src_en = { 0x0108, 11, 11, 0, 1 },
1135b31aa7beSWilliam Wu },
1136b31aa7beSWilliam Wu },
1137b31aa7beSWilliam Wu { /* sentinel */ }
1138b31aa7beSWilliam Wu };
1139b31aa7beSWilliam Wu
1140baa12648SJianwei Zheng static const struct rockchip_usb2phy_cfg rk3036_phy_cfgs[] = {
1141baa12648SJianwei Zheng {
1142baa12648SJianwei Zheng .reg = 0x17c,
1143baa12648SJianwei Zheng .num_ports = 2,
1144baa12648SJianwei Zheng .clkout_ctl = { 0x017c, 11, 11, 1, 0 },
1145baa12648SJianwei Zheng .port_cfgs = {
1146baa12648SJianwei Zheng [USB2PHY_PORT_OTG] = {
1147baa12648SJianwei Zheng .phy_sus = { 0x017c, 8, 0, 0, 0x1d1 },
1148baa12648SJianwei Zheng .bvalid_det_en = { 0x017c, 14, 14, 0, 1 },
1149baa12648SJianwei Zheng .bvalid_det_st = { 0x017c, 15, 15, 0, 1 },
1150baa12648SJianwei Zheng .bvalid_det_clr = { 0x017c, 15, 15, 0, 1 },
1151baa12648SJianwei Zheng .iddig_output = { 0x017c, 10, 10, 0, 1 },
1152baa12648SJianwei Zheng .iddig_en = { 0x017c, 9, 9, 0, 1 },
1153baa12648SJianwei Zheng .idfall_det_en = { 0x01a0, 2, 2, 0, 1 },
1154baa12648SJianwei Zheng .idfall_det_st = { 0x01a0, 3, 3, 0, 1 },
1155baa12648SJianwei Zheng .idfall_det_clr = { 0x01a0, 3, 3, 0, 1 },
1156baa12648SJianwei Zheng .idrise_det_en = { 0x01a0, 0, 0, 0, 1 },
1157baa12648SJianwei Zheng .idrise_det_st = { 0x01a0, 1, 1, 0, 1 },
1158baa12648SJianwei Zheng .idrise_det_clr = { 0x01a0, 1, 1, 0, 1 },
1159baa12648SJianwei Zheng .ls_det_en = { 0x017c, 12, 12, 0, 1 },
1160baa12648SJianwei Zheng .ls_det_st = { 0x017c, 13, 13, 0, 1 },
1161baa12648SJianwei Zheng .ls_det_clr = { 0x017c, 13, 13, 0, 1 },
1162baa12648SJianwei Zheng .utmi_bvalid = { 0x014c, 5, 5, 0, 1 },
1163baa12648SJianwei Zheng .utmi_iddig = { 0x014c, 8, 8, 0, 1 },
1164baa12648SJianwei Zheng .utmi_ls = { 0x014c, 7, 6, 0, 1 },
1165baa12648SJianwei Zheng },
1166baa12648SJianwei Zheng [USB2PHY_PORT_HOST] = {
1167baa12648SJianwei Zheng .phy_sus = { 0x0194, 8, 0, 0, 0x1d1 },
1168baa12648SJianwei Zheng .ls_det_en = { 0x0194, 14, 14, 0, 1 },
1169baa12648SJianwei Zheng .ls_det_st = { 0x0194, 15, 15, 0, 1 },
1170baa12648SJianwei Zheng .ls_det_clr = { 0x0194, 15, 15, 0, 1 }
1171baa12648SJianwei Zheng }
1172baa12648SJianwei Zheng },
1173baa12648SJianwei Zheng },
1174baa12648SJianwei Zheng { /* sentinel */ }
1175baa12648SJianwei Zheng };
1176baa12648SJianwei Zheng
1177f0c40dcdSWu Liang feng static const struct rockchip_usb2phy_cfg rk312x_phy_cfgs[] = {
1178f0c40dcdSWu Liang feng {
1179f0c40dcdSWu Liang feng .reg = 0x17c,
1180f0c40dcdSWu Liang feng .num_ports = 2,
1181f0c40dcdSWu Liang feng .clkout_ctl = { 0x0190, 15, 15, 1, 0 },
1182f0c40dcdSWu Liang feng .port_cfgs = {
1183f0c40dcdSWu Liang feng [USB2PHY_PORT_OTG] = {
1184f0c40dcdSWu Liang feng .phy_sus = { 0x017c, 8, 0, 0, 0x1d1 },
1185f0c40dcdSWu Liang feng .bvalid_det_en = { 0x017c, 14, 14, 0, 1 },
1186f0c40dcdSWu Liang feng .bvalid_det_st = { 0x017c, 15, 15, 0, 1 },
1187f0c40dcdSWu Liang feng .bvalid_det_clr = { 0x017c, 15, 15, 0, 1 },
1188f0c40dcdSWu Liang feng .iddig_output = { 0x017c, 10, 10, 0, 1 },
1189f0c40dcdSWu Liang feng .iddig_en = { 0x017c, 9, 9, 0, 1 },
1190f0c40dcdSWu Liang feng .idfall_det_en = { 0x01a0, 2, 2, 0, 1 },
1191f0c40dcdSWu Liang feng .idfall_det_st = { 0x01a0, 3, 3, 0, 1 },
1192f0c40dcdSWu Liang feng .idfall_det_clr = { 0x01a0, 3, 3, 0, 1 },
1193f0c40dcdSWu Liang feng .idrise_det_en = { 0x01a0, 0, 0, 0, 1 },
1194f0c40dcdSWu Liang feng .idrise_det_st = { 0x01a0, 1, 1, 0, 1 },
1195f0c40dcdSWu Liang feng .idrise_det_clr = { 0x01a0, 1, 1, 0, 1 },
1196f0c40dcdSWu Liang feng .ls_det_en = { 0x017c, 12, 12, 0, 1 },
1197f0c40dcdSWu Liang feng .ls_det_st = { 0x017c, 13, 13, 0, 1 },
1198f0c40dcdSWu Liang feng .ls_det_clr = { 0x017c, 13, 13, 0, 1 },
1199f0c40dcdSWu Liang feng .utmi_bvalid = { 0x014c, 5, 5, 0, 1 },
1200f0c40dcdSWu Liang feng .utmi_iddig = { 0x014c, 8, 8, 0, 1 },
1201f0c40dcdSWu Liang feng .utmi_ls = { 0x014c, 7, 6, 0, 1 },
1202f0c40dcdSWu Liang feng },
1203f0c40dcdSWu Liang feng [USB2PHY_PORT_HOST] = {
1204f0c40dcdSWu Liang feng .phy_sus = { 0x0194, 8, 0, 0, 0x1d1 },
1205f0c40dcdSWu Liang feng .ls_det_en = { 0x0194, 14, 14, 0, 1 },
1206f0c40dcdSWu Liang feng .ls_det_st = { 0x0194, 15, 15, 0, 1 },
1207f0c40dcdSWu Liang feng .ls_det_clr = { 0x0194, 15, 15, 0, 1 }
1208f0c40dcdSWu Liang feng }
1209f0c40dcdSWu Liang feng },
1210f0c40dcdSWu Liang feng .chg_det = {
1211f0c40dcdSWu Liang feng .opmode = { 0x017c, 3, 0, 5, 1 },
1212f0c40dcdSWu Liang feng .cp_det = { 0x02c0, 6, 6, 0, 1 },
1213f0c40dcdSWu Liang feng .dcp_det = { 0x02c0, 5, 5, 0, 1 },
1214f0c40dcdSWu Liang feng .dp_det = { 0x02c0, 7, 7, 0, 1 },
1215f0c40dcdSWu Liang feng .idm_sink_en = { 0x0184, 8, 8, 0, 1 },
1216f0c40dcdSWu Liang feng .idp_sink_en = { 0x0184, 7, 7, 0, 1 },
1217f0c40dcdSWu Liang feng .idp_src_en = { 0x0184, 9, 9, 0, 1 },
1218f0c40dcdSWu Liang feng .rdm_pdwn_en = { 0x0184, 10, 10, 0, 1 },
1219f0c40dcdSWu Liang feng .vdm_src_en = { 0x0184, 12, 12, 0, 1 },
1220f0c40dcdSWu Liang feng .vdp_src_en = { 0x0184, 11, 11, 0, 1 },
1221f0c40dcdSWu Liang feng },
1222f0c40dcdSWu Liang feng },
1223f0c40dcdSWu Liang feng { /* sentinel */ }
1224f0c40dcdSWu Liang feng };
1225f0c40dcdSWu Liang feng
1226a636a6d7SWilliam Wu static const struct rockchip_usb2phy_cfg rk322x_phy_cfgs[] = {
1227a636a6d7SWilliam Wu {
1228a636a6d7SWilliam Wu .reg = 0x760,
1229a636a6d7SWilliam Wu .num_ports = 2,
1230a636a6d7SWilliam Wu .phy_tuning = rk322x_usb2phy_tuning,
1231a636a6d7SWilliam Wu .clkout_ctl = { 0x0768, 4, 4, 1, 0 },
1232a636a6d7SWilliam Wu .port_cfgs = {
1233a636a6d7SWilliam Wu [USB2PHY_PORT_OTG] = {
1234a636a6d7SWilliam Wu .phy_sus = { 0x0760, 8, 0, 0, 0x1d1 },
1235a636a6d7SWilliam Wu .bvalid_det_en = { 0x0680, 3, 3, 0, 1 },
1236a636a6d7SWilliam Wu .bvalid_det_st = { 0x0690, 3, 3, 0, 1 },
1237a636a6d7SWilliam Wu .bvalid_det_clr = { 0x06a0, 3, 3, 0, 1 },
1238a636a6d7SWilliam Wu .iddig_output = { 0x0760, 10, 10, 0, 1 },
1239a636a6d7SWilliam Wu .iddig_en = { 0x0760, 9, 9, 0, 1 },
1240a636a6d7SWilliam Wu .idfall_det_en = { 0x0680, 6, 6, 0, 1 },
1241a636a6d7SWilliam Wu .idfall_det_st = { 0x0690, 6, 6, 0, 1 },
1242a636a6d7SWilliam Wu .idfall_det_clr = { 0x06a0, 6, 6, 0, 1 },
1243a636a6d7SWilliam Wu .idrise_det_en = { 0x0680, 5, 5, 0, 1 },
1244a636a6d7SWilliam Wu .idrise_det_st = { 0x0690, 5, 5, 0, 1 },
1245a636a6d7SWilliam Wu .idrise_det_clr = { 0x06a0, 5, 5, 0, 1 },
1246a636a6d7SWilliam Wu .ls_det_en = { 0x0680, 2, 2, 0, 1 },
1247a636a6d7SWilliam Wu .ls_det_st = { 0x0690, 2, 2, 0, 1 },
1248a636a6d7SWilliam Wu .ls_det_clr = { 0x06a0, 2, 2, 0, 1 },
1249a636a6d7SWilliam Wu .utmi_bvalid = { 0x0480, 4, 4, 0, 1 },
1250a636a6d7SWilliam Wu .utmi_iddig = { 0x0480, 1, 1, 0, 1 },
1251a636a6d7SWilliam Wu .utmi_ls = { 0x0480, 3, 2, 0, 1 },
1252a636a6d7SWilliam Wu .vbus_det_en = { 0x0788, 15, 15, 1, 0 },
1253a636a6d7SWilliam Wu },
1254a636a6d7SWilliam Wu [USB2PHY_PORT_HOST] = {
1255a636a6d7SWilliam Wu .phy_sus = { 0x0764, 8, 0, 0, 0x1d1 },
1256a636a6d7SWilliam Wu .ls_det_en = { 0x0680, 4, 4, 0, 1 },
1257a636a6d7SWilliam Wu .ls_det_st = { 0x0690, 4, 4, 0, 1 },
1258a636a6d7SWilliam Wu .ls_det_clr = { 0x06a0, 4, 4, 0, 1 }
1259a636a6d7SWilliam Wu }
1260a636a6d7SWilliam Wu },
1261a636a6d7SWilliam Wu .chg_det = {
1262a636a6d7SWilliam Wu .opmode = { 0x0760, 3, 0, 5, 1 },
1263a636a6d7SWilliam Wu .cp_det = { 0x0884, 4, 4, 0, 1 },
1264a636a6d7SWilliam Wu .dcp_det = { 0x0884, 3, 3, 0, 1 },
1265a636a6d7SWilliam Wu .dp_det = { 0x0884, 5, 5, 0, 1 },
1266a636a6d7SWilliam Wu .idm_sink_en = { 0x0768, 8, 8, 0, 1 },
1267a636a6d7SWilliam Wu .idp_sink_en = { 0x0768, 7, 7, 0, 1 },
1268a636a6d7SWilliam Wu .idp_src_en = { 0x0768, 9, 9, 0, 1 },
1269a636a6d7SWilliam Wu .rdm_pdwn_en = { 0x0768, 10, 10, 0, 1 },
1270a636a6d7SWilliam Wu .vdm_src_en = { 0x0768, 12, 12, 0, 1 },
1271a636a6d7SWilliam Wu .vdp_src_en = { 0x0768, 11, 11, 0, 1 },
1272a636a6d7SWilliam Wu },
1273a636a6d7SWilliam Wu },
1274a636a6d7SWilliam Wu {
1275a636a6d7SWilliam Wu .reg = 0x800,
1276a636a6d7SWilliam Wu .num_ports = 2,
1277a636a6d7SWilliam Wu .clkout_ctl = { 0x0808, 4, 4, 1, 0 },
1278a636a6d7SWilliam Wu .port_cfgs = {
1279a636a6d7SWilliam Wu [USB2PHY_PORT_OTG] = {
1280a636a6d7SWilliam Wu .phy_sus = { 0x804, 8, 0, 0, 0x1d1 },
1281a636a6d7SWilliam Wu .ls_det_en = { 0x0684, 1, 1, 0, 1 },
1282a636a6d7SWilliam Wu .ls_det_st = { 0x0694, 1, 1, 0, 1 },
1283a636a6d7SWilliam Wu .ls_det_clr = { 0x06a4, 1, 1, 0, 1 }
1284a636a6d7SWilliam Wu },
1285a636a6d7SWilliam Wu [USB2PHY_PORT_HOST] = {
1286a636a6d7SWilliam Wu .phy_sus = { 0x800, 8, 0, 0, 0x1d1 },
1287a636a6d7SWilliam Wu .ls_det_en = { 0x0684, 0, 0, 0, 1 },
1288a636a6d7SWilliam Wu .ls_det_st = { 0x0694, 0, 0, 0, 1 },
1289a636a6d7SWilliam Wu .ls_det_clr = { 0x06a4, 0, 0, 0, 1 }
1290a636a6d7SWilliam Wu }
1291a636a6d7SWilliam Wu },
1292a636a6d7SWilliam Wu },
1293a636a6d7SWilliam Wu { /* sentinel */ }
1294a636a6d7SWilliam Wu };
1295a636a6d7SWilliam Wu
1296675552f7SFrank Wang static const struct rockchip_usb2phy_cfg rk3308_phy_cfgs[] = {
1297675552f7SFrank Wang {
1298675552f7SFrank Wang .reg = 0x100,
1299675552f7SFrank Wang .num_ports = 2,
1300675552f7SFrank Wang .phy_tuning = rk3308_usb2phy_tuning,
1301675552f7SFrank Wang .clkout_ctl = { 0x0108, 4, 4, 1, 0 },
1302675552f7SFrank Wang .port_cfgs = {
1303675552f7SFrank Wang [USB2PHY_PORT_OTG] = {
1304675552f7SFrank Wang .phy_sus = { 0x0100, 8, 0, 0, 0x1d1 },
1305675552f7SFrank Wang .bvalid_det_en = { 0x3020, 2, 2, 0, 1 },
1306675552f7SFrank Wang .bvalid_det_st = { 0x3024, 2, 2, 0, 1 },
1307675552f7SFrank Wang .bvalid_det_clr = { 0x3028, 2, 2, 0, 1 },
1308675552f7SFrank Wang .iddig_output = { 0x0100, 10, 10, 0, 1 },
1309675552f7SFrank Wang .iddig_en = { 0x0100, 9, 9, 0, 1 },
1310675552f7SFrank Wang .idfall_det_en = { 0x3020, 5, 5, 0, 1 },
1311675552f7SFrank Wang .idfall_det_st = { 0x3024, 5, 5, 0, 1 },
1312675552f7SFrank Wang .idfall_det_clr = { 0x3028, 5, 5, 0, 1 },
1313675552f7SFrank Wang .idrise_det_en = { 0x3020, 4, 4, 0, 1 },
1314675552f7SFrank Wang .idrise_det_st = { 0x3024, 4, 4, 0, 1 },
1315675552f7SFrank Wang .idrise_det_clr = { 0x3028, 4, 4, 0, 1 },
1316675552f7SFrank Wang .ls_det_en = { 0x3020, 0, 0, 0, 1 },
1317675552f7SFrank Wang .ls_det_st = { 0x3024, 0, 0, 0, 1 },
1318675552f7SFrank Wang .ls_det_clr = { 0x3028, 0, 0, 0, 1 },
1319675552f7SFrank Wang .utmi_avalid = { 0x0120, 10, 10, 0, 1 },
1320675552f7SFrank Wang .utmi_bvalid = { 0x0120, 9, 9, 0, 1 },
1321675552f7SFrank Wang .utmi_iddig = { 0x0120, 6, 6, 0, 1 },
1322675552f7SFrank Wang .utmi_ls = { 0x0120, 5, 4, 0, 1 },
1323675552f7SFrank Wang .vbus_det_en = { 0x001c, 15, 15, 1, 0 },
1324675552f7SFrank Wang },
1325675552f7SFrank Wang [USB2PHY_PORT_HOST] = {
1326675552f7SFrank Wang .phy_sus = { 0x0104, 8, 0, 0, 0x1d1 },
1327675552f7SFrank Wang .ls_det_en = { 0x3020, 1, 1, 0, 1 },
1328675552f7SFrank Wang .ls_det_st = { 0x3024, 1, 1, 0, 1 },
1329675552f7SFrank Wang .ls_det_clr = { 0x3028, 1, 1, 0, 1 },
1330675552f7SFrank Wang .utmi_ls = { 0x120, 17, 16, 0, 1 },
1331675552f7SFrank Wang .utmi_hstdet = { 0x120, 19, 19, 0, 1 }
1332675552f7SFrank Wang }
1333675552f7SFrank Wang },
1334675552f7SFrank Wang .chg_det = {
1335675552f7SFrank Wang .opmode = { 0x0100, 3, 0, 5, 1 },
1336675552f7SFrank Wang .cp_det = { 0x0120, 24, 24, 0, 1 },
1337675552f7SFrank Wang .dcp_det = { 0x0120, 23, 23, 0, 1 },
1338675552f7SFrank Wang .dp_det = { 0x0120, 25, 25, 0, 1 },
1339675552f7SFrank Wang .idm_sink_en = { 0x0108, 8, 8, 0, 1 },
1340675552f7SFrank Wang .idp_sink_en = { 0x0108, 7, 7, 0, 1 },
1341675552f7SFrank Wang .idp_src_en = { 0x0108, 9, 9, 0, 1 },
1342675552f7SFrank Wang .rdm_pdwn_en = { 0x0108, 10, 10, 0, 1 },
1343675552f7SFrank Wang .vdm_src_en = { 0x0108, 12, 12, 0, 1 },
1344675552f7SFrank Wang .vdp_src_en = { 0x0108, 11, 11, 0, 1 },
1345675552f7SFrank Wang },
1346675552f7SFrank Wang },
1347675552f7SFrank Wang { /* sentinel */ }
1348675552f7SFrank Wang };
1349675552f7SFrank Wang
1350f0c40dcdSWu Liang feng static const struct rockchip_usb2phy_cfg rk3328_phy_cfgs[] = {
1351f0c40dcdSWu Liang feng {
1352f0c40dcdSWu Liang feng .reg = 0x100,
1353f0c40dcdSWu Liang feng .num_ports = 2,
1354134d55e1SJianwei Zheng .phy_tuning = rk3328_usb2phy_tuning,
1355f0c40dcdSWu Liang feng .clkout_ctl = { 0x108, 4, 4, 1, 0 },
1356f0c40dcdSWu Liang feng .port_cfgs = {
1357f0c40dcdSWu Liang feng [USB2PHY_PORT_OTG] = {
1358f0c40dcdSWu Liang feng .phy_sus = { 0x0100, 8, 0, 0, 0x1d1 },
1359f0c40dcdSWu Liang feng .bvalid_det_en = { 0x0110, 2, 2, 0, 1 },
1360f0c40dcdSWu Liang feng .bvalid_det_st = { 0x0114, 2, 2, 0, 1 },
1361f0c40dcdSWu Liang feng .bvalid_det_clr = { 0x0118, 2, 2, 0, 1 },
1362f0c40dcdSWu Liang feng .iddig_output = { 0x0100, 10, 10, 0, 1 },
1363f0c40dcdSWu Liang feng .iddig_en = { 0x0100, 9, 9, 0, 1 },
1364f0c40dcdSWu Liang feng .idfall_det_en = { 0x0110, 5, 5, 0, 1 },
1365f0c40dcdSWu Liang feng .idfall_det_st = { 0x0114, 5, 5, 0, 1 },
1366f0c40dcdSWu Liang feng .idfall_det_clr = { 0x0118, 5, 5, 0, 1 },
1367f0c40dcdSWu Liang feng .idrise_det_en = { 0x0110, 4, 4, 0, 1 },
1368f0c40dcdSWu Liang feng .idrise_det_st = { 0x0114, 4, 4, 0, 1 },
1369f0c40dcdSWu Liang feng .idrise_det_clr = { 0x0118, 4, 4, 0, 1 },
1370f0c40dcdSWu Liang feng .ls_det_en = { 0x0110, 0, 0, 0, 1 },
1371f0c40dcdSWu Liang feng .ls_det_st = { 0x0114, 0, 0, 0, 1 },
1372f0c40dcdSWu Liang feng .ls_det_clr = { 0x0118, 0, 0, 0, 1 },
1373f0c40dcdSWu Liang feng .utmi_avalid = { 0x0120, 10, 10, 0, 1 },
1374f0c40dcdSWu Liang feng .utmi_bvalid = { 0x0120, 9, 9, 0, 1 },
1375f0c40dcdSWu Liang feng .utmi_iddig = { 0x0120, 6, 6, 0, 1 },
1376f0c40dcdSWu Liang feng .utmi_ls = { 0x0120, 5, 4, 0, 1 },
1377f0c40dcdSWu Liang feng .vbus_det_en = { 0x001c, 15, 15, 1, 0 },
1378f0c40dcdSWu Liang feng },
1379f0c40dcdSWu Liang feng [USB2PHY_PORT_HOST] = {
1380f0c40dcdSWu Liang feng .phy_sus = { 0x104, 8, 0, 0, 0x1d1 },
1381f0c40dcdSWu Liang feng .ls_det_en = { 0x110, 1, 1, 0, 1 },
1382f0c40dcdSWu Liang feng .ls_det_st = { 0x114, 1, 1, 0, 1 },
1383f0c40dcdSWu Liang feng .ls_det_clr = { 0x118, 1, 1, 0, 1 },
1384f0c40dcdSWu Liang feng .utmi_ls = { 0x120, 17, 16, 0, 1 },
1385f0c40dcdSWu Liang feng .utmi_hstdet = { 0x120, 19, 19, 0, 1 }
1386f0c40dcdSWu Liang feng }
1387f0c40dcdSWu Liang feng },
1388f0c40dcdSWu Liang feng .chg_det = {
1389f0c40dcdSWu Liang feng .opmode = { 0x0100, 3, 0, 5, 1 },
1390f0c40dcdSWu Liang feng .cp_det = { 0x0120, 24, 24, 0, 1 },
1391f0c40dcdSWu Liang feng .dcp_det = { 0x0120, 23, 23, 0, 1 },
1392f0c40dcdSWu Liang feng .dp_det = { 0x0120, 25, 25, 0, 1 },
1393f0c40dcdSWu Liang feng .idm_sink_en = { 0x0108, 8, 8, 0, 1 },
1394f0c40dcdSWu Liang feng .idp_sink_en = { 0x0108, 7, 7, 0, 1 },
1395f0c40dcdSWu Liang feng .idp_src_en = { 0x0108, 9, 9, 0, 1 },
1396f0c40dcdSWu Liang feng .rdm_pdwn_en = { 0x0108, 10, 10, 0, 1 },
1397f0c40dcdSWu Liang feng .vdm_src_en = { 0x0108, 12, 12, 0, 1 },
1398f0c40dcdSWu Liang feng .vdp_src_en = { 0x0108, 11, 11, 0, 1 },
1399f0c40dcdSWu Liang feng },
1400f0c40dcdSWu Liang feng },
1401f0c40dcdSWu Liang feng { /* sentinel */ }
1402f0c40dcdSWu Liang feng };
1403f0c40dcdSWu Liang feng
14042d39b251SWilliam Wu static const struct rockchip_usb2phy_cfg rk3368_phy_cfgs[] = {
14052d39b251SWilliam Wu {
14062d39b251SWilliam Wu .reg = 0x700,
14072d39b251SWilliam Wu .num_ports = 2,
14082d39b251SWilliam Wu .clkout_ctl = { 0x0724, 15, 15, 1, 0 },
14092d39b251SWilliam Wu .port_cfgs = {
14102d39b251SWilliam Wu [USB2PHY_PORT_OTG] = {
14112d39b251SWilliam Wu .phy_sus = { 0x0700, 8, 0, 0, 0x1d1 },
14122d39b251SWilliam Wu .bvalid_det_en = { 0x0680, 3, 3, 0, 1 },
14132d39b251SWilliam Wu .bvalid_det_st = { 0x0690, 3, 3, 0, 1 },
14142d39b251SWilliam Wu .bvalid_det_clr = { 0x06a0, 3, 3, 0, 1 },
14152d39b251SWilliam Wu .ls_det_en = { 0x0680, 2, 2, 0, 1 },
14162d39b251SWilliam Wu .ls_det_st = { 0x0690, 2, 2, 0, 1 },
14172d39b251SWilliam Wu .ls_det_clr = { 0x06a0, 2, 2, 0, 1 },
14182d39b251SWilliam Wu .utmi_bvalid = { 0x04bc, 23, 23, 0, 1 },
14192d39b251SWilliam Wu .utmi_ls = { 0x04bc, 25, 24, 0, 1 },
14202d39b251SWilliam Wu },
14212d39b251SWilliam Wu [USB2PHY_PORT_HOST] = {
14222d39b251SWilliam Wu .phy_sus = { 0x0728, 8, 0, 0, 0x1d1 },
14232d39b251SWilliam Wu .ls_det_en = { 0x0680, 4, 4, 0, 1 },
14242d39b251SWilliam Wu .ls_det_st = { 0x0690, 4, 4, 0, 1 },
14252d39b251SWilliam Wu .ls_det_clr = { 0x06a0, 4, 4, 0, 1 }
14262d39b251SWilliam Wu }
14272d39b251SWilliam Wu },
14282d39b251SWilliam Wu .chg_det = {
14292d39b251SWilliam Wu .opmode = { 0x0700, 3, 0, 5, 1 },
14302d39b251SWilliam Wu .cp_det = { 0x04b8, 30, 30, 0, 1 },
14312d39b251SWilliam Wu .dcp_det = { 0x04b8, 29, 29, 0, 1 },
14322d39b251SWilliam Wu .dp_det = { 0x04b8, 31, 31, 0, 1 },
14332d39b251SWilliam Wu .idm_sink_en = { 0x0718, 8, 8, 0, 1 },
14342d39b251SWilliam Wu .idp_sink_en = { 0x0718, 7, 7, 0, 1 },
14352d39b251SWilliam Wu .idp_src_en = { 0x0718, 9, 9, 0, 1 },
14362d39b251SWilliam Wu .rdm_pdwn_en = { 0x0718, 10, 10, 0, 1 },
14372d39b251SWilliam Wu .vdm_src_en = { 0x0718, 12, 12, 0, 1 },
14382d39b251SWilliam Wu .vdp_src_en = { 0x0718, 11, 11, 0, 1 },
14392d39b251SWilliam Wu },
14402d39b251SWilliam Wu },
14412d39b251SWilliam Wu { /* sentinel */ }
14422d39b251SWilliam Wu };
14432d39b251SWilliam Wu
144484f12a43SWilliam Wu static const struct rockchip_usb2phy_cfg rk3399_phy_cfgs[] = {
144584f12a43SWilliam Wu {
144684f12a43SWilliam Wu .reg = 0xe450,
144784f12a43SWilliam Wu .num_ports = 2,
144884f12a43SWilliam Wu .clkout_ctl = { 0xe450, 4, 4, 1, 0 },
144984f12a43SWilliam Wu .port_cfgs = {
145084f12a43SWilliam Wu [USB2PHY_PORT_OTG] = {
145184f12a43SWilliam Wu .phy_sus = { 0xe454, 8, 0, 0x052, 0x1d1 },
145284f12a43SWilliam Wu .bvalid_det_en = { 0xe3c0, 3, 3, 0, 1 },
145384f12a43SWilliam Wu .bvalid_det_st = { 0xe3e0, 3, 3, 0, 1 },
145484f12a43SWilliam Wu .bvalid_det_clr = { 0xe3d0, 3, 3, 0, 1 },
145584f12a43SWilliam Wu .idfall_det_en = { 0xe3c0, 5, 5, 0, 1 },
145684f12a43SWilliam Wu .idfall_det_st = { 0xe3e0, 5, 5, 0, 1 },
145784f12a43SWilliam Wu .idfall_det_clr = { 0xe3d0, 5, 5, 0, 1 },
145884f12a43SWilliam Wu .idrise_det_en = { 0xe3c0, 4, 4, 0, 1 },
145984f12a43SWilliam Wu .idrise_det_st = { 0xe3e0, 4, 4, 0, 1 },
146084f12a43SWilliam Wu .idrise_det_clr = { 0xe3d0, 4, 4, 0, 1 },
146184f12a43SWilliam Wu .ls_det_en = { 0xe3c0, 2, 2, 0, 1 },
146284f12a43SWilliam Wu .ls_det_st = { 0xe3e0, 2, 2, 0, 1 },
146384f12a43SWilliam Wu .ls_det_clr = { 0xe3d0, 2, 2, 0, 1 },
146484f12a43SWilliam Wu .utmi_avalid = { 0xe2ac, 7, 7, 0, 1 },
146584f12a43SWilliam Wu .utmi_bvalid = { 0xe2ac, 12, 12, 0, 1 },
146684f12a43SWilliam Wu .utmi_iddig = { 0xe2ac, 8, 8, 0, 1 },
146784f12a43SWilliam Wu .utmi_ls = { 0xe2ac, 14, 13, 0, 1 },
146884f12a43SWilliam Wu .vbus_det_en = { 0x449c, 15, 15, 1, 0 },
146984f12a43SWilliam Wu },
147084f12a43SWilliam Wu [USB2PHY_PORT_HOST] = {
147184f12a43SWilliam Wu .phy_sus = { 0xe458, 1, 0, 0x2, 0x1 },
147284f12a43SWilliam Wu .ls_det_en = { 0xe3c0, 6, 6, 0, 1 },
147384f12a43SWilliam Wu .ls_det_st = { 0xe3e0, 6, 6, 0, 1 },
147484f12a43SWilliam Wu .ls_det_clr = { 0xe3d0, 6, 6, 0, 1 },
147584f12a43SWilliam Wu .utmi_ls = { 0xe2ac, 22, 21, 0, 1 },
147684f12a43SWilliam Wu .utmi_hstdet = { 0xe2ac, 23, 23, 0, 1 }
147784f12a43SWilliam Wu }
147884f12a43SWilliam Wu },
147984f12a43SWilliam Wu .chg_det = {
148084f12a43SWilliam Wu .opmode = { 0xe454, 3, 0, 5, 1 },
148184f12a43SWilliam Wu .cp_det = { 0xe2ac, 2, 2, 0, 1 },
148284f12a43SWilliam Wu .dcp_det = { 0xe2ac, 1, 1, 0, 1 },
148384f12a43SWilliam Wu .dp_det = { 0xe2ac, 0, 0, 0, 1 },
148484f12a43SWilliam Wu .idm_sink_en = { 0xe450, 8, 8, 0, 1 },
148584f12a43SWilliam Wu .idp_sink_en = { 0xe450, 7, 7, 0, 1 },
148684f12a43SWilliam Wu .idp_src_en = { 0xe450, 9, 9, 0, 1 },
148784f12a43SWilliam Wu .rdm_pdwn_en = { 0xe450, 10, 10, 0, 1 },
148884f12a43SWilliam Wu .vdm_src_en = { 0xe450, 12, 12, 0, 1 },
148984f12a43SWilliam Wu .vdp_src_en = { 0xe450, 11, 11, 0, 1 },
149084f12a43SWilliam Wu },
149184f12a43SWilliam Wu },
149284f12a43SWilliam Wu {
149384f12a43SWilliam Wu .reg = 0xe460,
149484f12a43SWilliam Wu .num_ports = 2,
149584f12a43SWilliam Wu .clkout_ctl = { 0xe460, 4, 4, 1, 0 },
149684f12a43SWilliam Wu .port_cfgs = {
149784f12a43SWilliam Wu [USB2PHY_PORT_OTG] = {
149884f12a43SWilliam Wu .phy_sus = { 0xe464, 8, 0, 0x052, 0x1d1 },
149984f12a43SWilliam Wu .bvalid_det_en = { 0xe3c0, 8, 8, 0, 1 },
150084f12a43SWilliam Wu .bvalid_det_st = { 0xe3e0, 8, 8, 0, 1 },
150184f12a43SWilliam Wu .bvalid_det_clr = { 0xe3d0, 8, 8, 0, 1 },
150284f12a43SWilliam Wu .idfall_det_en = { 0xe3c0, 10, 10, 0, 1 },
150384f12a43SWilliam Wu .idfall_det_st = { 0xe3e0, 10, 10, 0, 1 },
150484f12a43SWilliam Wu .idfall_det_clr = { 0xe3d0, 10, 10, 0, 1 },
150584f12a43SWilliam Wu .idrise_det_en = { 0xe3c0, 9, 9, 0, 1 },
150684f12a43SWilliam Wu .idrise_det_st = { 0xe3e0, 9, 9, 0, 1 },
150784f12a43SWilliam Wu .idrise_det_clr = { 0xe3d0, 9, 9, 0, 1 },
150884f12a43SWilliam Wu .ls_det_en = { 0xe3c0, 7, 7, 0, 1 },
150984f12a43SWilliam Wu .ls_det_st = { 0xe3e0, 7, 7, 0, 1 },
151084f12a43SWilliam Wu .ls_det_clr = { 0xe3d0, 7, 7, 0, 1 },
151184f12a43SWilliam Wu .utmi_avalid = { 0xe2ac, 10, 10, 0, 1 },
151284f12a43SWilliam Wu .utmi_bvalid = { 0xe2ac, 16, 16, 0, 1 },
151384f12a43SWilliam Wu .utmi_iddig = { 0xe2ac, 11, 11, 0, 1 },
151484f12a43SWilliam Wu .utmi_ls = { 0xe2ac, 18, 17, 0, 1 },
151584f12a43SWilliam Wu .vbus_det_en = { 0x451c, 15, 15, 1, 0 },
151684f12a43SWilliam Wu },
151784f12a43SWilliam Wu [USB2PHY_PORT_HOST] = {
151884f12a43SWilliam Wu .phy_sus = { 0xe468, 1, 0, 0x2, 0x1 },
151984f12a43SWilliam Wu .ls_det_en = { 0xe3c0, 11, 11, 0, 1 },
152084f12a43SWilliam Wu .ls_det_st = { 0xe3e0, 11, 11, 0, 1 },
152184f12a43SWilliam Wu .ls_det_clr = { 0xe3d0, 11, 11, 0, 1 },
152284f12a43SWilliam Wu .utmi_ls = { 0xe2ac, 26, 25, 0, 1 },
152384f12a43SWilliam Wu .utmi_hstdet = { 0xe2ac, 27, 27, 0, 1 }
152484f12a43SWilliam Wu }
152584f12a43SWilliam Wu },
152684f12a43SWilliam Wu .chg_det = {
152784f12a43SWilliam Wu .opmode = { 0xe464, 3, 0, 5, 1 },
152884f12a43SWilliam Wu .cp_det = { 0xe2ac, 5, 5, 0, 1 },
152984f12a43SWilliam Wu .dcp_det = { 0xe2ac, 4, 4, 0, 1 },
153084f12a43SWilliam Wu .dp_det = { 0xe2ac, 3, 3, 0, 1 },
153184f12a43SWilliam Wu .idm_sink_en = { 0xe460, 8, 8, 0, 1 },
153284f12a43SWilliam Wu .idp_sink_en = { 0xe460, 7, 7, 0, 1 },
153384f12a43SWilliam Wu .idp_src_en = { 0xe460, 9, 9, 0, 1 },
153484f12a43SWilliam Wu .rdm_pdwn_en = { 0xe460, 10, 10, 0, 1 },
153584f12a43SWilliam Wu .vdm_src_en = { 0xe460, 12, 12, 0, 1 },
153684f12a43SWilliam Wu .vdp_src_en = { 0xe460, 11, 11, 0, 1 },
153784f12a43SWilliam Wu },
153884f12a43SWilliam Wu },
153984f12a43SWilliam Wu { /* sentinel */ }
154084f12a43SWilliam Wu };
154184f12a43SWilliam Wu
1542d44623abSWilliam Wu static const struct rockchip_usb2phy_cfg rv1103b_phy_cfgs[] = {
1543d44623abSWilliam Wu {
1544d44623abSWilliam Wu .reg = 0x20e10000,
1545d44623abSWilliam Wu .num_ports = 1,
1546d44623abSWilliam Wu .phy_tuning = rv1103b_usb2phy_tuning,
1547d44623abSWilliam Wu .clkout_ctl = { 0x50058, 4, 4, 1, 0 },
1548d44623abSWilliam Wu .port_cfgs = {
1549d44623abSWilliam Wu [USB2PHY_PORT_OTG] = {
1550d44623abSWilliam Wu .phy_sus = { 0x50050, 8, 0, 0, 0x1d1 },
1551d44623abSWilliam Wu .bvalid_det_en = { 0x50100, 2, 2, 0, 1 },
1552d44623abSWilliam Wu .bvalid_det_st = { 0x50104, 2, 2, 0, 1 },
1553d44623abSWilliam Wu .bvalid_det_clr = { 0x50108, 2, 2, 0, 1 },
1554d44623abSWilliam Wu .iddig_output = { 0x50050, 10, 10, 0, 1 },
1555d44623abSWilliam Wu .iddig_en = { 0x50050, 9, 9, 0, 1 },
1556d44623abSWilliam Wu .idfall_det_en = { 0x50100, 5, 5, 0, 1 },
1557d44623abSWilliam Wu .idfall_det_st = { 0x50104, 5, 5, 0, 1 },
1558d44623abSWilliam Wu .idfall_det_clr = { 0x50108, 5, 5, 0, 1 },
1559d44623abSWilliam Wu .idrise_det_en = { 0x50100, 4, 4, 0, 1 },
1560d44623abSWilliam Wu .idrise_det_st = { 0x50104, 4, 4, 0, 1 },
1561d44623abSWilliam Wu .idrise_det_clr = { 0x50108, 4, 4, 0, 1 },
1562d44623abSWilliam Wu .ls_det_en = { 0x50100, 0, 0, 0, 1 },
1563d44623abSWilliam Wu .ls_det_st = { 0x50104, 0, 0, 0, 1 },
1564d44623abSWilliam Wu .ls_det_clr = { 0x50108, 0, 0, 0, 1 },
1565d44623abSWilliam Wu .utmi_avalid = { 0x50060, 10, 10, 0, 1 },
1566d44623abSWilliam Wu .utmi_bvalid = { 0x50060, 9, 9, 0, 1 },
1567d44623abSWilliam Wu .utmi_iddig = { 0x50060, 6, 6, 0, 1 },
1568d44623abSWilliam Wu .utmi_ls = { 0x50060, 5, 4, 0, 1 },
1569d44623abSWilliam Wu },
1570d44623abSWilliam Wu },
1571d44623abSWilliam Wu .chg_det = {
1572d44623abSWilliam Wu .opmode = { 0x50050, 3, 0, 5, 1 },
1573d44623abSWilliam Wu .cp_det = { 0x50060, 13, 13, 0, 1 },
1574d44623abSWilliam Wu .dcp_det = { 0x50060, 12, 12, 0, 1 },
1575d44623abSWilliam Wu .dp_det = { 0x50060, 14, 14, 0, 1 },
1576d44623abSWilliam Wu .idm_sink_en = { 0x50058, 8, 8, 0, 1 },
1577d44623abSWilliam Wu .idp_sink_en = { 0x50058, 7, 7, 0, 1 },
1578d44623abSWilliam Wu .idp_src_en = { 0x50058, 9, 9, 0, 1 },
1579d44623abSWilliam Wu .rdm_pdwn_en = { 0x50058, 10, 10, 0, 1 },
1580d44623abSWilliam Wu .vdm_src_en = { 0x50058, 12, 12, 0, 1 },
1581d44623abSWilliam Wu .vdp_src_en = { 0x50058, 11, 11, 0, 1 },
1582d44623abSWilliam Wu },
1583d44623abSWilliam Wu },
1584d44623abSWilliam Wu { /* sentinel */ }
1585d44623abSWilliam Wu };
1586d44623abSWilliam Wu
1587b0ac9faaSWilliam Wu static const struct rockchip_usb2phy_cfg rv1106_phy_cfgs[] = {
1588b0ac9faaSWilliam Wu {
1589b0ac9faaSWilliam Wu .reg = 0xff3e0000,
1590b0ac9faaSWilliam Wu .num_ports = 1,
159171c0b475SJianwei Zheng .phy_tuning = rv1106_usb2phy_tuning,
1592b0ac9faaSWilliam Wu .clkout_ctl = { 0x0058, 4, 4, 1, 0 },
1593b0ac9faaSWilliam Wu .port_cfgs = {
1594b0ac9faaSWilliam Wu [USB2PHY_PORT_OTG] = {
1595b0ac9faaSWilliam Wu .phy_sus = { 0x0050, 8, 0, 0, 0x1d1 },
1596b0ac9faaSWilliam Wu .bvalid_det_en = { 0x0100, 2, 2, 0, 1 },
1597b0ac9faaSWilliam Wu .bvalid_det_st = { 0x0104, 2, 2, 0, 1 },
1598b0ac9faaSWilliam Wu .bvalid_det_clr = { 0x0108, 2, 2, 0, 1 },
1599b0ac9faaSWilliam Wu .iddig_output = { 0x0050, 10, 10, 0, 1 },
1600b0ac9faaSWilliam Wu .iddig_en = { 0x0050, 9, 9, 0, 1 },
1601b0ac9faaSWilliam Wu .idfall_det_en = { 0x0100, 5, 5, 0, 1 },
1602b0ac9faaSWilliam Wu .idfall_det_st = { 0x0104, 5, 5, 0, 1 },
1603b0ac9faaSWilliam Wu .idfall_det_clr = { 0x0108, 5, 5, 0, 1 },
1604b0ac9faaSWilliam Wu .idrise_det_en = { 0x0100, 4, 4, 0, 1 },
1605b0ac9faaSWilliam Wu .idrise_det_st = { 0x0104, 4, 4, 0, 1 },
1606b0ac9faaSWilliam Wu .idrise_det_clr = { 0x0108, 4, 4, 0, 1 },
1607b0ac9faaSWilliam Wu .ls_det_en = { 0x0100, 0, 0, 0, 1 },
1608b0ac9faaSWilliam Wu .ls_det_st = { 0x0104, 0, 0, 0, 1 },
1609b0ac9faaSWilliam Wu .ls_det_clr = { 0x0108, 0, 0, 0, 1 },
1610b0ac9faaSWilliam Wu .utmi_avalid = { 0x0060, 10, 10, 0, 1 },
1611b0ac9faaSWilliam Wu .utmi_bvalid = { 0x0060, 9, 9, 0, 1 },
1612b0ac9faaSWilliam Wu .utmi_iddig = { 0x0060, 6, 6, 0, 1 },
1613b0ac9faaSWilliam Wu .utmi_ls = { 0x0060, 5, 4, 0, 1 },
1614b0ac9faaSWilliam Wu },
1615b0ac9faaSWilliam Wu },
1616b0ac9faaSWilliam Wu .chg_det = {
1617b0ac9faaSWilliam Wu .opmode = { 0x0050, 3, 0, 5, 1 },
1618b0ac9faaSWilliam Wu .cp_det = { 0x0060, 13, 13, 0, 1 },
1619b0ac9faaSWilliam Wu .dcp_det = { 0x0060, 12, 12, 0, 1 },
1620b0ac9faaSWilliam Wu .dp_det = { 0x0060, 14, 14, 0, 1 },
1621b0ac9faaSWilliam Wu .idm_sink_en = { 0x0058, 8, 8, 0, 1 },
1622b0ac9faaSWilliam Wu .idp_sink_en = { 0x0058, 7, 7, 0, 1 },
1623b0ac9faaSWilliam Wu .idp_src_en = { 0x0058, 9, 9, 0, 1 },
1624b0ac9faaSWilliam Wu .rdm_pdwn_en = { 0x0058, 10, 10, 0, 1 },
1625b0ac9faaSWilliam Wu .vdm_src_en = { 0x0058, 12, 12, 0, 1 },
1626b0ac9faaSWilliam Wu .vdp_src_en = { 0x0058, 11, 11, 0, 1 },
1627b0ac9faaSWilliam Wu },
1628b0ac9faaSWilliam Wu },
1629b0ac9faaSWilliam Wu { /* sentinel */ }
1630b0ac9faaSWilliam Wu };
1631b0ac9faaSWilliam Wu
1632f0c40dcdSWu Liang feng static const struct rockchip_usb2phy_cfg rv1108_phy_cfgs[] = {
1633f0c40dcdSWu Liang feng {
1634f0c40dcdSWu Liang feng .reg = 0x100,
1635f0c40dcdSWu Liang feng .num_ports = 2,
1636f0c40dcdSWu Liang feng .clkout_ctl = { 0x108, 4, 4, 1, 0 },
1637f0c40dcdSWu Liang feng .port_cfgs = {
1638f0c40dcdSWu Liang feng [USB2PHY_PORT_OTG] = {
16399482282bSMengDongyang .phy_sus = { 0x0ffa0100, 8, 0, 0, 0x1d1 },
1640f0c40dcdSWu Liang feng .bvalid_det_en = { 0x0680, 3, 3, 0, 1 },
1641f0c40dcdSWu Liang feng .bvalid_det_st = { 0x0690, 3, 3, 0, 1 },
1642f0c40dcdSWu Liang feng .bvalid_det_clr = { 0x06a0, 3, 3, 0, 1 },
1643f0c40dcdSWu Liang feng .ls_det_en = { 0x0680, 2, 2, 0, 1 },
1644f0c40dcdSWu Liang feng .ls_det_st = { 0x0690, 2, 2, 0, 1 },
1645f0c40dcdSWu Liang feng .ls_det_clr = { 0x06a0, 2, 2, 0, 1 },
1646f0c40dcdSWu Liang feng .utmi_bvalid = { 0x0804, 10, 10, 0, 1 },
1647f0c40dcdSWu Liang feng .utmi_ls = { 0x0804, 13, 12, 0, 1 },
1648f0c40dcdSWu Liang feng },
1649f0c40dcdSWu Liang feng [USB2PHY_PORT_HOST] = {
16509482282bSMengDongyang .phy_sus = { 0x0ffa0104, 8, 0, 0, 0x1d1 },
1651f0c40dcdSWu Liang feng .ls_det_en = { 0x0680, 4, 4, 0, 1 },
1652f0c40dcdSWu Liang feng .ls_det_st = { 0x0690, 4, 4, 0, 1 },
1653f0c40dcdSWu Liang feng .ls_det_clr = { 0x06a0, 4, 4, 0, 1 },
1654f0c40dcdSWu Liang feng .utmi_ls = { 0x0804, 9, 8, 0, 1 },
1655f0c40dcdSWu Liang feng .utmi_hstdet = { 0x0804, 7, 7, 0, 1 }
1656f0c40dcdSWu Liang feng }
1657f0c40dcdSWu Liang feng },
1658f0c40dcdSWu Liang feng .chg_det = {
16599482282bSMengDongyang .opmode = { 0x0ffa0100, 3, 0, 5, 1 },
1660f0c40dcdSWu Liang feng .cp_det = { 0x0804, 1, 1, 0, 1 },
1661f0c40dcdSWu Liang feng .dcp_det = { 0x0804, 0, 0, 0, 1 },
1662f0c40dcdSWu Liang feng .dp_det = { 0x0804, 2, 2, 0, 1 },
16639482282bSMengDongyang .idm_sink_en = { 0x0ffa0108, 8, 8, 0, 1 },
16649482282bSMengDongyang .idp_sink_en = { 0x0ffa0108, 7, 7, 0, 1 },
16659482282bSMengDongyang .idp_src_en = { 0x0ffa0108, 9, 9, 0, 1 },
16669482282bSMengDongyang .rdm_pdwn_en = { 0x0ffa0108, 10, 10, 0, 1 },
16679482282bSMengDongyang .vdm_src_en = { 0x0ffa0108, 12, 12, 0, 1 },
16689482282bSMengDongyang .vdp_src_en = { 0x0ffa0108, 11, 11, 0, 1 },
1669f0c40dcdSWu Liang feng },
1670f0c40dcdSWu Liang feng },
1671f0c40dcdSWu Liang feng { /* sentinel */ }
1672f0c40dcdSWu Liang feng };
1673f0c40dcdSWu Liang feng
1674*744fe953SFrank Wang static const struct rockchip_usb2phy_cfg rv1126b_phy_cfgs[] = {
1675*744fe953SFrank Wang {
1676*744fe953SFrank Wang .reg = 0x21400000,
1677*744fe953SFrank Wang .num_ports = 2,
1678*744fe953SFrank Wang .phy_tuning = rv1126b_usb2phy_tuning,
1679*744fe953SFrank Wang .clkout_ctl = { 0x10028, 3, 3, 1, 0 },
1680*744fe953SFrank Wang .port_cfgs = {
1681*744fe953SFrank Wang [USB2PHY_PORT_OTG] = {
1682*744fe953SFrank Wang .phy_sus = { 0x10020, 8, 0, 0, 0x1d1 },
1683*744fe953SFrank Wang .bvalid_det_en = { 0x10074, 2, 2, 0, 1 },
1684*744fe953SFrank Wang .bvalid_det_st = { 0x10078, 2, 2, 0, 1 },
1685*744fe953SFrank Wang .bvalid_det_clr = { 0x1007c, 2, 2, 0, 1 },
1686*744fe953SFrank Wang .iddig_output = { 0x10020, 10, 10, 0, 1 },
1687*744fe953SFrank Wang .iddig_en = { 0x10020, 9, 9, 0, 1 },
1688*744fe953SFrank Wang .idfall_det_en = { 0x10074, 5, 5, 0, 1 },
1689*744fe953SFrank Wang .idfall_det_st = { 0x10078, 5, 5, 0, 1 },
1690*744fe953SFrank Wang .idfall_det_clr = { 0x1007c, 5, 5, 0, 1 },
1691*744fe953SFrank Wang .idrise_det_en = { 0x10074, 4, 4, 0, 1 },
1692*744fe953SFrank Wang .idrise_det_st = { 0x10078, 4, 4, 0, 1 },
1693*744fe953SFrank Wang .idrise_det_clr = { 0x1007c, 4, 4, 0, 1 },
1694*744fe953SFrank Wang .ls_det_en = { 0x10074, 0, 0, 0, 1 },
1695*744fe953SFrank Wang .ls_det_st = { 0x10078, 0, 0, 0, 1 },
1696*744fe953SFrank Wang .ls_det_clr = { 0x1007c, 0, 0, 0, 1 },
1697*744fe953SFrank Wang .utmi_avalid = { 0x10110, 1, 1, 0, 1 },
1698*744fe953SFrank Wang .utmi_bvalid = { 0x10110, 0, 0, 0, 1 },
1699*744fe953SFrank Wang .utmi_iddig = { 0x10110, 6, 6, 0, 1 },
1700*744fe953SFrank Wang .utmi_ls = { 0x10110, 5, 4, 0, 1 },
1701*744fe953SFrank Wang },
1702*744fe953SFrank Wang [USB2PHY_PORT_HOST] = {
1703*744fe953SFrank Wang .phy_sus = { 0x1001c, 8, 0, 0x1d2, 0x1d1 },
1704*744fe953SFrank Wang .ls_det_en = { 0x10090, 0, 0, 0, 1 },
1705*744fe953SFrank Wang .ls_det_st = { 0x10094, 0, 0, 0, 1 },
1706*744fe953SFrank Wang .ls_det_clr = { 0x10098, 0, 0, 0, 1 },
1707*744fe953SFrank Wang .utmi_ls = { 0x10110, 13, 12, 0, 1 },
1708*744fe953SFrank Wang }
1709*744fe953SFrank Wang },
1710*744fe953SFrank Wang .chg_det = {
1711*744fe953SFrank Wang .opmode = { 0x10020, 3, 0, 5, 1 },
1712*744fe953SFrank Wang .cp_det = { 0x10110, 19, 19, 0, 1 },
1713*744fe953SFrank Wang .dcp_det = { 0x10110, 18, 18, 0, 1 },
1714*744fe953SFrank Wang .dp_det = { 0x10110, 20, 20, 0, 1 },
1715*744fe953SFrank Wang .idm_sink_en = { 0x1002c, 1, 1, 0, 1 },
1716*744fe953SFrank Wang .idp_sink_en = { 0x1002c, 0, 0, 0, 1 },
1717*744fe953SFrank Wang .idp_src_en = { 0x1002c, 2, 2, 0, 1 },
1718*744fe953SFrank Wang .rdm_pdwn_en = { 0x1002c, 3, 3, 0, 1 },
1719*744fe953SFrank Wang .vdm_src_en = { 0x1002c, 5, 5, 0, 1 },
1720*744fe953SFrank Wang .vdp_src_en = { 0x1002c, 4, 4, 0, 1 },
1721*744fe953SFrank Wang },
1722*744fe953SFrank Wang },
1723*744fe953SFrank Wang { /* sentinel */ }
1724*744fe953SFrank Wang };
1725*744fe953SFrank Wang
1726d888bdb2SFrank Wang static const struct rockchip_usb2phy_cfg rk3506_phy_cfgs[] = {
1727d888bdb2SFrank Wang {
1728d888bdb2SFrank Wang .reg = 0xff2b0000,
1729d888bdb2SFrank Wang .num_ports = 2,
173048642b3dSFrank Wang .phy_tuning = rk3506_usb2phy_tuning,
1731d888bdb2SFrank Wang .port_cfgs = {
1732d888bdb2SFrank Wang [USB2PHY_PORT_OTG] = {
1733d888bdb2SFrank Wang .phy_sus = { 0x0060, 8, 0, 0, 0x1d1 },
1734d888bdb2SFrank Wang .bvalid_det_en = { 0x0150, 2, 2, 0, 1 },
1735d888bdb2SFrank Wang .bvalid_det_st = { 0x0154, 2, 2, 0, 1 },
1736d888bdb2SFrank Wang .bvalid_det_clr = { 0x0158, 2, 2, 0, 1 },
1737d888bdb2SFrank Wang .iddig_output = { 0x0060, 10, 10, 0, 1 },
1738d888bdb2SFrank Wang .iddig_en = { 0x0060, 9, 9, 0, 1 },
1739d888bdb2SFrank Wang .idfall_det_en = { 0x0150, 5, 5, 0, 1 },
1740d888bdb2SFrank Wang .idfall_det_st = { 0x0154, 5, 5, 0, 1 },
1741d888bdb2SFrank Wang .idfall_det_clr = { 0x0158, 5, 5, 0, 1 },
1742d888bdb2SFrank Wang .idrise_det_en = { 0x0150, 4, 4, 0, 1 },
1743d888bdb2SFrank Wang .idrise_det_st = { 0x0154, 4, 4, 0, 1 },
1744d888bdb2SFrank Wang .idrise_det_clr = { 0x0158, 4, 4, 0, 1 },
1745d888bdb2SFrank Wang .ls_det_en = { 0x0150, 0, 0, 0, 1 },
1746d888bdb2SFrank Wang .ls_det_st = { 0x0154, 0, 0, 0, 1 },
1747d888bdb2SFrank Wang .ls_det_clr = { 0x0158, 0, 0, 0, 1 },
1748d888bdb2SFrank Wang .utmi_avalid = { 0x0118, 1, 1, 0, 1 },
1749d888bdb2SFrank Wang .utmi_bvalid = { 0x0118, 0, 0, 0, 1 },
1750d888bdb2SFrank Wang .utmi_iddig = { 0x0118, 6, 6, 0, 1 },
1751d888bdb2SFrank Wang .utmi_ls = { 0x0118, 5, 4, 0, 1 },
1752d888bdb2SFrank Wang },
1753d888bdb2SFrank Wang [USB2PHY_PORT_HOST] = {
1754d888bdb2SFrank Wang .phy_sus = { 0x0070, 8, 0, 0x1d2, 0x1d1 },
1755d888bdb2SFrank Wang .ls_det_en = { 0x0170, 0, 0, 0, 1 },
1756d888bdb2SFrank Wang .ls_det_st = { 0x0174, 0, 0, 0, 1 },
1757d888bdb2SFrank Wang .ls_det_clr = { 0x0178, 0, 0, 0, 1 },
1758d888bdb2SFrank Wang .utmi_ls = { 0x0118, 13, 12, 0, 1 },
1759d888bdb2SFrank Wang .utmi_hstdet = { 0x0118, 15, 15, 0, 1 }
1760d888bdb2SFrank Wang }
1761d888bdb2SFrank Wang },
1762d888bdb2SFrank Wang .chg_det = {
1763d888bdb2SFrank Wang .opmode = { 0x0060, 3, 0, 5, 1 },
1764d888bdb2SFrank Wang .cp_det = { 0x0118, 19, 19, 0, 1 },
1765d888bdb2SFrank Wang .dcp_det = { 0x0118, 18, 18, 0, 1 },
1766d888bdb2SFrank Wang .dp_det = { 0x0118, 20, 20, 0, 1 },
1767d888bdb2SFrank Wang .idm_sink_en = { 0x006c, 1, 1, 0, 1 },
1768d888bdb2SFrank Wang .idp_sink_en = { 0x006c, 0, 0, 0, 1 },
1769d888bdb2SFrank Wang .idp_src_en = { 0x006c, 2, 2, 0, 1 },
1770d888bdb2SFrank Wang .rdm_pdwn_en = { 0x006c, 3, 3, 0, 1 },
1771d888bdb2SFrank Wang .vdm_src_en = { 0x006c, 5, 5, 0, 1 },
1772d888bdb2SFrank Wang .vdp_src_en = { 0x006c, 4, 4, 0, 1 },
1773d888bdb2SFrank Wang },
1774d888bdb2SFrank Wang }
1775d888bdb2SFrank Wang };
1776d888bdb2SFrank Wang
177746943c07SJianwei Zheng static const struct rockchip_usb2phy_cfg rk3528_phy_cfgs[] = {
177846943c07SJianwei Zheng {
177946943c07SJianwei Zheng .reg = 0xffdf0000,
178046943c07SJianwei Zheng .num_ports = 2,
17815c59af98SJianwei Zheng .phy_tuning = rk3528_usb2phy_tuning,
178246943c07SJianwei Zheng .port_cfgs = {
178346943c07SJianwei Zheng [USB2PHY_PORT_OTG] = {
178446943c07SJianwei Zheng .phy_sus = { 0x6004c, 8, 0, 0, 0x1d1 },
178546943c07SJianwei Zheng .bvalid_det_en = { 0x60074, 2, 2, 0, 1 },
178646943c07SJianwei Zheng .bvalid_det_st = { 0x60078, 2, 2, 0, 1 },
178746943c07SJianwei Zheng .bvalid_det_clr = { 0x6007c, 2, 2, 0, 1 },
178846943c07SJianwei Zheng .iddig_output = { 0x6004c, 10, 10, 0, 1 },
178946943c07SJianwei Zheng .iddig_en = { 0x6004c, 9, 9, 0, 1 },
179046943c07SJianwei Zheng .idfall_det_en = { 0x60074, 5, 5, 0, 1 },
179146943c07SJianwei Zheng .idfall_det_st = { 0x60078, 5, 5, 0, 1 },
179246943c07SJianwei Zheng .idfall_det_clr = { 0x6007c, 5, 5, 0, 1 },
179346943c07SJianwei Zheng .idrise_det_en = { 0x60074, 4, 4, 0, 1 },
179446943c07SJianwei Zheng .idrise_det_st = { 0x60078, 4, 4, 0, 1 },
179546943c07SJianwei Zheng .idrise_det_clr = { 0x6007c, 4, 4, 0, 1 },
179646943c07SJianwei Zheng .ls_det_en = { 0x60074, 0, 0, 0, 1 },
179746943c07SJianwei Zheng .ls_det_st = { 0x60078, 0, 0, 0, 1 },
179846943c07SJianwei Zheng .ls_det_clr = { 0x6007c, 0, 0, 0, 1 },
179946943c07SJianwei Zheng .utmi_avalid = { 0x6006c, 1, 1, 0, 1 },
180046943c07SJianwei Zheng .utmi_bvalid = { 0x6006c, 0, 0, 0, 1 },
180146943c07SJianwei Zheng .utmi_iddig = { 0x6006c, 6, 6, 0, 1 },
180246943c07SJianwei Zheng .utmi_ls = { 0x6006c, 5, 4, 0, 1 },
180346943c07SJianwei Zheng },
180446943c07SJianwei Zheng [USB2PHY_PORT_HOST] = {
180546943c07SJianwei Zheng .phy_sus = { 0x6005c, 8, 0, 0x1d2, 0x1d1 },
180646943c07SJianwei Zheng .ls_det_en = { 0x60090, 0, 0, 0, 1 },
180746943c07SJianwei Zheng .ls_det_st = { 0x60094, 0, 0, 0, 1 },
180846943c07SJianwei Zheng .ls_det_clr = { 0x60098, 0, 0, 0, 1 },
180946943c07SJianwei Zheng .utmi_ls = { 0x6006c, 13, 12, 0, 1 },
181046943c07SJianwei Zheng .utmi_hstdet = { 0x6006c, 15, 15, 0, 1 }
181146943c07SJianwei Zheng }
181246943c07SJianwei Zheng },
181346943c07SJianwei Zheng .chg_det = {
181446943c07SJianwei Zheng .opmode = { 0x6004c, 3, 0, 5, 1 },
181546943c07SJianwei Zheng .cp_det = { 0x6006c, 19, 19, 0, 1 },
181646943c07SJianwei Zheng .dcp_det = { 0x6006c, 18, 18, 0, 1 },
181746943c07SJianwei Zheng .dp_det = { 0x6006c, 20, 20, 0, 1 },
181846943c07SJianwei Zheng .idm_sink_en = { 0x60058, 1, 1, 0, 1 },
181946943c07SJianwei Zheng .idp_sink_en = { 0x60058, 0, 0, 0, 1 },
182046943c07SJianwei Zheng .idp_src_en = { 0x60058, 2, 2, 0, 1 },
182146943c07SJianwei Zheng .rdm_pdwn_en = { 0x60058, 3, 3, 0, 1 },
182246943c07SJianwei Zheng .vdm_src_en = { 0x60058, 5, 5, 0, 1 },
182346943c07SJianwei Zheng .vdp_src_en = { 0x60058, 4, 4, 0, 1 },
182446943c07SJianwei Zheng },
182546943c07SJianwei Zheng }
182646943c07SJianwei Zheng };
182746943c07SJianwei Zheng
18281a36d2eeSFrank Wang static const struct rockchip_usb2phy_cfg rk3562_phy_cfgs[] = {
18291a36d2eeSFrank Wang {
18301a36d2eeSFrank Wang .reg = 0xff740000,
18311a36d2eeSFrank Wang .num_ports = 2,
18321a36d2eeSFrank Wang .phy_tuning = rk3562_usb2phy_tuning,
18331a36d2eeSFrank Wang .clkout_ctl = { 0x0108, 4, 4, 1, 0 },
18341a36d2eeSFrank Wang .port_cfgs = {
18351a36d2eeSFrank Wang [USB2PHY_PORT_OTG] = {
18361a36d2eeSFrank Wang .phy_sus = { 0x0100, 8, 0, 0, 0x1d1 },
18371a36d2eeSFrank Wang .bvalid_det_en = { 0x0110, 2, 2, 0, 1 },
18381a36d2eeSFrank Wang .bvalid_det_st = { 0x0114, 2, 2, 0, 1 },
18391a36d2eeSFrank Wang .bvalid_det_clr = { 0x0118, 2, 2, 0, 1 },
18401a36d2eeSFrank Wang .iddig_output = { 0x0100, 10, 10, 0, 1 },
18411a36d2eeSFrank Wang .iddig_en = { 0x0100, 9, 9, 0, 1 },
18421a36d2eeSFrank Wang .idfall_det_en = { 0x0110, 5, 5, 0, 1 },
18431a36d2eeSFrank Wang .idfall_det_st = { 0x0114, 5, 5, 0, 1 },
18441a36d2eeSFrank Wang .idfall_det_clr = { 0x0118, 5, 5, 0, 1 },
18451a36d2eeSFrank Wang .idrise_det_en = { 0x0110, 4, 4, 0, 1 },
18461a36d2eeSFrank Wang .idrise_det_st = { 0x0114, 4, 4, 0, 1 },
18471a36d2eeSFrank Wang .idrise_det_clr = { 0x0118, 4, 4, 0, 1 },
18481a36d2eeSFrank Wang .ls_det_en = { 0x0110, 0, 0, 0, 1 },
18491a36d2eeSFrank Wang .ls_det_st = { 0x0114, 0, 0, 0, 1 },
18501a36d2eeSFrank Wang .ls_det_clr = { 0x0118, 0, 0, 0, 1 },
18511a36d2eeSFrank Wang .utmi_avalid = { 0x0120, 10, 10, 0, 1 },
18521a36d2eeSFrank Wang .utmi_bvalid = { 0x0120, 9, 9, 0, 1 },
18531a36d2eeSFrank Wang .utmi_iddig = { 0x0120, 6, 6, 0, 1 },
18541a36d2eeSFrank Wang .utmi_ls = { 0x0120, 5, 4, 0, 1 },
18551a36d2eeSFrank Wang },
18561a36d2eeSFrank Wang [USB2PHY_PORT_HOST] = {
18571a36d2eeSFrank Wang .phy_sus = { 0x0104, 8, 0, 0x1d2, 0x1d1 },
18581a36d2eeSFrank Wang .ls_det_en = { 0x0110, 1, 1, 0, 1 },
18591a36d2eeSFrank Wang .ls_det_st = { 0x0114, 1, 1, 0, 1 },
18601a36d2eeSFrank Wang .ls_det_clr = { 0x0118, 1, 1, 0, 1 },
18611a36d2eeSFrank Wang .utmi_ls = { 0x0120, 17, 16, 0, 1 },
18621a36d2eeSFrank Wang .utmi_hstdet = { 0x0120, 19, 19, 0, 1 }
18631a36d2eeSFrank Wang }
18641a36d2eeSFrank Wang },
18651a36d2eeSFrank Wang .chg_det = {
18661a36d2eeSFrank Wang .opmode = { 0x0100, 3, 0, 5, 1 },
18671a36d2eeSFrank Wang .cp_det = { 0x0120, 24, 24, 0, 1 },
18681a36d2eeSFrank Wang .dcp_det = { 0x0120, 23, 23, 0, 1 },
18691a36d2eeSFrank Wang .dp_det = { 0x0120, 25, 25, 0, 1 },
18701a36d2eeSFrank Wang .idm_sink_en = { 0x0108, 8, 8, 0, 1 },
18711a36d2eeSFrank Wang .idp_sink_en = { 0x0108, 7, 7, 0, 1 },
18721a36d2eeSFrank Wang .idp_src_en = { 0x0108, 9, 9, 0, 1 },
18731a36d2eeSFrank Wang .rdm_pdwn_en = { 0x0108, 10, 10, 0, 1 },
18741a36d2eeSFrank Wang .vdm_src_en = { 0x0108, 12, 12, 0, 1 },
18751a36d2eeSFrank Wang .vdp_src_en = { 0x0108, 11, 11, 0, 1 },
18761a36d2eeSFrank Wang },
18771a36d2eeSFrank Wang },
18781a36d2eeSFrank Wang { /* sentinel */ }
18791a36d2eeSFrank Wang };
18801a36d2eeSFrank Wang
1881e475bd5dSRen Jianing static const struct rockchip_usb2phy_cfg rk3568_phy_cfgs[] = {
1882e475bd5dSRen Jianing {
1883e475bd5dSRen Jianing .reg = 0xfe8a0000,
1884e475bd5dSRen Jianing .num_ports = 2,
1885e475bd5dSRen Jianing .clkout_ctl = { 0x0008, 4, 4, 1, 0 },
1886e475bd5dSRen Jianing .port_cfgs = {
1887e475bd5dSRen Jianing [USB2PHY_PORT_OTG] = {
18887329ce57SRen Jianing .phy_sus = { 0x0000, 8, 0, 0x052, 0x1d1 },
1889e475bd5dSRen Jianing .bvalid_det_en = { 0x0080, 2, 2, 0, 1 },
1890e475bd5dSRen Jianing .bvalid_det_st = { 0x0084, 2, 2, 0, 1 },
1891e475bd5dSRen Jianing .bvalid_det_clr = { 0x0088, 2, 2, 0, 1 },
1892e475bd5dSRen Jianing .iddig_output = { 0x0000, 10, 10, 0, 1 },
1893e475bd5dSRen Jianing .iddig_en = { 0x0000, 9, 9, 0, 1 },
1894e475bd5dSRen Jianing .idfall_det_en = { 0x0080, 5, 5, 0, 1 },
1895e475bd5dSRen Jianing .idfall_det_st = { 0x0084, 5, 5, 0, 1 },
18967329ce57SRen Jianing .idfall_det_clr = { 0x0088, 5, 5, 0, 1 },
1897e475bd5dSRen Jianing .idrise_det_en = { 0x0080, 4, 4, 0, 1 },
1898e475bd5dSRen Jianing .idrise_det_st = { 0x0084, 4, 4, 0, 1 },
18997329ce57SRen Jianing .idrise_det_clr = { 0x0088, 4, 4, 0, 1 },
1900e475bd5dSRen Jianing .ls_det_en = { 0x0080, 0, 0, 0, 1 },
1901e475bd5dSRen Jianing .ls_det_st = { 0x0084, 0, 0, 0, 1 },
19027329ce57SRen Jianing .ls_det_clr = { 0x0088, 0, 0, 0, 1 },
1903e475bd5dSRen Jianing .utmi_avalid = { 0x00c0, 10, 10, 0, 1 },
1904e475bd5dSRen Jianing .utmi_bvalid = { 0x00c0, 9, 9, 0, 1 },
1905e475bd5dSRen Jianing .utmi_iddig = { 0x00c0, 6, 6, 0, 1 },
1906e475bd5dSRen Jianing .utmi_ls = { 0x00c0, 5, 4, 0, 1 },
1907e475bd5dSRen Jianing },
1908e475bd5dSRen Jianing [USB2PHY_PORT_HOST] = {
19097329ce57SRen Jianing .phy_sus = { 0x0004, 8, 0, 0x1d2, 0x1d1 },
1910e475bd5dSRen Jianing .ls_det_en = { 0x0080, 1, 1, 0, 1 },
1911e475bd5dSRen Jianing .ls_det_st = { 0x0084, 1, 1, 0, 1 },
19127329ce57SRen Jianing .ls_det_clr = { 0x0088, 1, 1, 0, 1 },
1913e475bd5dSRen Jianing .utmi_ls = { 0x00c0, 17, 16, 0, 1 },
1914e475bd5dSRen Jianing .utmi_hstdet = { 0x00c0, 19, 19, 0, 1 }
1915e475bd5dSRen Jianing }
1916e475bd5dSRen Jianing },
1917e475bd5dSRen Jianing .chg_det = {
1918e475bd5dSRen Jianing .opmode = { 0x0000, 3, 0, 5, 1 },
1919e475bd5dSRen Jianing .cp_det = { 0x00c0, 24, 24, 0, 1 },
1920e475bd5dSRen Jianing .dcp_det = { 0x00c0, 23, 23, 0, 1 },
1921e475bd5dSRen Jianing .dp_det = { 0x00c0, 25, 25, 0, 1 },
1922e475bd5dSRen Jianing .idm_sink_en = { 0x0008, 8, 8, 0, 1 },
1923e475bd5dSRen Jianing .idp_sink_en = { 0x0008, 7, 7, 0, 1 },
1924e475bd5dSRen Jianing .idp_src_en = { 0x0008, 9, 9, 0, 1 },
1925e475bd5dSRen Jianing .rdm_pdwn_en = { 0x0008, 10, 10, 0, 1 },
1926e475bd5dSRen Jianing .vdm_src_en = { 0x0008, 12, 12, 0, 1 },
1927e475bd5dSRen Jianing .vdp_src_en = { 0x0008, 11, 11, 0, 1 },
1928e475bd5dSRen Jianing },
1929e475bd5dSRen Jianing },
1930e475bd5dSRen Jianing {
1931e475bd5dSRen Jianing .reg = 0xfe8b0000,
1932e475bd5dSRen Jianing .num_ports = 2,
1933e475bd5dSRen Jianing .clkout_ctl = { 0x0008, 4, 4, 1, 0 },
1934e475bd5dSRen Jianing .port_cfgs = {
1935e475bd5dSRen Jianing [USB2PHY_PORT_OTG] = {
19367329ce57SRen Jianing .phy_sus = { 0x0000, 8, 0, 0x1d2, 0x1d1 },
1937e475bd5dSRen Jianing .ls_det_en = { 0x0080, 0, 0, 0, 1 },
1938e475bd5dSRen Jianing .ls_det_st = { 0x0084, 0, 0, 0, 1 },
19397329ce57SRen Jianing .ls_det_clr = { 0x0088, 0, 0, 0, 1 },
1940e475bd5dSRen Jianing .utmi_ls = { 0x00c0, 5, 4, 0, 1 },
1941e475bd5dSRen Jianing .utmi_hstdet = { 0x00c0, 7, 7, 0, 1 }
1942e475bd5dSRen Jianing },
1943e475bd5dSRen Jianing [USB2PHY_PORT_HOST] = {
19447329ce57SRen Jianing .phy_sus = { 0x0004, 8, 0, 0x1d2, 0x1d1 },
1945e475bd5dSRen Jianing .ls_det_en = { 0x0080, 1, 1, 0, 1 },
1946e475bd5dSRen Jianing .ls_det_st = { 0x0084, 1, 1, 0, 1 },
19477329ce57SRen Jianing .ls_det_clr = { 0x0088, 1, 1, 0, 1 },
1948e475bd5dSRen Jianing .utmi_ls = { 0x00c0, 17, 16, 0, 1 },
1949e475bd5dSRen Jianing .utmi_hstdet = { 0x00c0, 19, 19, 0, 1 }
1950e475bd5dSRen Jianing }
1951e475bd5dSRen Jianing },
1952e475bd5dSRen Jianing },
1953e475bd5dSRen Jianing { /* sentinel */ }
1954e475bd5dSRen Jianing };
1955b30b0946SFrank Wang
1956665d5247SFrank Wang static const struct rockchip_usb2phy_cfg rk3576_phy_cfgs[] = {
1957665d5247SFrank Wang {
1958665d5247SFrank Wang .reg = 0x0000,
1959665d5247SFrank Wang .num_ports = 1,
1960665d5247SFrank Wang .phy_tuning = rk3576_usb2phy_tuning,
1961665d5247SFrank Wang .clkout_ctl = { 0x0008, 0, 0, 1, 0 },
1962665d5247SFrank Wang .port_cfgs = {
1963665d5247SFrank Wang [USB2PHY_PORT_OTG] = {
1964665d5247SFrank Wang .phy_sus = { 0x0000, 8, 0, 0, 0x1d1 },
1965665d5247SFrank Wang .ls_det_en = { 0x00c0, 0, 0, 0, 1 },
1966665d5247SFrank Wang .ls_det_st = { 0x00c4, 0, 0, 0, 1 },
1967665d5247SFrank Wang .ls_det_clr = { 0x00c8, 0, 0, 0, 1 },
1968665d5247SFrank Wang .utmi_avalid = { 0x0080, 1, 1, 0, 1 },
1969665d5247SFrank Wang .utmi_bvalid = { 0x0080, 0, 0, 0, 1 },
1970665d5247SFrank Wang .utmi_iddig = { 0x0080, 6, 6, 0, 1 },
1971665d5247SFrank Wang .utmi_ls = { 0x0080, 5, 4, 0, 1 },
1972665d5247SFrank Wang }
1973665d5247SFrank Wang },
1974665d5247SFrank Wang .chg_det = {
1975665d5247SFrank Wang .opmode = { 0x0000, 8, 0, 0x055, 0x001 },
1976665d5247SFrank Wang .cp_det = { 0x0080, 8, 8, 0, 1 },
1977665d5247SFrank Wang .dcp_det = { 0x0080, 8, 8, 0, 1 },
1978665d5247SFrank Wang .dp_det = { 0x0080, 9, 9, 1, 0 },
1979665d5247SFrank Wang .idm_sink_en = { 0x0010, 5, 5, 1, 0 },
1980665d5247SFrank Wang .idp_sink_en = { 0x0010, 5, 5, 0, 1 },
1981665d5247SFrank Wang .idp_src_en = { 0x0010, 14, 14, 0, 1 },
1982665d5247SFrank Wang .rdm_pdwn_en = { 0x0010, 14, 14, 0, 1 },
1983665d5247SFrank Wang .vdm_src_en = { 0x0010, 7, 6, 0, 3 },
1984665d5247SFrank Wang .vdp_src_en = { 0x0010, 7, 6, 0, 3 },
1985665d5247SFrank Wang },
1986665d5247SFrank Wang },
1987665d5247SFrank Wang {
1988665d5247SFrank Wang .reg = 0x2000,
1989665d5247SFrank Wang .num_ports = 1,
1990665d5247SFrank Wang .phy_tuning = rk3576_usb2phy_tuning,
1991665d5247SFrank Wang .clkout_ctl = { 0x2008, 0, 0, 1, 0 },
1992665d5247SFrank Wang .port_cfgs = {
1993665d5247SFrank Wang [USB2PHY_PORT_OTG] = {
1994665d5247SFrank Wang .phy_sus = { 0x2000, 8, 0, 0, 0x1d1 },
1995665d5247SFrank Wang .ls_det_en = { 0x20c0, 0, 0, 0, 1 },
1996665d5247SFrank Wang .ls_det_st = { 0x20c4, 0, 0, 0, 1 },
1997665d5247SFrank Wang .ls_det_clr = { 0x20c8, 0, 0, 0, 1 },
1998665d5247SFrank Wang .utmi_avalid = { 0x2080, 1, 1, 0, 1 },
1999665d5247SFrank Wang .utmi_bvalid = { 0x2080, 0, 0, 0, 1 },
2000665d5247SFrank Wang .utmi_iddig = { 0x2080, 6, 6, 0, 1 },
2001665d5247SFrank Wang .utmi_ls = { 0x2080, 5, 4, 0, 1 },
2002665d5247SFrank Wang }
2003665d5247SFrank Wang },
2004665d5247SFrank Wang },
2005665d5247SFrank Wang { /* sentinel */ }
2006665d5247SFrank Wang };
2007665d5247SFrank Wang
2008b30b0946SFrank Wang static const struct rockchip_usb2phy_cfg rk3588_phy_cfgs[] = {
2009b30b0946SFrank Wang {
2010b30b0946SFrank Wang .reg = 0x0000,
2011b30b0946SFrank Wang .num_ports = 1,
20124367cef2SWilliam Wu .phy_tuning = rk3588_usb2phy_tuning,
2013b30b0946SFrank Wang .clkout_ctl = { 0x0000, 0, 0, 1, 0 },
2014b30b0946SFrank Wang .port_cfgs = {
2015b30b0946SFrank Wang [USB2PHY_PORT_OTG] = {
20162322cbe1SFrank Wang .phy_sus = { 0x000c, 11, 11, 0, 1 },
2017b30b0946SFrank Wang .ls_det_en = { 0x0080, 0, 0, 0, 1 },
2018b30b0946SFrank Wang .ls_det_st = { 0x0084, 0, 0, 0, 1 },
2019b30b0946SFrank Wang .ls_det_clr = { 0x0088, 0, 0, 0, 1 },
2020a3747b83SFrank Wang .utmi_avalid = { 0x00c0, 7, 7, 0, 1 },
2021a3747b83SFrank Wang .utmi_bvalid = { 0x00c0, 6, 6, 0, 1 },
20224b06b44bSFrank Wang .utmi_iddig = { 0x00c0, 5, 5, 0, 1 },
2023b30b0946SFrank Wang .utmi_ls = { 0x00c0, 10, 9, 0, 1 },
2024b30b0946SFrank Wang }
2025b30b0946SFrank Wang },
2026b30b0946SFrank Wang .chg_det = {
20272322cbe1SFrank Wang .opmode = { 0x0008, 2, 2, 1, 0 },
2028b30b0946SFrank Wang .cp_det = { 0x00c0, 0, 0, 0, 1 },
2029b30b0946SFrank Wang .dcp_det = { 0x00c0, 0, 0, 0, 1 },
20302322cbe1SFrank Wang .dp_det = { 0x00c0, 1, 1, 1, 0 },
2031b30b0946SFrank Wang .idm_sink_en = { 0x0008, 5, 5, 1, 0 },
2032b30b0946SFrank Wang .idp_sink_en = { 0x0008, 5, 5, 0, 1 },
2033b30b0946SFrank Wang .idp_src_en = { 0x0008, 14, 14, 0, 1 },
2034b30b0946SFrank Wang .rdm_pdwn_en = { 0x0008, 14, 14, 0, 1 },
2035b30b0946SFrank Wang .vdm_src_en = { 0x0008, 7, 6, 0, 3 },
2036b30b0946SFrank Wang .vdp_src_en = { 0x0008, 7, 6, 0, 3 },
2037b30b0946SFrank Wang },
2038b30b0946SFrank Wang },
2039b30b0946SFrank Wang {
2040b30b0946SFrank Wang .reg = 0x4000,
2041b30b0946SFrank Wang .num_ports = 1,
20424367cef2SWilliam Wu .phy_tuning = rk3588_usb2phy_tuning,
2043b30b0946SFrank Wang .clkout_ctl = { 0x0000, 0, 0, 1, 0 },
2044b30b0946SFrank Wang .port_cfgs = {
2045b30b0946SFrank Wang /* Select suspend control from controller */
2046b30b0946SFrank Wang [USB2PHY_PORT_OTG] = {
2047b30b0946SFrank Wang .phy_sus = { 0x000c, 11, 11, 0, 0 },
2048b30b0946SFrank Wang .ls_det_en = { 0x0080, 0, 0, 0, 1 },
2049b30b0946SFrank Wang .ls_det_st = { 0x0084, 0, 0, 0, 1 },
2050b30b0946SFrank Wang .ls_det_clr = { 0x0088, 0, 0, 0, 1 },
2051b30b0946SFrank Wang .utmi_ls = { 0x00c0, 10, 9, 0, 1 },
2052b30b0946SFrank Wang }
2053b30b0946SFrank Wang },
2054b30b0946SFrank Wang },
2055b30b0946SFrank Wang {
2056b30b0946SFrank Wang .reg = 0x8000,
2057b30b0946SFrank Wang .num_ports = 1,
20584367cef2SWilliam Wu .phy_tuning = rk3588_usb2phy_tuning,
2059b30b0946SFrank Wang .clkout_ctl = { 0x0000, 0, 0, 1, 0 },
2060b30b0946SFrank Wang .port_cfgs = {
2061b30b0946SFrank Wang [USB2PHY_PORT_HOST] = {
2062b30b0946SFrank Wang .phy_sus = { 0x0008, 2, 2, 0, 1 },
2063b30b0946SFrank Wang .ls_det_en = { 0x0080, 0, 0, 0, 1 },
2064b30b0946SFrank Wang .ls_det_st = { 0x0084, 0, 0, 0, 1 },
2065b30b0946SFrank Wang .ls_det_clr = { 0x0088, 0, 0, 0, 1 },
2066b30b0946SFrank Wang .utmi_ls = { 0x00c0, 10, 9, 0, 1 },
2067b30b0946SFrank Wang }
2068b30b0946SFrank Wang },
2069b30b0946SFrank Wang },
2070b30b0946SFrank Wang {
2071b30b0946SFrank Wang .reg = 0xc000,
2072b30b0946SFrank Wang .num_ports = 1,
20734367cef2SWilliam Wu .phy_tuning = rk3588_usb2phy_tuning,
2074b30b0946SFrank Wang .clkout_ctl = { 0x0000, 0, 0, 1, 0 },
2075b30b0946SFrank Wang .port_cfgs = {
2076b30b0946SFrank Wang [USB2PHY_PORT_HOST] = {
2077b30b0946SFrank Wang .phy_sus = { 0x0008, 2, 2, 0, 1 },
2078b30b0946SFrank Wang .ls_det_en = { 0x0080, 0, 0, 0, 1 },
2079b30b0946SFrank Wang .ls_det_st = { 0x0084, 0, 0, 0, 1 },
2080b30b0946SFrank Wang .ls_det_clr = { 0x0088, 0, 0, 0, 1 },
2081b30b0946SFrank Wang .utmi_ls = { 0x00c0, 10, 9, 0, 1 },
2082b30b0946SFrank Wang }
2083b30b0946SFrank Wang },
2084b30b0946SFrank Wang },
2085b30b0946SFrank Wang { /* sentinel */ }
2086b30b0946SFrank Wang };
2087b30b0946SFrank Wang
2088f0c40dcdSWu Liang feng static const struct udevice_id rockchip_usb2phy_ids[] = {
2089f232c7a7SFrank Wang #ifdef CONFIG_ROCKCHIP_PX30
2090f232c7a7SFrank Wang { .compatible = "rockchip,px30-usb2phy", .data = (ulong)&rk3328_phy_cfgs },
2091f232c7a7SFrank Wang #endif
20928abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RK1808
2093b31aa7beSWilliam Wu { .compatible = "rockchip,rk1808-usb2phy", .data = (ulong)&rk1808_phy_cfgs },
20948abfec86SJianwei Zheng #endif
20958abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RK3036
2096baa12648SJianwei Zheng { .compatible = "rockchip,rk3036-usb2phy", .data = (ulong)&rk3036_phy_cfgs },
20978abfec86SJianwei Zheng #endif
20988abfec86SJianwei Zheng #if defined CONFIG_ROCKCHIP_RK3128 || defined CONFIG_ROCKCHIP_RK3126
2099f0c40dcdSWu Liang feng { .compatible = "rockchip,rk3128-usb2phy", .data = (ulong)&rk312x_phy_cfgs },
21008abfec86SJianwei Zheng #endif
21018abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RK322X
2102a636a6d7SWilliam Wu { .compatible = "rockchip,rk322x-usb2phy", .data = (ulong)&rk322x_phy_cfgs },
21038abfec86SJianwei Zheng #endif
21048abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RK3308
2105675552f7SFrank Wang { .compatible = "rockchip,rk3308-usb2phy", .data = (ulong)&rk3308_phy_cfgs },
21068abfec86SJianwei Zheng #endif
2107f232c7a7SFrank Wang #ifdef CONFIG_ROCKCHIP_RK3328
2108f0c40dcdSWu Liang feng { .compatible = "rockchip,rk3328-usb2phy", .data = (ulong)&rk3328_phy_cfgs },
21098abfec86SJianwei Zheng #endif
21108abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RK3368
21112d39b251SWilliam Wu { .compatible = "rockchip,rk3368-usb2phy", .data = (ulong)&rk3368_phy_cfgs },
21128abfec86SJianwei Zheng #endif
21138abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RK3399
211484f12a43SWilliam Wu { .compatible = "rockchip,rk3399-usb2phy", .data = (ulong)&rk3399_phy_cfgs },
21158abfec86SJianwei Zheng #endif
2116d888bdb2SFrank Wang #ifdef CONFIG_ROCKCHIP_RK3506
2117d888bdb2SFrank Wang { .compatible = "rockchip,rk3506-usb2phy", .data = (ulong)&rk3506_phy_cfgs },
2118d888bdb2SFrank Wang #endif
21198abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RK3528
212046943c07SJianwei Zheng { .compatible = "rockchip,rk3528-usb2phy", .data = (ulong)&rk3528_phy_cfgs },
21218abfec86SJianwei Zheng #endif
21228abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RK3562
21231a36d2eeSFrank Wang { .compatible = "rockchip,rk3562-usb2phy", .data = (ulong)&rk3562_phy_cfgs },
21248abfec86SJianwei Zheng #endif
21258abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RK3568
2126e475bd5dSRen Jianing { .compatible = "rockchip,rk3568-usb2phy", .data = (ulong)&rk3568_phy_cfgs },
21278abfec86SJianwei Zheng #endif
2128665d5247SFrank Wang #ifdef CONFIG_ROCKCHIP_RK3576
2129665d5247SFrank Wang { .compatible = "rockchip,rk3576-usb2phy", .data = (ulong)&rk3576_phy_cfgs },
2130665d5247SFrank Wang #endif
21318abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RK3588
2132b30b0946SFrank Wang { .compatible = "rockchip,rk3588-usb2phy", .data = (ulong)&rk3588_phy_cfgs },
21338abfec86SJianwei Zheng #endif
2134d44623abSWilliam Wu #ifdef CONFIG_ROCKCHIP_RV1103B
2135d44623abSWilliam Wu { .compatible = "rockchip,rv1103b-usb2phy", .data = (ulong)&rv1103b_phy_cfgs },
2136d44623abSWilliam Wu #endif
21378abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RV1106
2138b0ac9faaSWilliam Wu { .compatible = "rockchip,rv1106-usb2phy", .data = (ulong)&rv1106_phy_cfgs },
21398abfec86SJianwei Zheng #endif
21408abfec86SJianwei Zheng #ifdef CONFIG_ROCKCHIP_RV1108
2141f0c40dcdSWu Liang feng { .compatible = "rockchip,rv1108-usb2phy", .data = (ulong)&rv1108_phy_cfgs },
21428abfec86SJianwei Zheng #endif
2143*744fe953SFrank Wang #ifdef CONFIG_ROCKCHIP_RV1126B
2144*744fe953SFrank Wang { .compatible = "rockchip,rv1126b-usb2phy", .data = (ulong)&rv1126b_phy_cfgs },
2145*744fe953SFrank Wang #endif
2146f0c40dcdSWu Liang feng { }
2147f0c40dcdSWu Liang feng };
2148f0c40dcdSWu Liang feng
21499b3cc842SFrank Wang U_BOOT_DRIVER(rockchip_usb2phy_port) = {
21509b3cc842SFrank Wang .name = "rockchip_usb2phy_port",
21519b3cc842SFrank Wang .id = UCLASS_PHY,
21529b3cc842SFrank Wang .ops = &rockchip_usb2phy_ops,
21539b3cc842SFrank Wang };
21549b3cc842SFrank Wang
2155f0c40dcdSWu Liang feng U_BOOT_DRIVER(rockchip_usb2phy) = {
2156f0c40dcdSWu Liang feng .name = "rockchip_usb2phy",
2157f0c40dcdSWu Liang feng .id = UCLASS_PHY,
2158f0c40dcdSWu Liang feng .of_match = rockchip_usb2phy_ids,
2159f0c40dcdSWu Liang feng .probe = rockchip_usb2phy_probe,
21609b3cc842SFrank Wang .bind = rockchip_usb2phy_bind,
2161f0c40dcdSWu Liang feng .priv_auto_alloc_size = sizeof(struct rockchip_usb2phy),
2162f0c40dcdSWu Liang feng };
2163