xref: /rk3399_rockchip-uboot/drivers/phy/marvell/comphy_a3700.h (revision 429033659d574bec966718de19eb732b99f3a9af)
13335786aSStefan Roese /*
23335786aSStefan Roese  * Copyright (C) 2015-2016 Marvell International Ltd.
33335786aSStefan Roese  *
43335786aSStefan Roese  * SPDX-License-Identifier:	GPL-2.0+
53335786aSStefan Roese  */
63335786aSStefan Roese 
73335786aSStefan Roese #ifndef _COMPHY_A3700_H_
83335786aSStefan Roese #define _COMPHY_A3700_H_
93335786aSStefan Roese 
103335786aSStefan Roese #include "comphy.h"
113335786aSStefan Roese #include "comphy_hpipe.h"
123335786aSStefan Roese 
133335786aSStefan Roese #define MVEBU_REG(offs)			((uintptr_t)MVEBU_REGISTER(offs))
143335786aSStefan Roese 
153335786aSStefan Roese #define DEFAULT_REFCLK_MHZ		25
163335786aSStefan Roese #define PLL_SET_DELAY_US		600
173335786aSStefan Roese #define PLL_LOCK_TIMEOUT		1000
183335786aSStefan Roese #define POLL_16B_REG			1
193335786aSStefan Roese #define POLL_32B_REG			0
203335786aSStefan Roese 
213335786aSStefan Roese /*
223335786aSStefan Roese  * COMPHY SB definitions
233335786aSStefan Roese  */
243335786aSStefan Roese #define COMPHY_SEL_ADDR			MVEBU_REG(0x0183FC)
253335786aSStefan Roese #define rf_compy_select(lane)		(0x1 << (((lane) == 1) ? 4 : 0))
263335786aSStefan Roese 
273335786aSStefan Roese #define COMPHY_PHY_CFG1_ADDR(lane)	MVEBU_REG(0x018300 + (lane) * 0x28)
283335786aSStefan Roese #define rb_pin_pu_iveref		BIT(1)
293335786aSStefan Roese #define rb_pin_reset_core		BIT(11)
303335786aSStefan Roese #define rb_pin_reset_comphy		BIT(12)
313335786aSStefan Roese #define rb_pin_pu_pll			BIT(16)
323335786aSStefan Roese #define rb_pin_pu_rx			BIT(17)
333335786aSStefan Roese #define rb_pin_pu_tx			BIT(18)
343335786aSStefan Roese #define rb_pin_tx_idle			BIT(19)
353335786aSStefan Roese #define rf_gen_rx_sel_shift		22
36*42903365SAndre Przywara #define rf_gen_rx_select		(0x0F << rf_gen_rx_sel_shift)
373335786aSStefan Roese #define rf_gen_tx_sel_shift		26
38*42903365SAndre Przywara #define rf_gen_tx_select		(0x0F << rf_gen_tx_sel_shift)
393335786aSStefan Roese #define rb_phy_rx_init			BIT(30)
403335786aSStefan Roese 
413335786aSStefan Roese #define COMPHY_PHY_STAT1_ADDR(lane)	MVEBU_REG(0x018318 + (lane) * 0x28)
423335786aSStefan Roese #define rb_rx_init_done			BIT(0)
433335786aSStefan Roese #define rb_pll_ready_rx			BIT(2)
443335786aSStefan Roese #define rb_pll_ready_tx			BIT(3)
453335786aSStefan Roese 
463335786aSStefan Roese /*
473335786aSStefan Roese  * PCIe/USB/SGMII definitions
483335786aSStefan Roese  */
493335786aSStefan Roese #define PCIE_BASE			MVEBU_REG(0x070000)
503335786aSStefan Roese #define PCIETOP_BASE			MVEBU_REG(0x080000)
513335786aSStefan Roese #define PCIE_RAMBASE			MVEBU_REG(0x08C000)
523335786aSStefan Roese #define PCIEPHY_BASE			MVEBU_REG(0x01F000)
533335786aSStefan Roese #define PCIEPHY_SHFT			2
543335786aSStefan Roese 
553335786aSStefan Roese #define USB32_BASE			MVEBU_REG(0x050000) /* usb3 device */
563335786aSStefan Roese #define USB32H_BASE			MVEBU_REG(0x058000) /* usb3 host */
573335786aSStefan Roese #define USB3PHY_BASE			MVEBU_REG(0x05C000)
583335786aSStefan Roese #define USB2PHY_BASE			MVEBU_REG(0x05D000)
593335786aSStefan Roese #define USB2PHY2_BASE			MVEBU_REG(0x05F000)
603335786aSStefan Roese #define USB32_CTRL_BASE			MVEBU_REG(0x05D800)
613335786aSStefan Roese #define USB3PHY_SHFT			2
623335786aSStefan Roese 
633335786aSStefan Roese #define SGMIIPHY_BASE(l)	(l == 1 ? USB3PHY_BASE : PCIEPHY_BASE)
643335786aSStefan Roese #define SGMIIPHY_ADDR(l, a)	(((a & 0x00007FF) * 2) | SGMIIPHY_BASE(l))
653335786aSStefan Roese 
663335786aSStefan Roese #define phy_read16(l, a)	read16((void __iomem *)SGMIIPHY_ADDR(l, a))
673335786aSStefan Roese #define phy_write16(l, a, data, mask)	\
683335786aSStefan Roese 	reg_set16((void __iomem *)SGMIIPHY_ADDR(l, a), data, mask)
693335786aSStefan Roese 
703335786aSStefan Roese /* units */
713335786aSStefan Roese #define PCIE				1
723335786aSStefan Roese #define USB3				2
733335786aSStefan Roese 
743335786aSStefan Roese #define PHY_BASE(unit)		((unit == PCIE) ? PCIEPHY_BASE : USB3PHY_BASE)
753335786aSStefan Roese #define PHY_SHFT(unit)		((unit == PCIE) ? PCIEPHY_SHFT : USB3PHY_SHFT)
763335786aSStefan Roese 
773335786aSStefan Roese /* bit definition for USB32_CTRL_BASE (USB32 Control Mode) */
783335786aSStefan Roese #define usb32_ctrl_id_mode		BIT(0)
793335786aSStefan Roese #define usb32_ctrl_soft_id		BIT(1)
803335786aSStefan Roese #define usb32_ctrl_int_mode		BIT(4)
813335786aSStefan Roese 
823335786aSStefan Roese 
833335786aSStefan Roese #define PHY_PWR_PLL_CTRL_ADDR	0x01	/* for phy_read16 and phy_write16 */
843335786aSStefan Roese #define PWR_PLL_CTRL_ADDR(unit)		\
853335786aSStefan Roese 	(PHY_PWR_PLL_CTRL_ADDR * PHY_SHFT(unit) + PHY_BASE(unit))
863335786aSStefan Roese #define rf_phy_mode_shift		5
873335786aSStefan Roese #define rf_phy_mode_mask		(0x7 << rf_phy_mode_shift)
883335786aSStefan Roese #define rf_ref_freq_sel_shift		0
893335786aSStefan Roese #define rf_ref_freq_sel_mask		(0x1F << rf_ref_freq_sel_shift)
903335786aSStefan Roese #define PHY_MODE_SGMII			0x4
913335786aSStefan Roese 
923335786aSStefan Roese /* for phy_read16 and phy_write16 */
933335786aSStefan Roese #define PHY_REG_KVCO_CAL_CTRL_ADDR	0x02
943335786aSStefan Roese #define KVCO_CAL_CTRL_ADDR(unit)	\
953335786aSStefan Roese 	(PHY_REG_KVCO_CAL_CTRL_ADDR * PHY_SHFT(unit) + PHY_BASE(unit))
963335786aSStefan Roese #define rb_use_max_pll_rate		BIT(12)
973335786aSStefan Roese #define rb_force_calibration_done	BIT(9)
983335786aSStefan Roese 
993335786aSStefan Roese /* for phy_read16 and phy_write16 */
1003335786aSStefan Roese #define PHY_DIG_LB_EN_ADDR		0x23
1013335786aSStefan Roese #define DIG_LB_EN_ADDR(unit)		\
1023335786aSStefan Roese 	(PHY_DIG_LB_EN_ADDR * PHY_SHFT(unit) + PHY_BASE(unit))
1033335786aSStefan Roese #define rf_data_width_shift		10
1043335786aSStefan Roese #define rf_data_width_mask		(0x3 << rf_data_width_shift)
1053335786aSStefan Roese 
1063335786aSStefan Roese /* for phy_read16 and phy_write16 */
1073335786aSStefan Roese #define PHY_SYNC_PATTERN_ADDR		0x24
1083335786aSStefan Roese #define SYNC_PATTERN_ADDR(unit)		\
1093335786aSStefan Roese 	(PHY_SYNC_PATTERN_ADDR * PHY_SHFT(unit) + PHY_BASE(unit))
1103335786aSStefan Roese #define phy_txd_inv			BIT(10)
1113335786aSStefan Roese #define phy_rxd_inv			BIT(11)
1123335786aSStefan Roese 
1133335786aSStefan Roese /* for phy_read16 and phy_write16 */
1143335786aSStefan Roese #define PHY_REG_UNIT_CTRL_ADDR		0x48
1153335786aSStefan Roese #define UNIT_CTRL_ADDR(unit)		\
1163335786aSStefan Roese 	(PHY_REG_UNIT_CTRL_ADDR * PHY_SHFT(unit) + PHY_BASE(unit))
1173335786aSStefan Roese #define rb_idle_sync_en			BIT(12)
1183335786aSStefan Roese 
1193335786aSStefan Roese /* for phy_read16 and phy_write16 */
1203335786aSStefan Roese #define PHY_REG_GEN2_SETTINGS_2		0x3e
1213335786aSStefan Roese #define GEN2_SETTING_2_ADDR(unit)	\
1223335786aSStefan Roese 	(PHY_REG_GEN2_SETTINGS_2 * PHY_SHFT(unit) + PHY_BASE(unit))
1233335786aSStefan Roese #define g2_tx_ssc_amp			BIT(14)
1243335786aSStefan Roese 
1253335786aSStefan Roese /* for phy_read16 and phy_write16 */
1263335786aSStefan Roese #define PHY_REG_GEN2_SETTINGS_3		0x3f
1273335786aSStefan Roese #define GEN2_SETTING_3_ADDR(unit)	\
1283335786aSStefan Roese 	(PHY_REG_GEN2_SETTINGS_3 * PHY_SHFT(unit) + PHY_BASE(unit))
1293335786aSStefan Roese 
1303335786aSStefan Roese /* for phy_read16 and phy_write16 */
1313335786aSStefan Roese #define PHY_MISC_REG0_ADDR		0x4f
1323335786aSStefan Roese #define MISC_REG0_ADDR(unit)		\
1333335786aSStefan Roese 	(PHY_MISC_REG0_ADDR * PHY_SHFT(unit) + PHY_BASE(unit))
1343335786aSStefan Roese #define rb_clk100m_125m_en		BIT(4)
1353335786aSStefan Roese #define rb_clk500m_en			BIT(7)
1363335786aSStefan Roese #define rb_ref_clk_sel			BIT(10)
1373335786aSStefan Roese 
1383335786aSStefan Roese /* for phy_read16 and phy_write16 */
1393335786aSStefan Roese #define PHY_REG_IFACE_REF_CLK_CTRL_ADDR		0x51
1403335786aSStefan Roese #define UNIT_IFACE_REF_CLK_CTRL_ADDR(unit)	\
1413335786aSStefan Roese 	(PHY_REG_IFACE_REF_CLK_CTRL_ADDR * PHY_SHFT(unit) + PHY_BASE(unit))
1423335786aSStefan Roese #define rb_ref1m_gen_div_force		BIT(8)
1433335786aSStefan Roese #define rf_ref1m_gen_div_value_shift	0
1443335786aSStefan Roese #define rf_ref1m_gen_div_value_mask	(0xFF << rf_ref1m_gen_div_value_shift)
1453335786aSStefan Roese 
1463335786aSStefan Roese /* for phy_read16 and phy_write16 */
1473335786aSStefan Roese #define PHY_REG_ERR_CNT_CONST_CTRL_ADDR	0x6A
1483335786aSStefan Roese #define UNIT_ERR_CNT_CONST_CTRL_ADDR(unit) \
1493335786aSStefan Roese 	(PHY_REG_ERR_CNT_CONST_CTRL_ADDR * PHY_SHFT(unit) + PHY_BASE(unit))
1503335786aSStefan Roese #define rb_fast_dfe_enable		BIT(13)
1513335786aSStefan Roese 
1523335786aSStefan Roese #define MISC_REG1_ADDR(u)		(0x73 * PHY_SHFT(u) + PHY_BASE(u))
1533335786aSStefan Roese #define bf_sel_bits_pcie_force		BIT(15)
1543335786aSStefan Roese 
1553335786aSStefan Roese #define LANE_CFG0_ADDR(u)		(0x180 * PHY_SHFT(u) + PHY_BASE(u))
1563335786aSStefan Roese #define bf_use_max_pll_rate		BIT(9)
1573335786aSStefan Roese #define LANE_CFG1_ADDR(u)		(0x181 * PHY_SHFT(u) + PHY_BASE(u))
1583335786aSStefan Roese #define bf_use_max_pll_rate		BIT(9)
1593335786aSStefan Roese /* 0x5c310 = 0x93 (set BIT7) */
1603335786aSStefan Roese #define LANE_CFG4_ADDR(u)		(0x188 * PHY_SHFT(u) + PHY_BASE(u))
1613335786aSStefan Roese #define bf_spread_spectrum_clock_en	BIT(7)
1623335786aSStefan Roese 
1633335786aSStefan Roese #define LANE_STAT1_ADDR(u)		(0x183 * PHY_SHFT(u) + PHY_BASE(u))
1643335786aSStefan Roese #define rb_txdclk_pclk_en		BIT(0)
1653335786aSStefan Roese 
1663335786aSStefan Roese #define GLOB_PHY_CTRL0_ADDR(u)		(0x1c1 * PHY_SHFT(u) + PHY_BASE(u))
1673335786aSStefan Roese #define bf_soft_rst			BIT(0)
1683335786aSStefan Roese #define bf_mode_refdiv			0x30
1693335786aSStefan Roese #define rb_mode_core_clk_freq_sel	BIT(9)
1703335786aSStefan Roese #define rb_mode_pipe_width_32		BIT(3)
1713335786aSStefan Roese 
1723335786aSStefan Roese #define TEST_MODE_CTRL_ADDR(u)		(0x1c2 * PHY_SHFT(u) + PHY_BASE(u))
1733335786aSStefan Roese #define rb_mode_margin_override		BIT(2)
1743335786aSStefan Roese 
1753335786aSStefan Roese #define GLOB_CLK_SRC_LO_ADDR(u)		(0x1c3 * PHY_SHFT(u) + PHY_BASE(u))
1763335786aSStefan Roese #define bf_cfg_sel_20b			BIT(15)
1773335786aSStefan Roese 
1783335786aSStefan Roese #define PWR_MGM_TIM1_ADDR(u)		(0x1d0 * PHY_SHFT(u) + PHY_BASE(u))
1793335786aSStefan Roese 
1803335786aSStefan Roese #define PHY_REF_CLK_ADDR		(0x4814 + PCIE_BASE)
1813335786aSStefan Roese 
1823335786aSStefan Roese #define USB3_CTRPUL_VAL_REG		(0x20 + USB32_BASE)
1833335786aSStefan Roese #define USB3H_CTRPUL_VAL_REG		(0x3454 + USB32H_BASE)
1843335786aSStefan Roese #define rb_usb3_ctr_100ns		0xff000000
1853335786aSStefan Roese 
1863335786aSStefan Roese #define USB2_OTG_PHY_CTRL_ADDR		(0x820 + USB2PHY_BASE)
1873335786aSStefan Roese #define rb_usb2phy_suspm		BIT(14)
1883335786aSStefan Roese #define rb_usb2phy_pu			BIT(0)
1893335786aSStefan Roese 
1903335786aSStefan Roese #define USB2_PHY_OTG_CTRL_ADDR		(0x34 + USB2PHY_BASE)
1913335786aSStefan Roese #define rb_pu_otg			BIT(4)
1923335786aSStefan Roese 
1933335786aSStefan Roese #define USB2_PHY_CHRGR_DET_ADDR		(0x38 + USB2PHY_BASE)
1943335786aSStefan Roese #define rb_cdp_en			BIT(2)
1953335786aSStefan Roese #define rb_dcp_en			BIT(3)
1963335786aSStefan Roese #define rb_pd_en			BIT(4)
1973335786aSStefan Roese #define rb_pu_chrg_dtc			BIT(5)
1983335786aSStefan Roese #define rb_cdp_dm_auto			BIT(7)
1993335786aSStefan Roese #define rb_enswitch_dp			BIT(12)
2003335786aSStefan Roese #define rb_enswitch_dm			BIT(13)
2013335786aSStefan Roese 
2023335786aSStefan Roese #define USB2_CAL_CTRL_ADDR		(0x8 + USB2PHY_BASE)
2033335786aSStefan Roese #define rb_usb2phy_pllcal_done		BIT(31)
2043335786aSStefan Roese #define rb_usb2phy_impcal_done		BIT(23)
2053335786aSStefan Roese 
2063335786aSStefan Roese #define USB2_PLL_CTRL0_ADDR		(0x0 + USB2PHY_BASE)
2073335786aSStefan Roese #define rb_usb2phy_pll_ready		BIT(31)
2083335786aSStefan Roese 
2093335786aSStefan Roese #define USB2_RX_CHAN_CTRL1_ADDR		(0x18 + USB2PHY_BASE)
2103335786aSStefan Roese #define rb_usb2phy_sqcal_done		BIT(31)
2113335786aSStefan Roese 
2123335786aSStefan Roese #define USB2_PHY2_CTRL_ADDR		(0x804 + USB2PHY2_BASE)
2133335786aSStefan Roese #define rb_usb2phy2_suspm		BIT(7)
2143335786aSStefan Roese #define rb_usb2phy2_pu			BIT(0)
2153335786aSStefan Roese #define USB2_PHY2_CAL_CTRL_ADDR		(0x8 + USB2PHY2_BASE)
2163335786aSStefan Roese #define USB2_PHY2_PLL_CTRL0_ADDR	(0x0 + USB2PHY2_BASE)
2173335786aSStefan Roese #define USB2_PHY2_RX_CHAN_CTRL1_ADDR	(0x18 + USB2PHY2_BASE)
2183335786aSStefan Roese 
2193335786aSStefan Roese #define USB2_PHY_BASE(usb32)	(usb32 == 0 ? USB2PHY2_BASE : USB2PHY_BASE)
2203335786aSStefan Roese #define USB2_PHY_CTRL_ADDR(usb32) \
2213335786aSStefan Roese 	(usb32 == 0 ? USB2_PHY2_CTRL_ADDR : USB2_OTG_PHY_CTRL_ADDR)
2223335786aSStefan Roese #define RB_USB2PHY_SUSPM(usb32) \
2233335786aSStefan Roese 	(usb32 == 0 ? rb_usb2phy2_suspm : rb_usb2phy_suspm)
2243335786aSStefan Roese #define RB_USB2PHY_PU(usb32) \
2253335786aSStefan Roese 	(usb32 == 0 ? rb_usb2phy2_pu : rb_usb2phy_pu)
2263335786aSStefan Roese #define USB2_PHY_CAL_CTRL_ADDR(usb32) \
2273335786aSStefan Roese 	(usb32 == 0 ? USB2_PHY2_CAL_CTRL_ADDR : USB2_CAL_CTRL_ADDR)
2283335786aSStefan Roese #define USB2_PHY_RX_CHAN_CTRL1_ADDR(usb32) \
2293335786aSStefan Roese 	(usb32 == 0 ? USB2_PHY2_RX_CHAN_CTRL1_ADDR : USB2_RX_CHAN_CTRL1_ADDR)
2303335786aSStefan Roese #define USB2_PHY_PLL_CTRL0_ADDR(usb32) \
2313335786aSStefan Roese 	(usb32 == 0 ? USB2_PHY2_PLL_CTRL0_ADDR : USB2_PLL_CTRL0_ADDR)
2323335786aSStefan Roese 
2333335786aSStefan Roese /*
2343335786aSStefan Roese  * SATA definitions
2353335786aSStefan Roese  */
2363335786aSStefan Roese #define AHCI_BASE			MVEBU_REG(0xE0000)
2373335786aSStefan Roese 
2383335786aSStefan Roese #define rh_vsreg_addr			(AHCI_BASE + 0x178)
2393335786aSStefan Roese #define rh_vsreg_data			(AHCI_BASE + 0x17C)
2403335786aSStefan Roese #define rh_vs0_a			(AHCI_BASE + 0xA0)
2413335786aSStefan Roese #define rh_vs0_d			(AHCI_BASE + 0xA4)
2423335786aSStefan Roese 
2433335786aSStefan Roese #define vphy_sync_pattern_reg		0x224
2443335786aSStefan Roese #define bs_txd_inv			BIT(10)
2453335786aSStefan Roese #define bs_rxd_inv			BIT(11)
2463335786aSStefan Roese 
2473335786aSStefan Roese #define vphy_loopback_reg0		0x223
2483335786aSStefan Roese #define bs_phyintf_40bit		0x0C00
2493335786aSStefan Roese #define bs_pll_ready_tx			0x10
2503335786aSStefan Roese 
2513335786aSStefan Roese #define vphy_power_reg0			0x201
2523335786aSStefan Roese 
2533335786aSStefan Roese #define vphy_calctl_reg			0x202
2543335786aSStefan Roese #define bs_max_pll_rate			BIT(12)
2553335786aSStefan Roese 
2563335786aSStefan Roese #define vphy_reserve_reg		0x0e
2573335786aSStefan Roese #define bs_phyctrl_frm_pin		BIT(13)
2583335786aSStefan Roese 
2593335786aSStefan Roese #define vsata_ctrl_reg			0x00
2603335786aSStefan Roese #define bs_phy_pu_pll			BIT(6)
2613335786aSStefan Roese 
2623335786aSStefan Roese /*
2633335786aSStefan Roese  * SDIO/eMMC definitions
2643335786aSStefan Roese  */
2653335786aSStefan Roese #define SDIO_BASE			MVEBU_REG(0xD8000)
2663335786aSStefan Roese 
2673335786aSStefan Roese #define SDIO_HOST_CTRL1_ADDR		(SDIO_BASE + 0x28)
2683335786aSStefan Roese #define SDIO_SDHC_FIFO_ADDR		(SDIO_BASE + 0x12C)
2693335786aSStefan Roese #define SDIO_CAP_12_ADDR		(SDIO_BASE + 0x40)
2703335786aSStefan Roese #define SDIO_ENDIAN_ADDR		(SDIO_BASE + 0x1A4)
2713335786aSStefan Roese #define SDIO_PHY_TIMING_ADDR		(SDIO_BASE + 0x170)
2723335786aSStefan Roese #define SDIO_PHY_PAD_CTRL0_ADDR		(SDIO_BASE + 0x178)
2733335786aSStefan Roese #define SDIO_DLL_RST_ADDR		(SDIO_BASE + 0x148)
2743335786aSStefan Roese 
2753335786aSStefan Roese #endif /* _COMPHY_A3700_H_ */
276