xref: /rk3399_rockchip-uboot/drivers/pci/pcie_layerscape_fixup.c (revision 0e00a84cdedf7a1949486746225b35984b351eca)
1a7294abaSHou Zhiqiang /*
2e809e747SPriyanka Jain  * Copyright 2017 NXP
3a7294abaSHou Zhiqiang  * Copyright 2014-2015 Freescale Semiconductor, Inc.
4a7294abaSHou Zhiqiang  * Layerscape PCIe driver
5a7294abaSHou Zhiqiang  *
6a7294abaSHou Zhiqiang  * SPDX-License-Identifier:	GPL-2.0+
7a7294abaSHou Zhiqiang  */
8a7294abaSHou Zhiqiang 
9a7294abaSHou Zhiqiang #include <common.h>
10a7294abaSHou Zhiqiang #include <pci.h>
11a7294abaSHou Zhiqiang #include <asm/arch/fsl_serdes.h>
12a7294abaSHou Zhiqiang #include <asm/io.h>
13a7294abaSHou Zhiqiang #include <errno.h>
14a7294abaSHou Zhiqiang #ifdef CONFIG_OF_BOARD_SETUP
15*0e00a84cSMasahiro Yamada #include <linux/libfdt.h>
16a7294abaSHou Zhiqiang #include <fdt_support.h>
176e2941d7SSimon Glass #ifdef CONFIG_ARM
186e2941d7SSimon Glass #include <asm/arch/clock.h>
196e2941d7SSimon Glass #endif
20a7294abaSHou Zhiqiang #include "pcie_layerscape.h"
21a7294abaSHou Zhiqiang 
2247d17362SBharat Bhushan #if defined(CONFIG_FSL_LSCH3) || defined(CONFIG_FSL_LSCH2)
23a7294abaSHou Zhiqiang /*
24a7294abaSHou Zhiqiang  * Return next available LUT index.
25a7294abaSHou Zhiqiang  */
ls_pcie_next_lut_index(struct ls_pcie * pcie)26a7294abaSHou Zhiqiang static int ls_pcie_next_lut_index(struct ls_pcie *pcie)
27a7294abaSHou Zhiqiang {
28a7294abaSHou Zhiqiang 	if (pcie->next_lut_index < PCIE_LUT_ENTRY_COUNT)
29a7294abaSHou Zhiqiang 		return pcie->next_lut_index++;
30a7294abaSHou Zhiqiang 	else
31a7294abaSHou Zhiqiang 		return -ENOSPC;  /* LUT is full */
32a7294abaSHou Zhiqiang }
33a7294abaSHou Zhiqiang 
34a7294abaSHou Zhiqiang /* returns the next available streamid for pcie, -errno if failed */
ls_pcie_next_streamid(void)35a7294abaSHou Zhiqiang static int ls_pcie_next_streamid(void)
36a7294abaSHou Zhiqiang {
37a7294abaSHou Zhiqiang 	static int next_stream_id = FSL_PEX_STREAM_ID_START;
38a7294abaSHou Zhiqiang 
39a7294abaSHou Zhiqiang 	if (next_stream_id > FSL_PEX_STREAM_ID_END)
40a7294abaSHou Zhiqiang 		return -EINVAL;
41a7294abaSHou Zhiqiang 
42a7294abaSHou Zhiqiang 	return next_stream_id++;
43a7294abaSHou Zhiqiang }
44a7294abaSHou Zhiqiang 
lut_writel(struct ls_pcie * pcie,unsigned int value,unsigned int offset)4580afc63fSMinghuan Lian static void lut_writel(struct ls_pcie *pcie, unsigned int value,
4680afc63fSMinghuan Lian 		       unsigned int offset)
4780afc63fSMinghuan Lian {
4880afc63fSMinghuan Lian 	if (pcie->big_endian)
4980afc63fSMinghuan Lian 		out_be32(pcie->lut + offset, value);
5080afc63fSMinghuan Lian 	else
5180afc63fSMinghuan Lian 		out_le32(pcie->lut + offset, value);
5280afc63fSMinghuan Lian }
5380afc63fSMinghuan Lian 
5480afc63fSMinghuan Lian /*
5580afc63fSMinghuan Lian  * Program a single LUT entry
5680afc63fSMinghuan Lian  */
ls_pcie_lut_set_mapping(struct ls_pcie * pcie,int index,u32 devid,u32 streamid)5780afc63fSMinghuan Lian static void ls_pcie_lut_set_mapping(struct ls_pcie *pcie, int index, u32 devid,
5880afc63fSMinghuan Lian 				    u32 streamid)
5980afc63fSMinghuan Lian {
6080afc63fSMinghuan Lian 	/* leave mask as all zeroes, want to match all bits */
6180afc63fSMinghuan Lian 	lut_writel(pcie, devid << 16, PCIE_LUT_UDR(index));
6280afc63fSMinghuan Lian 	lut_writel(pcie, streamid | PCIE_LUT_ENABLE, PCIE_LUT_LDR(index));
6380afc63fSMinghuan Lian }
6480afc63fSMinghuan Lian 
6580afc63fSMinghuan Lian /*
6680afc63fSMinghuan Lian  * An msi-map is a property to be added to the pci controller
6780afc63fSMinghuan Lian  * node.  It is a table, where each entry consists of 4 fields
6880afc63fSMinghuan Lian  * e.g.:
6980afc63fSMinghuan Lian  *
7080afc63fSMinghuan Lian  *      msi-map = <[devid] [phandle-to-msi-ctrl] [stream-id] [count]
7180afc63fSMinghuan Lian  *                 [devid] [phandle-to-msi-ctrl] [stream-id] [count]>;
7280afc63fSMinghuan Lian  */
fdt_pcie_set_msi_map_entry(void * blob,struct ls_pcie * pcie,u32 devid,u32 streamid)7380afc63fSMinghuan Lian static void fdt_pcie_set_msi_map_entry(void *blob, struct ls_pcie *pcie,
7480afc63fSMinghuan Lian 				       u32 devid, u32 streamid)
7580afc63fSMinghuan Lian {
7680afc63fSMinghuan Lian 	u32 *prop;
7780afc63fSMinghuan Lian 	u32 phandle;
7880afc63fSMinghuan Lian 	int nodeoffset;
790aaa1a90SHou Zhiqiang 	uint svr;
800aaa1a90SHou Zhiqiang 	char *compat = NULL;
8180afc63fSMinghuan Lian 
8280afc63fSMinghuan Lian 	/* find pci controller node */
8380afc63fSMinghuan Lian 	nodeoffset = fdt_node_offset_by_compat_reg(blob, "fsl,ls-pcie",
8480afc63fSMinghuan Lian 						   pcie->dbi_res.start);
8580afc63fSMinghuan Lian 	if (nodeoffset < 0) {
8619538f30SHou Zhiqiang #ifdef CONFIG_FSL_PCIE_COMPAT /* Compatible with older version of dts node */
870aaa1a90SHou Zhiqiang 		svr = (get_svr() >> SVR_VAR_PER_SHIFT) & 0xFFFFFE;
880aaa1a90SHou Zhiqiang 		if (svr == SVR_LS2088A || svr == SVR_LS2084A ||
89e809e747SPriyanka Jain 		    svr == SVR_LS2048A || svr == SVR_LS2044A ||
90e809e747SPriyanka Jain 		    svr == SVR_LS2081A || svr == SVR_LS2041A)
910aaa1a90SHou Zhiqiang 			compat = "fsl,ls2088a-pcie";
920aaa1a90SHou Zhiqiang 		else
930aaa1a90SHou Zhiqiang 			compat = CONFIG_FSL_PCIE_COMPAT;
940aaa1a90SHou Zhiqiang 		if (compat)
9580afc63fSMinghuan Lian 			nodeoffset = fdt_node_offset_by_compat_reg(blob,
960aaa1a90SHou Zhiqiang 					compat, pcie->dbi_res.start);
970aaa1a90SHou Zhiqiang #endif
9880afc63fSMinghuan Lian 		if (nodeoffset < 0)
9980afc63fSMinghuan Lian 			return;
10080afc63fSMinghuan Lian 	}
10180afc63fSMinghuan Lian 
10280afc63fSMinghuan Lian 	/* get phandle to MSI controller */
10380afc63fSMinghuan Lian 	prop = (u32 *)fdt_getprop(blob, nodeoffset, "msi-parent", 0);
10480afc63fSMinghuan Lian 	if (prop == NULL) {
10580afc63fSMinghuan Lian 		debug("\n%s: ERROR: missing msi-parent: PCIe%d\n",
10680afc63fSMinghuan Lian 		      __func__, pcie->idx);
10780afc63fSMinghuan Lian 		return;
10880afc63fSMinghuan Lian 	}
10980afc63fSMinghuan Lian 	phandle = fdt32_to_cpu(*prop);
11080afc63fSMinghuan Lian 
11180afc63fSMinghuan Lian 	/* set one msi-map row */
11280afc63fSMinghuan Lian 	fdt_appendprop_u32(blob, nodeoffset, "msi-map", devid);
11380afc63fSMinghuan Lian 	fdt_appendprop_u32(blob, nodeoffset, "msi-map", phandle);
11480afc63fSMinghuan Lian 	fdt_appendprop_u32(blob, nodeoffset, "msi-map", streamid);
11580afc63fSMinghuan Lian 	fdt_appendprop_u32(blob, nodeoffset, "msi-map", 1);
11680afc63fSMinghuan Lian }
11780afc63fSMinghuan Lian 
11878be6222SBharat Bhushan /*
11978be6222SBharat Bhushan  * An iommu-map is a property to be added to the pci controller
12078be6222SBharat Bhushan  * node.  It is a table, where each entry consists of 4 fields
12178be6222SBharat Bhushan  * e.g.:
12278be6222SBharat Bhushan  *
12378be6222SBharat Bhushan  *      iommu-map = <[devid] [phandle-to-iommu-ctrl] [stream-id] [count]
12478be6222SBharat Bhushan  *                 [devid] [phandle-to-iommu-ctrl] [stream-id] [count]>;
12578be6222SBharat Bhushan  */
fdt_pcie_set_iommu_map_entry(void * blob,struct ls_pcie * pcie,u32 devid,u32 streamid)12678be6222SBharat Bhushan static void fdt_pcie_set_iommu_map_entry(void *blob, struct ls_pcie *pcie,
12778be6222SBharat Bhushan 				       u32 devid, u32 streamid)
12878be6222SBharat Bhushan {
12978be6222SBharat Bhushan 	u32 *prop;
13078be6222SBharat Bhushan 	u32 iommu_map[4];
13178be6222SBharat Bhushan 	int nodeoffset;
13278be6222SBharat Bhushan 	int lenp;
13378be6222SBharat Bhushan 
13478be6222SBharat Bhushan 	/* find pci controller node */
13578be6222SBharat Bhushan 	nodeoffset = fdt_node_offset_by_compat_reg(blob, "fsl,ls-pcie",
13678be6222SBharat Bhushan 						   pcie->dbi_res.start);
13778be6222SBharat Bhushan 	if (nodeoffset < 0) {
13878be6222SBharat Bhushan #ifdef CONFIG_FSL_PCIE_COMPAT /* Compatible with older version of dts node */
13978be6222SBharat Bhushan 		nodeoffset = fdt_node_offset_by_compat_reg(blob,
14078be6222SBharat Bhushan 				CONFIG_FSL_PCIE_COMPAT, pcie->dbi_res.start);
14178be6222SBharat Bhushan 		if (nodeoffset < 0)
14278be6222SBharat Bhushan 			return;
14378be6222SBharat Bhushan #else
14478be6222SBharat Bhushan 		return;
14578be6222SBharat Bhushan #endif
14678be6222SBharat Bhushan 	}
14778be6222SBharat Bhushan 
14878be6222SBharat Bhushan 	/* get phandle to iommu controller */
14978be6222SBharat Bhushan 	prop = fdt_getprop_w(blob, nodeoffset, "iommu-map", &lenp);
15078be6222SBharat Bhushan 	if (prop == NULL) {
15178be6222SBharat Bhushan 		debug("\n%s: ERROR: missing iommu-map: PCIe%d\n",
15278be6222SBharat Bhushan 		      __func__, pcie->idx);
15378be6222SBharat Bhushan 		return;
15478be6222SBharat Bhushan 	}
15578be6222SBharat Bhushan 
15678be6222SBharat Bhushan 	/* set iommu-map row */
15778be6222SBharat Bhushan 	iommu_map[0] = cpu_to_fdt32(devid);
15878be6222SBharat Bhushan 	iommu_map[1] = *++prop;
15978be6222SBharat Bhushan 	iommu_map[2] = cpu_to_fdt32(streamid);
16078be6222SBharat Bhushan 	iommu_map[3] = cpu_to_fdt32(1);
16178be6222SBharat Bhushan 
16278be6222SBharat Bhushan 	if (devid == 0) {
16378be6222SBharat Bhushan 		fdt_setprop_inplace(blob, nodeoffset, "iommu-map",
16478be6222SBharat Bhushan 				    iommu_map, 16);
16578be6222SBharat Bhushan 	} else {
16678be6222SBharat Bhushan 		fdt_appendprop(blob, nodeoffset, "iommu-map", iommu_map, 16);
16778be6222SBharat Bhushan 	}
16878be6222SBharat Bhushan }
16978be6222SBharat Bhushan 
fdt_fixup_pcie(void * blob)17080afc63fSMinghuan Lian static void fdt_fixup_pcie(void *blob)
17180afc63fSMinghuan Lian {
17280afc63fSMinghuan Lian 	struct udevice *dev, *bus;
17380afc63fSMinghuan Lian 	struct ls_pcie *pcie;
17480afc63fSMinghuan Lian 	int streamid;
17580afc63fSMinghuan Lian 	int index;
17680afc63fSMinghuan Lian 	pci_dev_t bdf;
17780afc63fSMinghuan Lian 
17880afc63fSMinghuan Lian 	/* Scan all known buses */
17980afc63fSMinghuan Lian 	for (pci_find_first_device(&dev);
18080afc63fSMinghuan Lian 	     dev;
18180afc63fSMinghuan Lian 	     pci_find_next_device(&dev)) {
18280afc63fSMinghuan Lian 		for (bus = dev; device_is_on_pci_bus(bus);)
18380afc63fSMinghuan Lian 			bus = bus->parent;
18480afc63fSMinghuan Lian 		pcie = dev_get_priv(bus);
18580afc63fSMinghuan Lian 
18680afc63fSMinghuan Lian 		streamid = ls_pcie_next_streamid();
18780afc63fSMinghuan Lian 		if (streamid < 0) {
18880afc63fSMinghuan Lian 			debug("ERROR: no stream ids free\n");
18980afc63fSMinghuan Lian 			continue;
19080afc63fSMinghuan Lian 		}
19180afc63fSMinghuan Lian 
19280afc63fSMinghuan Lian 		index = ls_pcie_next_lut_index(pcie);
19380afc63fSMinghuan Lian 		if (index < 0) {
19480afc63fSMinghuan Lian 			debug("ERROR: no LUT indexes free\n");
19580afc63fSMinghuan Lian 			continue;
19680afc63fSMinghuan Lian 		}
19780afc63fSMinghuan Lian 
19880afc63fSMinghuan Lian 		/* the DT fixup must be relative to the hose first_busno */
19980afc63fSMinghuan Lian 		bdf = dm_pci_get_bdf(dev) - PCI_BDF(bus->seq, 0, 0);
20080afc63fSMinghuan Lian 		/* map PCI b.d.f to streamID in LUT */
20180afc63fSMinghuan Lian 		ls_pcie_lut_set_mapping(pcie, index, bdf >> 8,
20280afc63fSMinghuan Lian 					streamid);
20380afc63fSMinghuan Lian 		/* update msi-map in device tree */
20480afc63fSMinghuan Lian 		fdt_pcie_set_msi_map_entry(blob, pcie, bdf >> 8,
20580afc63fSMinghuan Lian 					   streamid);
20678be6222SBharat Bhushan 		/* update iommu-map in device tree */
20778be6222SBharat Bhushan 		fdt_pcie_set_iommu_map_entry(blob, pcie, bdf >> 8,
20878be6222SBharat Bhushan 					     streamid);
20980afc63fSMinghuan Lian 	}
21080afc63fSMinghuan Lian }
21180afc63fSMinghuan Lian #endif
21280afc63fSMinghuan Lian 
ft_pcie_ls_setup(void * blob,struct ls_pcie * pcie)21380afc63fSMinghuan Lian static void ft_pcie_ls_setup(void *blob, struct ls_pcie *pcie)
21480afc63fSMinghuan Lian {
21580afc63fSMinghuan Lian 	int off;
2160aaa1a90SHou Zhiqiang 	uint svr;
2170aaa1a90SHou Zhiqiang 	char *compat = NULL;
21880afc63fSMinghuan Lian 
21980afc63fSMinghuan Lian 	off = fdt_node_offset_by_compat_reg(blob, "fsl,ls-pcie",
22080afc63fSMinghuan Lian 					    pcie->dbi_res.start);
22180afc63fSMinghuan Lian 	if (off < 0) {
22219538f30SHou Zhiqiang #ifdef CONFIG_FSL_PCIE_COMPAT /* Compatible with older version of dts node */
2230aaa1a90SHou Zhiqiang 		svr = (get_svr() >> SVR_VAR_PER_SHIFT) & 0xFFFFFE;
2240aaa1a90SHou Zhiqiang 		if (svr == SVR_LS2088A || svr == SVR_LS2084A ||
225e809e747SPriyanka Jain 		    svr == SVR_LS2048A || svr == SVR_LS2044A ||
226e809e747SPriyanka Jain 		    svr == SVR_LS2081A || svr == SVR_LS2041A)
2270aaa1a90SHou Zhiqiang 			compat = "fsl,ls2088a-pcie";
2280aaa1a90SHou Zhiqiang 		else
2290aaa1a90SHou Zhiqiang 			compat = CONFIG_FSL_PCIE_COMPAT;
2300aaa1a90SHou Zhiqiang 		if (compat)
23180afc63fSMinghuan Lian 			off = fdt_node_offset_by_compat_reg(blob,
2320aaa1a90SHou Zhiqiang 					compat, pcie->dbi_res.start);
2330aaa1a90SHou Zhiqiang #endif
23480afc63fSMinghuan Lian 		if (off < 0)
23580afc63fSMinghuan Lian 			return;
23680afc63fSMinghuan Lian 	}
23780afc63fSMinghuan Lian 
23880afc63fSMinghuan Lian 	if (pcie->enabled)
23980afc63fSMinghuan Lian 		fdt_set_node_status(blob, off, FDT_STATUS_OKAY, 0);
24080afc63fSMinghuan Lian 	else
24180afc63fSMinghuan Lian 		fdt_set_node_status(blob, off, FDT_STATUS_DISABLED, 0);
24280afc63fSMinghuan Lian }
24380afc63fSMinghuan Lian 
24480afc63fSMinghuan Lian /* Fixup Kernel DT for PCIe */
ft_pci_setup(void * blob,bd_t * bd)24580afc63fSMinghuan Lian void ft_pci_setup(void *blob, bd_t *bd)
24680afc63fSMinghuan Lian {
24780afc63fSMinghuan Lian 	struct ls_pcie *pcie;
24880afc63fSMinghuan Lian 
24980afc63fSMinghuan Lian 	list_for_each_entry(pcie, &ls_pcie_list, list)
25080afc63fSMinghuan Lian 		ft_pcie_ls_setup(blob, pcie);
25180afc63fSMinghuan Lian 
25247d17362SBharat Bhushan #if defined(CONFIG_FSL_LSCH3) || defined(CONFIG_FSL_LSCH2)
25380afc63fSMinghuan Lian 	fdt_fixup_pcie(blob);
25480afc63fSMinghuan Lian #endif
25580afc63fSMinghuan Lian }
25680afc63fSMinghuan Lian 
257a7294abaSHou Zhiqiang #else /* !CONFIG_OF_BOARD_SETUP */
ft_pci_setup(void * blob,bd_t * bd)258a7294abaSHou Zhiqiang void ft_pci_setup(void *blob, bd_t *bd)
259a7294abaSHou Zhiqiang {
260a7294abaSHou Zhiqiang }
261a7294abaSHou Zhiqiang #endif
262