xref: /rk3399_rockchip-uboot/drivers/pci/pcie_layerscape.h (revision 9fa2a4fc8b60949bd2b66a57c119acbf8df3aaae)
1a7294abaSHou Zhiqiang /*
2a7294abaSHou Zhiqiang  * Copyright 2014-2015 Freescale Semiconductor, Inc.
3a7294abaSHou Zhiqiang  * Layerscape PCIe driver
4a7294abaSHou Zhiqiang  *
5a7294abaSHou Zhiqiang  * SPDX-License-Identifier:	GPL-2.0+
6a7294abaSHou Zhiqiang  */
7a7294abaSHou Zhiqiang 
8a7294abaSHou Zhiqiang #ifndef _PCIE_LAYERSCAPE_H_
9a7294abaSHou Zhiqiang #define _PCIE_LAYERSCAPE_H_
10a7294abaSHou Zhiqiang #include <pci.h>
11*9fa2a4fcSMinghuan Lian #include <dm.h>
12a7294abaSHou Zhiqiang 
13a7294abaSHou Zhiqiang #ifndef CONFIG_SYS_PCI_MEMORY_BUS
14a7294abaSHou Zhiqiang #define CONFIG_SYS_PCI_MEMORY_BUS CONFIG_SYS_SDRAM_BASE
15a7294abaSHou Zhiqiang #endif
16a7294abaSHou Zhiqiang 
17a7294abaSHou Zhiqiang #ifndef CONFIG_SYS_PCI_MEMORY_PHYS
18a7294abaSHou Zhiqiang #define CONFIG_SYS_PCI_MEMORY_PHYS CONFIG_SYS_SDRAM_BASE
19a7294abaSHou Zhiqiang #endif
20a7294abaSHou Zhiqiang 
21a7294abaSHou Zhiqiang #ifndef CONFIG_SYS_PCI_MEMORY_SIZE
22a7294abaSHou Zhiqiang #define CONFIG_SYS_PCI_MEMORY_SIZE (2 * 1024 * 1024 * 1024UL) /* 2G */
23a7294abaSHou Zhiqiang #endif
24a7294abaSHou Zhiqiang 
25a7294abaSHou Zhiqiang #ifndef CONFIG_SYS_PCI_EP_MEMORY_BASE
26a7294abaSHou Zhiqiang #define CONFIG_SYS_PCI_EP_MEMORY_BASE CONFIG_SYS_LOAD_ADDR
27a7294abaSHou Zhiqiang #endif
28a7294abaSHou Zhiqiang 
29a7294abaSHou Zhiqiang /* iATU registers */
30a7294abaSHou Zhiqiang #define PCIE_ATU_VIEWPORT		0x900
31a7294abaSHou Zhiqiang #define PCIE_ATU_REGION_INBOUND		(0x1 << 31)
32a7294abaSHou Zhiqiang #define PCIE_ATU_REGION_OUTBOUND	(0x0 << 31)
33a7294abaSHou Zhiqiang #define PCIE_ATU_REGION_INDEX0		(0x0 << 0)
34a7294abaSHou Zhiqiang #define PCIE_ATU_REGION_INDEX1		(0x1 << 0)
35a7294abaSHou Zhiqiang #define PCIE_ATU_REGION_INDEX2		(0x2 << 0)
36a7294abaSHou Zhiqiang #define PCIE_ATU_REGION_INDEX3		(0x3 << 0)
37a7294abaSHou Zhiqiang #define PCIE_ATU_REGION_NUM		6
38a7294abaSHou Zhiqiang #define PCIE_ATU_CR1			0x904
39a7294abaSHou Zhiqiang #define PCIE_ATU_TYPE_MEM		(0x0 << 0)
40a7294abaSHou Zhiqiang #define PCIE_ATU_TYPE_IO		(0x2 << 0)
41a7294abaSHou Zhiqiang #define PCIE_ATU_TYPE_CFG0		(0x4 << 0)
42a7294abaSHou Zhiqiang #define PCIE_ATU_TYPE_CFG1		(0x5 << 0)
43a7294abaSHou Zhiqiang #define PCIE_ATU_CR2			0x908
44a7294abaSHou Zhiqiang #define PCIE_ATU_ENABLE			(0x1 << 31)
45a7294abaSHou Zhiqiang #define PCIE_ATU_BAR_MODE_ENABLE	(0x1 << 30)
46a7294abaSHou Zhiqiang #define PCIE_ATU_BAR_NUM(bar)		((bar) << 8)
47a7294abaSHou Zhiqiang #define PCIE_ATU_LOWER_BASE		0x90C
48a7294abaSHou Zhiqiang #define PCIE_ATU_UPPER_BASE		0x910
49a7294abaSHou Zhiqiang #define PCIE_ATU_LIMIT			0x914
50a7294abaSHou Zhiqiang #define PCIE_ATU_LOWER_TARGET		0x918
51a7294abaSHou Zhiqiang #define PCIE_ATU_BUS(x)			(((x) & 0xff) << 24)
52a7294abaSHou Zhiqiang #define PCIE_ATU_DEV(x)			(((x) & 0x1f) << 19)
53a7294abaSHou Zhiqiang #define PCIE_ATU_FUNC(x)		(((x) & 0x7) << 16)
54a7294abaSHou Zhiqiang #define PCIE_ATU_UPPER_TARGET		0x91C
55a7294abaSHou Zhiqiang 
56a7294abaSHou Zhiqiang /* DBI registers */
57a7294abaSHou Zhiqiang #define PCIE_SRIOV		0x178
58a7294abaSHou Zhiqiang #define PCIE_STRFMR1		0x71c /* Symbol Timer & Filter Mask Register1 */
59a7294abaSHou Zhiqiang #define PCIE_DBI_RO_WR_EN	0x8bc
60a7294abaSHou Zhiqiang 
61a7294abaSHou Zhiqiang #define PCIE_LINK_CAP		0x7c
62a7294abaSHou Zhiqiang #define PCIE_LINK_SPEED_MASK	0xf
63a7294abaSHou Zhiqiang #define PCIE_LINK_WIDTH_MASK	0x3f0
64a7294abaSHou Zhiqiang #define PCIE_LINK_STA		0x82
65a7294abaSHou Zhiqiang 
66a7294abaSHou Zhiqiang #define LTSSM_STATE_MASK	0x3f
67a7294abaSHou Zhiqiang #define LTSSM_PCIE_L0		0x11 /* L0 state */
68a7294abaSHou Zhiqiang 
69a7294abaSHou Zhiqiang #define PCIE_DBI_SIZE		0x100000 /* 1M */
70a7294abaSHou Zhiqiang 
71a7294abaSHou Zhiqiang #define PCIE_LCTRL0_CFG2_ENABLE	(1 << 31)
72a7294abaSHou Zhiqiang #define PCIE_LCTRL0_VF(vf)	((vf) << 22)
73a7294abaSHou Zhiqiang #define PCIE_LCTRL0_PF(pf)	((pf) << 16)
74a7294abaSHou Zhiqiang #define PCIE_LCTRL0_VF_ACTIVE	(1 << 21)
75a7294abaSHou Zhiqiang #define PCIE_LCTRL0_VAL(pf, vf)	(PCIE_LCTRL0_PF(pf) |			   \
76a7294abaSHou Zhiqiang 				 PCIE_LCTRL0_VF(vf) |			   \
77a7294abaSHou Zhiqiang 				 ((vf) == 0 ? 0 : PCIE_LCTRL0_VF_ACTIVE) | \
78a7294abaSHou Zhiqiang 				 PCIE_LCTRL0_CFG2_ENABLE)
79a7294abaSHou Zhiqiang 
80a7294abaSHou Zhiqiang #define PCIE_NO_SRIOV_BAR_BASE	0x1000
81a7294abaSHou Zhiqiang 
82a7294abaSHou Zhiqiang #define PCIE_PF_NUM		2
83a7294abaSHou Zhiqiang #define PCIE_VF_NUM		64
84a7294abaSHou Zhiqiang 
85a7294abaSHou Zhiqiang #define PCIE_BAR0_SIZE		(4 * 1024) /* 4K */
86a7294abaSHou Zhiqiang #define PCIE_BAR1_SIZE		(8 * 1024) /* 8K for MSIX */
87a7294abaSHou Zhiqiang #define PCIE_BAR2_SIZE		(4 * 1024) /* 4K */
88a7294abaSHou Zhiqiang #define PCIE_BAR4_SIZE		(1 * 1024 * 1024) /* 1M */
89a7294abaSHou Zhiqiang 
9080afc63fSMinghuan Lian /* LUT registers */
9180afc63fSMinghuan Lian #define PCIE_LUT_UDR(n)		(0x800 + (n) * 8)
9280afc63fSMinghuan Lian #define PCIE_LUT_LDR(n)		(0x804 + (n) * 8)
9380afc63fSMinghuan Lian #define PCIE_LUT_ENABLE		(1 << 31)
9480afc63fSMinghuan Lian #define PCIE_LUT_ENTRY_COUNT	32
9580afc63fSMinghuan Lian 
9680afc63fSMinghuan Lian /* PF Controll registers */
9780afc63fSMinghuan Lian #define PCIE_PF_VF_CTRL		0x7F8
9880afc63fSMinghuan Lian #define PCIE_PF_DBG		0x7FC
9980afc63fSMinghuan Lian 
10080afc63fSMinghuan Lian #define PCIE_SRDS_PRTCL(idx)	(PCIE1 + (idx))
10180afc63fSMinghuan Lian #define PCIE_SYS_BASE_ADDR	0x3400000
10280afc63fSMinghuan Lian #define PCIE_CCSR_SIZE		0x0100000
10380afc63fSMinghuan Lian 
10480afc63fSMinghuan Lian /* CS2 */
10580afc63fSMinghuan Lian #define PCIE_CS2_OFFSET		0x1000 /* For PCIe without SR-IOV */
10680afc63fSMinghuan Lian 
10780afc63fSMinghuan Lian #define SVR_LS102XA		0
10880afc63fSMinghuan Lian #define SVR_VAR_PER_SHIFT	8
10980afc63fSMinghuan Lian #define SVR_LS102XA_MASK	0x700
11080afc63fSMinghuan Lian 
11180afc63fSMinghuan Lian /* LS1021a PCIE space */
11280afc63fSMinghuan Lian #define LS1021_PCIE_SPACE_OFFSET	0x4000000000ULL
11380afc63fSMinghuan Lian #define LS1021_PCIE_SPACE_SIZE		0x0800000000ULL
11480afc63fSMinghuan Lian 
11580afc63fSMinghuan Lian /* LS1021a PEX1/2 Misc Ports Status Register */
11680afc63fSMinghuan Lian #define LS1021_PEXMSCPORTSR(pex_idx)	(0x94 + (pex_idx) * 4)
11780afc63fSMinghuan Lian #define LS1021_LTSSM_STATE_SHIFT	20
11880afc63fSMinghuan Lian 
11980afc63fSMinghuan Lian struct ls_pcie {
12080afc63fSMinghuan Lian 	int idx;
12180afc63fSMinghuan Lian 	struct list_head list;
12280afc63fSMinghuan Lian 	struct udevice *bus;
12380afc63fSMinghuan Lian 	struct fdt_resource dbi_res;
12480afc63fSMinghuan Lian 	struct fdt_resource lut_res;
12580afc63fSMinghuan Lian 	struct fdt_resource ctrl_res;
12680afc63fSMinghuan Lian 	struct fdt_resource cfg_res;
12780afc63fSMinghuan Lian 	void __iomem *dbi;
12880afc63fSMinghuan Lian 	void __iomem *lut;
12980afc63fSMinghuan Lian 	void __iomem *ctrl;
13080afc63fSMinghuan Lian 	void __iomem *cfg0;
13180afc63fSMinghuan Lian 	void __iomem *cfg1;
13280afc63fSMinghuan Lian 	bool big_endian;
13380afc63fSMinghuan Lian 	bool enabled;
13480afc63fSMinghuan Lian 	int next_lut_index;
13580afc63fSMinghuan Lian 	struct pci_controller hose;
13680afc63fSMinghuan Lian };
13780afc63fSMinghuan Lian 
13880afc63fSMinghuan Lian extern struct list_head ls_pcie_list;
13980afc63fSMinghuan Lian 
140a7294abaSHou Zhiqiang #endif /* _PCIE_LAYERSCAPE_H_ */
141