1da419027SMinghuan Lian /*
2e809e747SPriyanka Jain * Copyright 2017 NXP
3e4e8cb71SMinghuan Lian * Copyright 2014-2015 Freescale Semiconductor, Inc.
4da419027SMinghuan Lian * Layerscape PCIe driver
5da419027SMinghuan Lian *
6da419027SMinghuan Lian * SPDX-License-Identifier: GPL-2.0+
7da419027SMinghuan Lian */
8da419027SMinghuan Lian
9da419027SMinghuan Lian #include <common.h>
10da419027SMinghuan Lian #include <asm/arch/fsl_serdes.h>
11da419027SMinghuan Lian #include <pci.h>
12da419027SMinghuan Lian #include <asm/io.h>
13e4e8cb71SMinghuan Lian #include <errno.h>
14e4e8cb71SMinghuan Lian #include <malloc.h>
1580afc63fSMinghuan Lian #include <dm.h>
166e2941d7SSimon Glass #if defined(CONFIG_FSL_LSCH2) || defined(CONFIG_FSL_LSCH3) || \
176e2941d7SSimon Glass defined(CONFIG_ARM)
186e2941d7SSimon Glass #include <asm/arch/clock.h>
196e2941d7SSimon Glass #endif
20a7294abaSHou Zhiqiang #include "pcie_layerscape.h"
21e4e8cb71SMinghuan Lian
2280afc63fSMinghuan Lian DECLARE_GLOBAL_DATA_PTR;
2380afc63fSMinghuan Lian
2480afc63fSMinghuan Lian LIST_HEAD(ls_pcie_list);
2580afc63fSMinghuan Lian
dbi_readl(struct ls_pcie * pcie,unsigned int offset)2680afc63fSMinghuan Lian static unsigned int dbi_readl(struct ls_pcie *pcie, unsigned int offset)
2780afc63fSMinghuan Lian {
2880afc63fSMinghuan Lian return in_le32(pcie->dbi + offset);
2980afc63fSMinghuan Lian }
3080afc63fSMinghuan Lian
dbi_writel(struct ls_pcie * pcie,unsigned int value,unsigned int offset)3180afc63fSMinghuan Lian static void dbi_writel(struct ls_pcie *pcie, unsigned int value,
3280afc63fSMinghuan Lian unsigned int offset)
3380afc63fSMinghuan Lian {
3480afc63fSMinghuan Lian out_le32(pcie->dbi + offset, value);
3580afc63fSMinghuan Lian }
3680afc63fSMinghuan Lian
ctrl_readl(struct ls_pcie * pcie,unsigned int offset)3780afc63fSMinghuan Lian static unsigned int ctrl_readl(struct ls_pcie *pcie, unsigned int offset)
3880afc63fSMinghuan Lian {
3980afc63fSMinghuan Lian if (pcie->big_endian)
4080afc63fSMinghuan Lian return in_be32(pcie->ctrl + offset);
4180afc63fSMinghuan Lian else
4280afc63fSMinghuan Lian return in_le32(pcie->ctrl + offset);
4380afc63fSMinghuan Lian }
4480afc63fSMinghuan Lian
ctrl_writel(struct ls_pcie * pcie,unsigned int value,unsigned int offset)4580afc63fSMinghuan Lian static void ctrl_writel(struct ls_pcie *pcie, unsigned int value,
4680afc63fSMinghuan Lian unsigned int offset)
4780afc63fSMinghuan Lian {
4880afc63fSMinghuan Lian if (pcie->big_endian)
4980afc63fSMinghuan Lian out_be32(pcie->ctrl + offset, value);
5080afc63fSMinghuan Lian else
5180afc63fSMinghuan Lian out_le32(pcie->ctrl + offset, value);
5280afc63fSMinghuan Lian }
5380afc63fSMinghuan Lian
ls_pcie_ltssm(struct ls_pcie * pcie)5480afc63fSMinghuan Lian static int ls_pcie_ltssm(struct ls_pcie *pcie)
5580afc63fSMinghuan Lian {
5680afc63fSMinghuan Lian u32 state;
5780afc63fSMinghuan Lian uint svr;
5880afc63fSMinghuan Lian
5980afc63fSMinghuan Lian svr = get_svr();
6080afc63fSMinghuan Lian if (((svr >> SVR_VAR_PER_SHIFT) & SVR_LS102XA_MASK) == SVR_LS102XA) {
6180afc63fSMinghuan Lian state = ctrl_readl(pcie, LS1021_PEXMSCPORTSR(pcie->idx));
6280afc63fSMinghuan Lian state = (state >> LS1021_LTSSM_STATE_SHIFT) & LTSSM_STATE_MASK;
6380afc63fSMinghuan Lian } else {
6480afc63fSMinghuan Lian state = ctrl_readl(pcie, PCIE_PF_DBG) & LTSSM_STATE_MASK;
6580afc63fSMinghuan Lian }
6680afc63fSMinghuan Lian
6780afc63fSMinghuan Lian return state;
6880afc63fSMinghuan Lian }
6980afc63fSMinghuan Lian
ls_pcie_link_up(struct ls_pcie * pcie)7080afc63fSMinghuan Lian static int ls_pcie_link_up(struct ls_pcie *pcie)
7180afc63fSMinghuan Lian {
7280afc63fSMinghuan Lian int ltssm;
7380afc63fSMinghuan Lian
7480afc63fSMinghuan Lian ltssm = ls_pcie_ltssm(pcie);
7580afc63fSMinghuan Lian if (ltssm < LTSSM_PCIE_L0)
7680afc63fSMinghuan Lian return 0;
7780afc63fSMinghuan Lian
7880afc63fSMinghuan Lian return 1;
7980afc63fSMinghuan Lian }
8080afc63fSMinghuan Lian
ls_pcie_cfg0_set_busdev(struct ls_pcie * pcie,u32 busdev)8180afc63fSMinghuan Lian static void ls_pcie_cfg0_set_busdev(struct ls_pcie *pcie, u32 busdev)
8280afc63fSMinghuan Lian {
8380afc63fSMinghuan Lian dbi_writel(pcie, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX0,
8480afc63fSMinghuan Lian PCIE_ATU_VIEWPORT);
8580afc63fSMinghuan Lian dbi_writel(pcie, busdev, PCIE_ATU_LOWER_TARGET);
8680afc63fSMinghuan Lian }
8780afc63fSMinghuan Lian
ls_pcie_cfg1_set_busdev(struct ls_pcie * pcie,u32 busdev)8880afc63fSMinghuan Lian static void ls_pcie_cfg1_set_busdev(struct ls_pcie *pcie, u32 busdev)
8980afc63fSMinghuan Lian {
9080afc63fSMinghuan Lian dbi_writel(pcie, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX1,
9180afc63fSMinghuan Lian PCIE_ATU_VIEWPORT);
9280afc63fSMinghuan Lian dbi_writel(pcie, busdev, PCIE_ATU_LOWER_TARGET);
9380afc63fSMinghuan Lian }
9480afc63fSMinghuan Lian
ls_pcie_atu_outbound_set(struct ls_pcie * pcie,int idx,int type,u64 phys,u64 bus_addr,pci_size_t size)9580afc63fSMinghuan Lian static void ls_pcie_atu_outbound_set(struct ls_pcie *pcie, int idx, int type,
9680afc63fSMinghuan Lian u64 phys, u64 bus_addr, pci_size_t size)
9780afc63fSMinghuan Lian {
9880afc63fSMinghuan Lian dbi_writel(pcie, PCIE_ATU_REGION_OUTBOUND | idx, PCIE_ATU_VIEWPORT);
9980afc63fSMinghuan Lian dbi_writel(pcie, (u32)phys, PCIE_ATU_LOWER_BASE);
10080afc63fSMinghuan Lian dbi_writel(pcie, phys >> 32, PCIE_ATU_UPPER_BASE);
10180afc63fSMinghuan Lian dbi_writel(pcie, (u32)phys + size - 1, PCIE_ATU_LIMIT);
10280afc63fSMinghuan Lian dbi_writel(pcie, (u32)bus_addr, PCIE_ATU_LOWER_TARGET);
10380afc63fSMinghuan Lian dbi_writel(pcie, bus_addr >> 32, PCIE_ATU_UPPER_TARGET);
10480afc63fSMinghuan Lian dbi_writel(pcie, type, PCIE_ATU_CR1);
10580afc63fSMinghuan Lian dbi_writel(pcie, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
10680afc63fSMinghuan Lian }
10780afc63fSMinghuan Lian
10880afc63fSMinghuan Lian /* Use bar match mode and MEM type as default */
ls_pcie_atu_inbound_set(struct ls_pcie * pcie,int idx,int bar,u64 phys)10980afc63fSMinghuan Lian static void ls_pcie_atu_inbound_set(struct ls_pcie *pcie, int idx,
11080afc63fSMinghuan Lian int bar, u64 phys)
11180afc63fSMinghuan Lian {
11280afc63fSMinghuan Lian dbi_writel(pcie, PCIE_ATU_REGION_INBOUND | idx, PCIE_ATU_VIEWPORT);
11380afc63fSMinghuan Lian dbi_writel(pcie, (u32)phys, PCIE_ATU_LOWER_TARGET);
11480afc63fSMinghuan Lian dbi_writel(pcie, phys >> 32, PCIE_ATU_UPPER_TARGET);
11580afc63fSMinghuan Lian dbi_writel(pcie, PCIE_ATU_TYPE_MEM, PCIE_ATU_CR1);
11680afc63fSMinghuan Lian dbi_writel(pcie, PCIE_ATU_ENABLE | PCIE_ATU_BAR_MODE_ENABLE |
11780afc63fSMinghuan Lian PCIE_ATU_BAR_NUM(bar), PCIE_ATU_CR2);
11880afc63fSMinghuan Lian }
11980afc63fSMinghuan Lian
ls_pcie_dump_atu(struct ls_pcie * pcie)12080afc63fSMinghuan Lian static void ls_pcie_dump_atu(struct ls_pcie *pcie)
12180afc63fSMinghuan Lian {
12280afc63fSMinghuan Lian int i;
12380afc63fSMinghuan Lian
12480afc63fSMinghuan Lian for (i = 0; i < PCIE_ATU_REGION_NUM; i++) {
12580afc63fSMinghuan Lian dbi_writel(pcie, PCIE_ATU_REGION_OUTBOUND | i,
12680afc63fSMinghuan Lian PCIE_ATU_VIEWPORT);
12780afc63fSMinghuan Lian debug("iATU%d:\n", i);
12880afc63fSMinghuan Lian debug("\tLOWER PHYS 0x%08x\n",
12980afc63fSMinghuan Lian dbi_readl(pcie, PCIE_ATU_LOWER_BASE));
13080afc63fSMinghuan Lian debug("\tUPPER PHYS 0x%08x\n",
13180afc63fSMinghuan Lian dbi_readl(pcie, PCIE_ATU_UPPER_BASE));
13280afc63fSMinghuan Lian debug("\tLOWER BUS 0x%08x\n",
13380afc63fSMinghuan Lian dbi_readl(pcie, PCIE_ATU_LOWER_TARGET));
13480afc63fSMinghuan Lian debug("\tUPPER BUS 0x%08x\n",
13580afc63fSMinghuan Lian dbi_readl(pcie, PCIE_ATU_UPPER_TARGET));
13680afc63fSMinghuan Lian debug("\tLIMIT 0x%08x\n",
13780afc63fSMinghuan Lian readl(pcie->dbi + PCIE_ATU_LIMIT));
13880afc63fSMinghuan Lian debug("\tCR1 0x%08x\n",
13980afc63fSMinghuan Lian dbi_readl(pcie, PCIE_ATU_CR1));
14080afc63fSMinghuan Lian debug("\tCR2 0x%08x\n",
14180afc63fSMinghuan Lian dbi_readl(pcie, PCIE_ATU_CR2));
14280afc63fSMinghuan Lian }
14380afc63fSMinghuan Lian }
14480afc63fSMinghuan Lian
ls_pcie_setup_atu(struct ls_pcie * pcie)14580afc63fSMinghuan Lian static void ls_pcie_setup_atu(struct ls_pcie *pcie)
14680afc63fSMinghuan Lian {
14780afc63fSMinghuan Lian struct pci_region *io, *mem, *pref;
14880afc63fSMinghuan Lian unsigned long long offset = 0;
14980afc63fSMinghuan Lian int idx = 0;
15080afc63fSMinghuan Lian uint svr;
15180afc63fSMinghuan Lian
15280afc63fSMinghuan Lian svr = get_svr();
15380afc63fSMinghuan Lian if (((svr >> SVR_VAR_PER_SHIFT) & SVR_LS102XA_MASK) == SVR_LS102XA) {
15480afc63fSMinghuan Lian offset = LS1021_PCIE_SPACE_OFFSET +
15580afc63fSMinghuan Lian LS1021_PCIE_SPACE_SIZE * pcie->idx;
15680afc63fSMinghuan Lian }
15780afc63fSMinghuan Lian
15880afc63fSMinghuan Lian /* ATU 0 : OUTBOUND : CFG0 */
15980afc63fSMinghuan Lian ls_pcie_atu_outbound_set(pcie, PCIE_ATU_REGION_INDEX0,
16080afc63fSMinghuan Lian PCIE_ATU_TYPE_CFG0,
16180afc63fSMinghuan Lian pcie->cfg_res.start + offset,
16280afc63fSMinghuan Lian 0,
16380afc63fSMinghuan Lian fdt_resource_size(&pcie->cfg_res) / 2);
16480afc63fSMinghuan Lian /* ATU 1 : OUTBOUND : CFG1 */
16580afc63fSMinghuan Lian ls_pcie_atu_outbound_set(pcie, PCIE_ATU_REGION_INDEX1,
16680afc63fSMinghuan Lian PCIE_ATU_TYPE_CFG1,
16780afc63fSMinghuan Lian pcie->cfg_res.start + offset +
16880afc63fSMinghuan Lian fdt_resource_size(&pcie->cfg_res) / 2,
16980afc63fSMinghuan Lian 0,
17080afc63fSMinghuan Lian fdt_resource_size(&pcie->cfg_res) / 2);
17180afc63fSMinghuan Lian
17280afc63fSMinghuan Lian pci_get_regions(pcie->bus, &io, &mem, &pref);
17380afc63fSMinghuan Lian idx = PCIE_ATU_REGION_INDEX1 + 1;
17480afc63fSMinghuan Lian
1753d8553f0SHou Zhiqiang /* Fix the pcie memory map for LS2088A series SoCs */
1763d8553f0SHou Zhiqiang svr = (svr >> SVR_VAR_PER_SHIFT) & 0xFFFFFE;
1773d8553f0SHou Zhiqiang if (svr == SVR_LS2088A || svr == SVR_LS2084A ||
178e809e747SPriyanka Jain svr == SVR_LS2048A || svr == SVR_LS2044A ||
179e809e747SPriyanka Jain svr == SVR_LS2081A || svr == SVR_LS2041A) {
1803d8553f0SHou Zhiqiang if (io)
1813d8553f0SHou Zhiqiang io->phys_start = (io->phys_start &
1823d8553f0SHou Zhiqiang (PCIE_PHYS_SIZE - 1)) +
1833d8553f0SHou Zhiqiang LS2088A_PCIE1_PHYS_ADDR +
1843d8553f0SHou Zhiqiang LS2088A_PCIE_PHYS_SIZE * pcie->idx;
1853d8553f0SHou Zhiqiang if (mem)
1863d8553f0SHou Zhiqiang mem->phys_start = (mem->phys_start &
1873d8553f0SHou Zhiqiang (PCIE_PHYS_SIZE - 1)) +
1883d8553f0SHou Zhiqiang LS2088A_PCIE1_PHYS_ADDR +
1893d8553f0SHou Zhiqiang LS2088A_PCIE_PHYS_SIZE * pcie->idx;
1903d8553f0SHou Zhiqiang if (pref)
1913d8553f0SHou Zhiqiang pref->phys_start = (pref->phys_start &
1923d8553f0SHou Zhiqiang (PCIE_PHYS_SIZE - 1)) +
1933d8553f0SHou Zhiqiang LS2088A_PCIE1_PHYS_ADDR +
1943d8553f0SHou Zhiqiang LS2088A_PCIE_PHYS_SIZE * pcie->idx;
1953d8553f0SHou Zhiqiang }
1963d8553f0SHou Zhiqiang
19780afc63fSMinghuan Lian if (io)
19880afc63fSMinghuan Lian /* ATU : OUTBOUND : IO */
19980afc63fSMinghuan Lian ls_pcie_atu_outbound_set(pcie, idx++,
20080afc63fSMinghuan Lian PCIE_ATU_TYPE_IO,
20180afc63fSMinghuan Lian io->phys_start + offset,
20280afc63fSMinghuan Lian io->bus_start,
20380afc63fSMinghuan Lian io->size);
20480afc63fSMinghuan Lian
20580afc63fSMinghuan Lian if (mem)
20680afc63fSMinghuan Lian /* ATU : OUTBOUND : MEM */
20780afc63fSMinghuan Lian ls_pcie_atu_outbound_set(pcie, idx++,
20880afc63fSMinghuan Lian PCIE_ATU_TYPE_MEM,
20980afc63fSMinghuan Lian mem->phys_start + offset,
21080afc63fSMinghuan Lian mem->bus_start,
21180afc63fSMinghuan Lian mem->size);
21280afc63fSMinghuan Lian
21380afc63fSMinghuan Lian if (pref)
21480afc63fSMinghuan Lian /* ATU : OUTBOUND : pref */
21580afc63fSMinghuan Lian ls_pcie_atu_outbound_set(pcie, idx++,
21680afc63fSMinghuan Lian PCIE_ATU_TYPE_MEM,
21780afc63fSMinghuan Lian pref->phys_start + offset,
21880afc63fSMinghuan Lian pref->bus_start,
21980afc63fSMinghuan Lian pref->size);
22080afc63fSMinghuan Lian
22180afc63fSMinghuan Lian ls_pcie_dump_atu(pcie);
22280afc63fSMinghuan Lian }
22380afc63fSMinghuan Lian
22480afc63fSMinghuan Lian /* Return 0 if the address is valid, -errno if not valid */
ls_pcie_addr_valid(struct ls_pcie * pcie,pci_dev_t bdf)22580afc63fSMinghuan Lian static int ls_pcie_addr_valid(struct ls_pcie *pcie, pci_dev_t bdf)
22680afc63fSMinghuan Lian {
22780afc63fSMinghuan Lian struct udevice *bus = pcie->bus;
22880afc63fSMinghuan Lian
22980afc63fSMinghuan Lian if (!pcie->enabled)
23080afc63fSMinghuan Lian return -ENXIO;
23180afc63fSMinghuan Lian
23280afc63fSMinghuan Lian if (PCI_BUS(bdf) < bus->seq)
23380afc63fSMinghuan Lian return -EINVAL;
23480afc63fSMinghuan Lian
23580afc63fSMinghuan Lian if ((PCI_BUS(bdf) > bus->seq) && (!ls_pcie_link_up(pcie)))
23680afc63fSMinghuan Lian return -EINVAL;
23780afc63fSMinghuan Lian
23880afc63fSMinghuan Lian if (PCI_BUS(bdf) <= (bus->seq + 1) && (PCI_DEV(bdf) > 0))
23980afc63fSMinghuan Lian return -EINVAL;
24080afc63fSMinghuan Lian
24180afc63fSMinghuan Lian return 0;
24280afc63fSMinghuan Lian }
24380afc63fSMinghuan Lian
ls_pcie_conf_address(struct ls_pcie * pcie,pci_dev_t bdf,int offset)24480afc63fSMinghuan Lian void *ls_pcie_conf_address(struct ls_pcie *pcie, pci_dev_t bdf,
24580afc63fSMinghuan Lian int offset)
24680afc63fSMinghuan Lian {
24780afc63fSMinghuan Lian struct udevice *bus = pcie->bus;
24880afc63fSMinghuan Lian u32 busdev;
24980afc63fSMinghuan Lian
25080afc63fSMinghuan Lian if (PCI_BUS(bdf) == bus->seq)
25180afc63fSMinghuan Lian return pcie->dbi + offset;
25280afc63fSMinghuan Lian
25380afc63fSMinghuan Lian busdev = PCIE_ATU_BUS(PCI_BUS(bdf)) |
25480afc63fSMinghuan Lian PCIE_ATU_DEV(PCI_DEV(bdf)) |
25580afc63fSMinghuan Lian PCIE_ATU_FUNC(PCI_FUNC(bdf));
25680afc63fSMinghuan Lian
25780afc63fSMinghuan Lian if (PCI_BUS(bdf) == bus->seq + 1) {
25880afc63fSMinghuan Lian ls_pcie_cfg0_set_busdev(pcie, busdev);
25980afc63fSMinghuan Lian return pcie->cfg0 + offset;
26080afc63fSMinghuan Lian } else {
26180afc63fSMinghuan Lian ls_pcie_cfg1_set_busdev(pcie, busdev);
26280afc63fSMinghuan Lian return pcie->cfg1 + offset;
26380afc63fSMinghuan Lian }
26480afc63fSMinghuan Lian }
26580afc63fSMinghuan Lian
ls_pcie_read_config(struct udevice * bus,pci_dev_t bdf,uint offset,ulong * valuep,enum pci_size_t size)26680afc63fSMinghuan Lian static int ls_pcie_read_config(struct udevice *bus, pci_dev_t bdf,
26780afc63fSMinghuan Lian uint offset, ulong *valuep,
26880afc63fSMinghuan Lian enum pci_size_t size)
26980afc63fSMinghuan Lian {
27080afc63fSMinghuan Lian struct ls_pcie *pcie = dev_get_priv(bus);
27180afc63fSMinghuan Lian void *address;
27280afc63fSMinghuan Lian
27380afc63fSMinghuan Lian if (ls_pcie_addr_valid(pcie, bdf)) {
27480afc63fSMinghuan Lian *valuep = pci_get_ff(size);
27580afc63fSMinghuan Lian return 0;
27680afc63fSMinghuan Lian }
27780afc63fSMinghuan Lian
27880afc63fSMinghuan Lian address = ls_pcie_conf_address(pcie, bdf, offset);
27980afc63fSMinghuan Lian
28080afc63fSMinghuan Lian switch (size) {
28180afc63fSMinghuan Lian case PCI_SIZE_8:
28280afc63fSMinghuan Lian *valuep = readb(address);
28380afc63fSMinghuan Lian return 0;
28480afc63fSMinghuan Lian case PCI_SIZE_16:
28580afc63fSMinghuan Lian *valuep = readw(address);
28680afc63fSMinghuan Lian return 0;
28780afc63fSMinghuan Lian case PCI_SIZE_32:
28880afc63fSMinghuan Lian *valuep = readl(address);
28980afc63fSMinghuan Lian return 0;
29080afc63fSMinghuan Lian default:
29180afc63fSMinghuan Lian return -EINVAL;
29280afc63fSMinghuan Lian }
29380afc63fSMinghuan Lian }
29480afc63fSMinghuan Lian
ls_pcie_write_config(struct udevice * bus,pci_dev_t bdf,uint offset,ulong value,enum pci_size_t size)29580afc63fSMinghuan Lian static int ls_pcie_write_config(struct udevice *bus, pci_dev_t bdf,
29680afc63fSMinghuan Lian uint offset, ulong value,
29780afc63fSMinghuan Lian enum pci_size_t size)
29880afc63fSMinghuan Lian {
29980afc63fSMinghuan Lian struct ls_pcie *pcie = dev_get_priv(bus);
30080afc63fSMinghuan Lian void *address;
30180afc63fSMinghuan Lian
30280afc63fSMinghuan Lian if (ls_pcie_addr_valid(pcie, bdf))
30380afc63fSMinghuan Lian return 0;
30480afc63fSMinghuan Lian
30580afc63fSMinghuan Lian address = ls_pcie_conf_address(pcie, bdf, offset);
30680afc63fSMinghuan Lian
30780afc63fSMinghuan Lian switch (size) {
30880afc63fSMinghuan Lian case PCI_SIZE_8:
30980afc63fSMinghuan Lian writeb(value, address);
31080afc63fSMinghuan Lian return 0;
31180afc63fSMinghuan Lian case PCI_SIZE_16:
31280afc63fSMinghuan Lian writew(value, address);
31380afc63fSMinghuan Lian return 0;
31480afc63fSMinghuan Lian case PCI_SIZE_32:
31580afc63fSMinghuan Lian writel(value, address);
31680afc63fSMinghuan Lian return 0;
31780afc63fSMinghuan Lian default:
31880afc63fSMinghuan Lian return -EINVAL;
31980afc63fSMinghuan Lian }
32080afc63fSMinghuan Lian }
32180afc63fSMinghuan Lian
32280afc63fSMinghuan Lian /* Clear multi-function bit */
ls_pcie_clear_multifunction(struct ls_pcie * pcie)32380afc63fSMinghuan Lian static void ls_pcie_clear_multifunction(struct ls_pcie *pcie)
32480afc63fSMinghuan Lian {
32580afc63fSMinghuan Lian writeb(PCI_HEADER_TYPE_BRIDGE, pcie->dbi + PCI_HEADER_TYPE);
32680afc63fSMinghuan Lian }
32780afc63fSMinghuan Lian
32880afc63fSMinghuan Lian /* Fix class value */
ls_pcie_fix_class(struct ls_pcie * pcie)32980afc63fSMinghuan Lian static void ls_pcie_fix_class(struct ls_pcie *pcie)
33080afc63fSMinghuan Lian {
33180afc63fSMinghuan Lian writew(PCI_CLASS_BRIDGE_PCI, pcie->dbi + PCI_CLASS_DEVICE);
33280afc63fSMinghuan Lian }
33380afc63fSMinghuan Lian
33480afc63fSMinghuan Lian /* Drop MSG TLP except for Vendor MSG */
ls_pcie_drop_msg_tlp(struct ls_pcie * pcie)33580afc63fSMinghuan Lian static void ls_pcie_drop_msg_tlp(struct ls_pcie *pcie)
33680afc63fSMinghuan Lian {
33780afc63fSMinghuan Lian u32 val;
33880afc63fSMinghuan Lian
33980afc63fSMinghuan Lian val = dbi_readl(pcie, PCIE_STRFMR1);
34080afc63fSMinghuan Lian val &= 0xDFFFFFFF;
34180afc63fSMinghuan Lian dbi_writel(pcie, val, PCIE_STRFMR1);
34280afc63fSMinghuan Lian }
34380afc63fSMinghuan Lian
34480afc63fSMinghuan Lian /* Disable all bars in RC mode */
ls_pcie_disable_bars(struct ls_pcie * pcie)34580afc63fSMinghuan Lian static void ls_pcie_disable_bars(struct ls_pcie *pcie)
34680afc63fSMinghuan Lian {
34780afc63fSMinghuan Lian u32 sriov;
34880afc63fSMinghuan Lian
34980afc63fSMinghuan Lian sriov = in_le32(pcie->dbi + PCIE_SRIOV);
35080afc63fSMinghuan Lian
35180afc63fSMinghuan Lian /*
35280afc63fSMinghuan Lian * TODO: For PCIe controller with SRIOV, the method to disable bars
35380afc63fSMinghuan Lian * is different and more complex, so will add later.
35480afc63fSMinghuan Lian */
35580afc63fSMinghuan Lian if (PCI_EXT_CAP_ID(sriov) == PCI_EXT_CAP_ID_SRIOV)
35680afc63fSMinghuan Lian return;
35780afc63fSMinghuan Lian
35880afc63fSMinghuan Lian dbi_writel(pcie, 0, PCIE_CS2_OFFSET + PCI_BASE_ADDRESS_0);
35980afc63fSMinghuan Lian dbi_writel(pcie, 0, PCIE_CS2_OFFSET + PCI_BASE_ADDRESS_1);
36080afc63fSMinghuan Lian dbi_writel(pcie, 0, PCIE_CS2_OFFSET + PCI_ROM_ADDRESS1);
36180afc63fSMinghuan Lian }
36280afc63fSMinghuan Lian
ls_pcie_setup_ctrl(struct ls_pcie * pcie)36380afc63fSMinghuan Lian static void ls_pcie_setup_ctrl(struct ls_pcie *pcie)
36480afc63fSMinghuan Lian {
36580afc63fSMinghuan Lian ls_pcie_setup_atu(pcie);
36680afc63fSMinghuan Lian
36780afc63fSMinghuan Lian dbi_writel(pcie, 1, PCIE_DBI_RO_WR_EN);
36880afc63fSMinghuan Lian ls_pcie_fix_class(pcie);
36980afc63fSMinghuan Lian ls_pcie_clear_multifunction(pcie);
37080afc63fSMinghuan Lian ls_pcie_drop_msg_tlp(pcie);
37180afc63fSMinghuan Lian dbi_writel(pcie, 0, PCIE_DBI_RO_WR_EN);
37280afc63fSMinghuan Lian
37380afc63fSMinghuan Lian ls_pcie_disable_bars(pcie);
37480afc63fSMinghuan Lian }
37580afc63fSMinghuan Lian
ls_pcie_ep_setup_atu(struct ls_pcie * pcie)37680afc63fSMinghuan Lian static void ls_pcie_ep_setup_atu(struct ls_pcie *pcie)
37780afc63fSMinghuan Lian {
37880afc63fSMinghuan Lian u64 phys = CONFIG_SYS_PCI_EP_MEMORY_BASE;
37980afc63fSMinghuan Lian
38080afc63fSMinghuan Lian /* ATU 0 : INBOUND : map BAR0 */
38180afc63fSMinghuan Lian ls_pcie_atu_inbound_set(pcie, 0, 0, phys);
38280afc63fSMinghuan Lian /* ATU 1 : INBOUND : map BAR1 */
38380afc63fSMinghuan Lian phys += PCIE_BAR1_SIZE;
38480afc63fSMinghuan Lian ls_pcie_atu_inbound_set(pcie, 1, 1, phys);
38580afc63fSMinghuan Lian /* ATU 2 : INBOUND : map BAR2 */
38680afc63fSMinghuan Lian phys += PCIE_BAR2_SIZE;
38780afc63fSMinghuan Lian ls_pcie_atu_inbound_set(pcie, 2, 2, phys);
38880afc63fSMinghuan Lian /* ATU 3 : INBOUND : map BAR4 */
38980afc63fSMinghuan Lian phys = CONFIG_SYS_PCI_EP_MEMORY_BASE + PCIE_BAR4_SIZE;
39080afc63fSMinghuan Lian ls_pcie_atu_inbound_set(pcie, 3, 4, phys);
39180afc63fSMinghuan Lian
39280afc63fSMinghuan Lian /* ATU 0 : OUTBOUND : map MEM */
39380afc63fSMinghuan Lian ls_pcie_atu_outbound_set(pcie, 0,
39480afc63fSMinghuan Lian PCIE_ATU_TYPE_MEM,
39580afc63fSMinghuan Lian pcie->cfg_res.start,
39680afc63fSMinghuan Lian 0,
39780afc63fSMinghuan Lian CONFIG_SYS_PCI_MEMORY_SIZE);
39880afc63fSMinghuan Lian }
39980afc63fSMinghuan Lian
40080afc63fSMinghuan Lian /* BAR0 and BAR1 are 32bit BAR2 and BAR4 are 64bit */
ls_pcie_ep_setup_bar(void * bar_base,int bar,u32 size)40180afc63fSMinghuan Lian static void ls_pcie_ep_setup_bar(void *bar_base, int bar, u32 size)
40280afc63fSMinghuan Lian {
40380afc63fSMinghuan Lian /* The least inbound window is 4KiB */
40480afc63fSMinghuan Lian if (size < 4 * 1024)
40580afc63fSMinghuan Lian return;
40680afc63fSMinghuan Lian
40780afc63fSMinghuan Lian switch (bar) {
40880afc63fSMinghuan Lian case 0:
40980afc63fSMinghuan Lian writel(size - 1, bar_base + PCI_BASE_ADDRESS_0);
41080afc63fSMinghuan Lian break;
41180afc63fSMinghuan Lian case 1:
41280afc63fSMinghuan Lian writel(size - 1, bar_base + PCI_BASE_ADDRESS_1);
41380afc63fSMinghuan Lian break;
41480afc63fSMinghuan Lian case 2:
41580afc63fSMinghuan Lian writel(size - 1, bar_base + PCI_BASE_ADDRESS_2);
41680afc63fSMinghuan Lian writel(0, bar_base + PCI_BASE_ADDRESS_3);
41780afc63fSMinghuan Lian break;
41880afc63fSMinghuan Lian case 4:
41980afc63fSMinghuan Lian writel(size - 1, bar_base + PCI_BASE_ADDRESS_4);
42080afc63fSMinghuan Lian writel(0, bar_base + PCI_BASE_ADDRESS_5);
42180afc63fSMinghuan Lian break;
42280afc63fSMinghuan Lian default:
42380afc63fSMinghuan Lian break;
42480afc63fSMinghuan Lian }
42580afc63fSMinghuan Lian }
42680afc63fSMinghuan Lian
ls_pcie_ep_setup_bars(void * bar_base)42780afc63fSMinghuan Lian static void ls_pcie_ep_setup_bars(void *bar_base)
42880afc63fSMinghuan Lian {
42980afc63fSMinghuan Lian /* BAR0 - 32bit - 4K configuration */
43080afc63fSMinghuan Lian ls_pcie_ep_setup_bar(bar_base, 0, PCIE_BAR0_SIZE);
43180afc63fSMinghuan Lian /* BAR1 - 32bit - 8K MSIX*/
43280afc63fSMinghuan Lian ls_pcie_ep_setup_bar(bar_base, 1, PCIE_BAR1_SIZE);
43380afc63fSMinghuan Lian /* BAR2 - 64bit - 4K MEM desciptor */
43480afc63fSMinghuan Lian ls_pcie_ep_setup_bar(bar_base, 2, PCIE_BAR2_SIZE);
43580afc63fSMinghuan Lian /* BAR4 - 64bit - 1M MEM*/
43680afc63fSMinghuan Lian ls_pcie_ep_setup_bar(bar_base, 4, PCIE_BAR4_SIZE);
43780afc63fSMinghuan Lian }
43880afc63fSMinghuan Lian
ls_pcie_ep_enable_cfg(struct ls_pcie * pcie)439d170aca1SHou Zhiqiang static void ls_pcie_ep_enable_cfg(struct ls_pcie *pcie)
440d170aca1SHou Zhiqiang {
441d170aca1SHou Zhiqiang ctrl_writel(pcie, PCIE_CONFIG_READY, PCIE_PF_CONFIG);
442d170aca1SHou Zhiqiang }
443d170aca1SHou Zhiqiang
ls_pcie_setup_ep(struct ls_pcie * pcie)44480afc63fSMinghuan Lian static void ls_pcie_setup_ep(struct ls_pcie *pcie)
44580afc63fSMinghuan Lian {
44680afc63fSMinghuan Lian u32 sriov;
44780afc63fSMinghuan Lian
44880afc63fSMinghuan Lian sriov = readl(pcie->dbi + PCIE_SRIOV);
44980afc63fSMinghuan Lian if (PCI_EXT_CAP_ID(sriov) == PCI_EXT_CAP_ID_SRIOV) {
45080afc63fSMinghuan Lian int pf, vf;
45180afc63fSMinghuan Lian
45280afc63fSMinghuan Lian for (pf = 0; pf < PCIE_PF_NUM; pf++) {
45380afc63fSMinghuan Lian for (vf = 0; vf <= PCIE_VF_NUM; vf++) {
45480afc63fSMinghuan Lian ctrl_writel(pcie, PCIE_LCTRL0_VAL(pf, vf),
45580afc63fSMinghuan Lian PCIE_PF_VF_CTRL);
45680afc63fSMinghuan Lian
45780afc63fSMinghuan Lian ls_pcie_ep_setup_bars(pcie->dbi);
45880afc63fSMinghuan Lian ls_pcie_ep_setup_atu(pcie);
45980afc63fSMinghuan Lian }
46080afc63fSMinghuan Lian }
46180afc63fSMinghuan Lian /* Disable CFG2 */
46280afc63fSMinghuan Lian ctrl_writel(pcie, 0, PCIE_PF_VF_CTRL);
46380afc63fSMinghuan Lian } else {
46480afc63fSMinghuan Lian ls_pcie_ep_setup_bars(pcie->dbi + PCIE_NO_SRIOV_BAR_BASE);
46580afc63fSMinghuan Lian ls_pcie_ep_setup_atu(pcie);
46680afc63fSMinghuan Lian }
467d170aca1SHou Zhiqiang
468d170aca1SHou Zhiqiang ls_pcie_ep_enable_cfg(pcie);
46980afc63fSMinghuan Lian }
47080afc63fSMinghuan Lian
ls_pcie_probe(struct udevice * dev)47180afc63fSMinghuan Lian static int ls_pcie_probe(struct udevice *dev)
47280afc63fSMinghuan Lian {
47380afc63fSMinghuan Lian struct ls_pcie *pcie = dev_get_priv(dev);
47480afc63fSMinghuan Lian const void *fdt = gd->fdt_blob;
475e160f7d4SSimon Glass int node = dev_of_offset(dev);
47680afc63fSMinghuan Lian u8 header_type;
47780afc63fSMinghuan Lian u16 link_sta;
47880afc63fSMinghuan Lian bool ep_mode;
4793d8553f0SHou Zhiqiang uint svr;
48080afc63fSMinghuan Lian int ret;
481*89d8e131SHou Zhiqiang fdt_size_t cfg_size;
48280afc63fSMinghuan Lian
48380afc63fSMinghuan Lian pcie->bus = dev;
48480afc63fSMinghuan Lian
48580afc63fSMinghuan Lian ret = fdt_get_named_resource(fdt, node, "reg", "reg-names",
48680afc63fSMinghuan Lian "dbi", &pcie->dbi_res);
48780afc63fSMinghuan Lian if (ret) {
48880afc63fSMinghuan Lian printf("ls-pcie: resource \"dbi\" not found\n");
48980afc63fSMinghuan Lian return ret;
49080afc63fSMinghuan Lian }
49180afc63fSMinghuan Lian
49280afc63fSMinghuan Lian pcie->idx = (pcie->dbi_res.start - PCIE_SYS_BASE_ADDR) / PCIE_CCSR_SIZE;
49380afc63fSMinghuan Lian
49480afc63fSMinghuan Lian list_add(&pcie->list, &ls_pcie_list);
49580afc63fSMinghuan Lian
49680afc63fSMinghuan Lian pcie->enabled = is_serdes_configured(PCIE_SRDS_PRTCL(pcie->idx));
49780afc63fSMinghuan Lian if (!pcie->enabled) {
49880afc63fSMinghuan Lian printf("PCIe%d: %s disabled\n", pcie->idx, dev->name);
49980afc63fSMinghuan Lian return 0;
50080afc63fSMinghuan Lian }
50180afc63fSMinghuan Lian
50280afc63fSMinghuan Lian pcie->dbi = map_physmem(pcie->dbi_res.start,
50380afc63fSMinghuan Lian fdt_resource_size(&pcie->dbi_res),
50480afc63fSMinghuan Lian MAP_NOCACHE);
50580afc63fSMinghuan Lian
50680afc63fSMinghuan Lian ret = fdt_get_named_resource(fdt, node, "reg", "reg-names",
50780afc63fSMinghuan Lian "lut", &pcie->lut_res);
50880afc63fSMinghuan Lian if (!ret)
50980afc63fSMinghuan Lian pcie->lut = map_physmem(pcie->lut_res.start,
51080afc63fSMinghuan Lian fdt_resource_size(&pcie->lut_res),
51180afc63fSMinghuan Lian MAP_NOCACHE);
51280afc63fSMinghuan Lian
51380afc63fSMinghuan Lian ret = fdt_get_named_resource(fdt, node, "reg", "reg-names",
51480afc63fSMinghuan Lian "ctrl", &pcie->ctrl_res);
51580afc63fSMinghuan Lian if (!ret)
51680afc63fSMinghuan Lian pcie->ctrl = map_physmem(pcie->ctrl_res.start,
51780afc63fSMinghuan Lian fdt_resource_size(&pcie->ctrl_res),
51880afc63fSMinghuan Lian MAP_NOCACHE);
51980afc63fSMinghuan Lian if (!pcie->ctrl)
52080afc63fSMinghuan Lian pcie->ctrl = pcie->lut;
52180afc63fSMinghuan Lian
52280afc63fSMinghuan Lian if (!pcie->ctrl) {
52380afc63fSMinghuan Lian printf("%s: NOT find CTRL\n", dev->name);
52480afc63fSMinghuan Lian return -1;
52580afc63fSMinghuan Lian }
52680afc63fSMinghuan Lian
52780afc63fSMinghuan Lian ret = fdt_get_named_resource(fdt, node, "reg", "reg-names",
52880afc63fSMinghuan Lian "config", &pcie->cfg_res);
52980afc63fSMinghuan Lian if (ret) {
53080afc63fSMinghuan Lian printf("%s: resource \"config\" not found\n", dev->name);
53180afc63fSMinghuan Lian return ret;
53280afc63fSMinghuan Lian }
53380afc63fSMinghuan Lian
5343d8553f0SHou Zhiqiang /*
5353d8553f0SHou Zhiqiang * Fix the pcie memory map address and PF control registers address
5363d8553f0SHou Zhiqiang * for LS2088A series SoCs
5373d8553f0SHou Zhiqiang */
5383d8553f0SHou Zhiqiang svr = get_svr();
5393d8553f0SHou Zhiqiang svr = (svr >> SVR_VAR_PER_SHIFT) & 0xFFFFFE;
5403d8553f0SHou Zhiqiang if (svr == SVR_LS2088A || svr == SVR_LS2084A ||
541e809e747SPriyanka Jain svr == SVR_LS2048A || svr == SVR_LS2044A ||
542e809e747SPriyanka Jain svr == SVR_LS2081A || svr == SVR_LS2041A) {
543*89d8e131SHou Zhiqiang cfg_size = fdt_resource_size(&pcie->cfg_res);
5443d8553f0SHou Zhiqiang pcie->cfg_res.start = LS2088A_PCIE1_PHYS_ADDR +
5453d8553f0SHou Zhiqiang LS2088A_PCIE_PHYS_SIZE * pcie->idx;
546*89d8e131SHou Zhiqiang pcie->cfg_res.end = pcie->cfg_res.start + cfg_size;
5473d8553f0SHou Zhiqiang pcie->ctrl = pcie->lut + 0x40000;
5483d8553f0SHou Zhiqiang }
5493d8553f0SHou Zhiqiang
55080afc63fSMinghuan Lian pcie->cfg0 = map_physmem(pcie->cfg_res.start,
55180afc63fSMinghuan Lian fdt_resource_size(&pcie->cfg_res),
55280afc63fSMinghuan Lian MAP_NOCACHE);
55380afc63fSMinghuan Lian pcie->cfg1 = pcie->cfg0 + fdt_resource_size(&pcie->cfg_res) / 2;
55480afc63fSMinghuan Lian
55580afc63fSMinghuan Lian pcie->big_endian = fdtdec_get_bool(fdt, node, "big-endian");
55680afc63fSMinghuan Lian
55780afc63fSMinghuan Lian debug("%s dbi:%lx lut:%lx ctrl:0x%lx cfg0:0x%lx, big-endian:%d\n",
55880afc63fSMinghuan Lian dev->name, (unsigned long)pcie->dbi, (unsigned long)pcie->lut,
55980afc63fSMinghuan Lian (unsigned long)pcie->ctrl, (unsigned long)pcie->cfg0,
56080afc63fSMinghuan Lian pcie->big_endian);
56180afc63fSMinghuan Lian
56280afc63fSMinghuan Lian header_type = readb(pcie->dbi + PCI_HEADER_TYPE);
56380afc63fSMinghuan Lian ep_mode = (header_type & 0x7f) == PCI_HEADER_TYPE_NORMAL;
56480afc63fSMinghuan Lian printf("PCIe%u: %s %s", pcie->idx, dev->name,
56580afc63fSMinghuan Lian ep_mode ? "Endpoint" : "Root Complex");
56680afc63fSMinghuan Lian
56780afc63fSMinghuan Lian if (ep_mode)
56880afc63fSMinghuan Lian ls_pcie_setup_ep(pcie);
56980afc63fSMinghuan Lian else
57080afc63fSMinghuan Lian ls_pcie_setup_ctrl(pcie);
57180afc63fSMinghuan Lian
57280afc63fSMinghuan Lian if (!ls_pcie_link_up(pcie)) {
57380afc63fSMinghuan Lian /* Let the user know there's no PCIe link */
57480afc63fSMinghuan Lian printf(": no link\n");
57580afc63fSMinghuan Lian return 0;
57680afc63fSMinghuan Lian }
57780afc63fSMinghuan Lian
57880afc63fSMinghuan Lian /* Print the negotiated PCIe link width */
57980afc63fSMinghuan Lian link_sta = readw(pcie->dbi + PCIE_LINK_STA);
58080afc63fSMinghuan Lian printf(": x%d gen%d\n", (link_sta & PCIE_LINK_WIDTH_MASK) >> 4,
58180afc63fSMinghuan Lian link_sta & PCIE_LINK_SPEED_MASK);
58280afc63fSMinghuan Lian
58380afc63fSMinghuan Lian return 0;
58480afc63fSMinghuan Lian }
58580afc63fSMinghuan Lian
58680afc63fSMinghuan Lian static const struct dm_pci_ops ls_pcie_ops = {
58780afc63fSMinghuan Lian .read_config = ls_pcie_read_config,
58880afc63fSMinghuan Lian .write_config = ls_pcie_write_config,
58980afc63fSMinghuan Lian };
59080afc63fSMinghuan Lian
59180afc63fSMinghuan Lian static const struct udevice_id ls_pcie_ids[] = {
59280afc63fSMinghuan Lian { .compatible = "fsl,ls-pcie" },
59380afc63fSMinghuan Lian { }
59480afc63fSMinghuan Lian };
59580afc63fSMinghuan Lian
59680afc63fSMinghuan Lian U_BOOT_DRIVER(pci_layerscape) = {
59780afc63fSMinghuan Lian .name = "pci_layerscape",
59880afc63fSMinghuan Lian .id = UCLASS_PCI,
59980afc63fSMinghuan Lian .of_match = ls_pcie_ids,
60080afc63fSMinghuan Lian .ops = &ls_pcie_ops,
60180afc63fSMinghuan Lian .probe = ls_pcie_probe,
60280afc63fSMinghuan Lian .priv_auto_alloc_size = sizeof(struct ls_pcie),
60380afc63fSMinghuan Lian };
604