1182ba1a7SShadi Ammouri /*
2182ba1a7SShadi Ammouri * Copyright (C) 2015 Marvell International Ltd.
3182ba1a7SShadi Ammouri *
4182ba1a7SShadi Ammouri * Copyright (C) 2016 Stefan Roese <sr@denx.de>
5182ba1a7SShadi Ammouri *
6182ba1a7SShadi Ammouri * Based on:
7182ba1a7SShadi Ammouri * - drivers/pci/pcie_imx.c
8182ba1a7SShadi Ammouri * - drivers/pci/pci_mvebu.c
9182ba1a7SShadi Ammouri * - drivers/pci/pcie_xilinx.c
10182ba1a7SShadi Ammouri *
11182ba1a7SShadi Ammouri * SPDX-License-Identifier: GPL-2.0+
12182ba1a7SShadi Ammouri */
13182ba1a7SShadi Ammouri
14182ba1a7SShadi Ammouri #include <common.h>
15182ba1a7SShadi Ammouri #include <dm.h>
16182ba1a7SShadi Ammouri #include <pci.h>
17182ba1a7SShadi Ammouri #include <asm/io.h>
18130b53ecSKonstantin Porotchkin #include <asm-generic/gpio.h>
19182ba1a7SShadi Ammouri
20182ba1a7SShadi Ammouri DECLARE_GLOBAL_DATA_PTR;
21182ba1a7SShadi Ammouri
22182ba1a7SShadi Ammouri /* PCI Config space registers */
23182ba1a7SShadi Ammouri #define PCIE_CONFIG_BAR0 0x10
24182ba1a7SShadi Ammouri #define PCIE_LINK_STATUS_REG 0x80
25182ba1a7SShadi Ammouri #define PCIE_LINK_STATUS_SPEED_OFF 16
26182ba1a7SShadi Ammouri #define PCIE_LINK_STATUS_SPEED_MASK (0xf << PCIE_LINK_STATUS_SPEED_OFF)
27182ba1a7SShadi Ammouri #define PCIE_LINK_STATUS_WIDTH_OFF 20
28182ba1a7SShadi Ammouri #define PCIE_LINK_STATUS_WIDTH_MASK (0xf << PCIE_LINK_STATUS_WIDTH_OFF)
29182ba1a7SShadi Ammouri
30182ba1a7SShadi Ammouri /* Resizable bar capability registers */
31182ba1a7SShadi Ammouri #define RESIZABLE_BAR_CAP 0x250
32182ba1a7SShadi Ammouri #define RESIZABLE_BAR_CTL0 0x254
33182ba1a7SShadi Ammouri #define RESIZABLE_BAR_CTL1 0x258
34182ba1a7SShadi Ammouri
35182ba1a7SShadi Ammouri /* iATU registers */
36182ba1a7SShadi Ammouri #define PCIE_ATU_VIEWPORT 0x900
37182ba1a7SShadi Ammouri #define PCIE_ATU_REGION_INBOUND (0x1 << 31)
38182ba1a7SShadi Ammouri #define PCIE_ATU_REGION_OUTBOUND (0x0 << 31)
39182ba1a7SShadi Ammouri #define PCIE_ATU_REGION_INDEX1 (0x1 << 0)
40182ba1a7SShadi Ammouri #define PCIE_ATU_REGION_INDEX0 (0x0 << 0)
41182ba1a7SShadi Ammouri #define PCIE_ATU_CR1 0x904
42182ba1a7SShadi Ammouri #define PCIE_ATU_TYPE_MEM (0x0 << 0)
43182ba1a7SShadi Ammouri #define PCIE_ATU_TYPE_IO (0x2 << 0)
44182ba1a7SShadi Ammouri #define PCIE_ATU_TYPE_CFG0 (0x4 << 0)
45182ba1a7SShadi Ammouri #define PCIE_ATU_TYPE_CFG1 (0x5 << 0)
46182ba1a7SShadi Ammouri #define PCIE_ATU_CR2 0x908
47182ba1a7SShadi Ammouri #define PCIE_ATU_ENABLE (0x1 << 31)
48182ba1a7SShadi Ammouri #define PCIE_ATU_BAR_MODE_ENABLE (0x1 << 30)
49182ba1a7SShadi Ammouri #define PCIE_ATU_LOWER_BASE 0x90C
50182ba1a7SShadi Ammouri #define PCIE_ATU_UPPER_BASE 0x910
51182ba1a7SShadi Ammouri #define PCIE_ATU_LIMIT 0x914
52182ba1a7SShadi Ammouri #define PCIE_ATU_LOWER_TARGET 0x918
53182ba1a7SShadi Ammouri #define PCIE_ATU_BUS(x) (((x) & 0xff) << 24)
54182ba1a7SShadi Ammouri #define PCIE_ATU_DEV(x) (((x) & 0x1f) << 19)
55182ba1a7SShadi Ammouri #define PCIE_ATU_FUNC(x) (((x) & 0x7) << 16)
56182ba1a7SShadi Ammouri #define PCIE_ATU_UPPER_TARGET 0x91C
57182ba1a7SShadi Ammouri
58182ba1a7SShadi Ammouri #define PCIE_LINK_CAPABILITY 0x7C
59182ba1a7SShadi Ammouri #define PCIE_LINK_CTL_2 0xA0
60182ba1a7SShadi Ammouri #define TARGET_LINK_SPEED_MASK 0xF
61182ba1a7SShadi Ammouri #define LINK_SPEED_GEN_1 0x1
62182ba1a7SShadi Ammouri #define LINK_SPEED_GEN_2 0x2
63182ba1a7SShadi Ammouri #define LINK_SPEED_GEN_3 0x3
64182ba1a7SShadi Ammouri
65182ba1a7SShadi Ammouri #define PCIE_GEN3_RELATED 0x890
66182ba1a7SShadi Ammouri #define GEN3_EQU_DISABLE (1 << 16)
67182ba1a7SShadi Ammouri #define GEN3_ZRXDC_NON_COMP (1 << 0)
68182ba1a7SShadi Ammouri
69182ba1a7SShadi Ammouri #define PCIE_GEN3_EQU_CTRL 0x8A8
70182ba1a7SShadi Ammouri #define GEN3_EQU_EVAL_2MS_DISABLE (1 << 5)
71182ba1a7SShadi Ammouri
72182ba1a7SShadi Ammouri #define PCIE_ROOT_COMPLEX_MODE_MASK (0xF << 4)
73182ba1a7SShadi Ammouri
74182ba1a7SShadi Ammouri #define PCIE_LINK_UP_TIMEOUT_MS 100
75182ba1a7SShadi Ammouri
76182ba1a7SShadi Ammouri #define PCIE_GLOBAL_CONTROL 0x8000
77182ba1a7SShadi Ammouri #define PCIE_APP_LTSSM_EN (1 << 2)
78182ba1a7SShadi Ammouri #define PCIE_DEVICE_TYPE_OFFSET (4)
79182ba1a7SShadi Ammouri #define PCIE_DEVICE_TYPE_MASK (0xF)
80182ba1a7SShadi Ammouri #define PCIE_DEVICE_TYPE_EP (0x0) /* Endpoint */
81182ba1a7SShadi Ammouri #define PCIE_DEVICE_TYPE_LEP (0x1) /* Legacy endpoint */
82182ba1a7SShadi Ammouri #define PCIE_DEVICE_TYPE_RC (0x4) /* Root complex */
83182ba1a7SShadi Ammouri
84182ba1a7SShadi Ammouri #define PCIE_GLOBAL_STATUS 0x8008
85182ba1a7SShadi Ammouri #define PCIE_GLB_STS_RDLH_LINK_UP (1 << 1)
86182ba1a7SShadi Ammouri #define PCIE_GLB_STS_PHY_LINK_UP (1 << 9)
87182ba1a7SShadi Ammouri
88182ba1a7SShadi Ammouri #define PCIE_ARCACHE_TRC 0x8050
89182ba1a7SShadi Ammouri #define PCIE_AWCACHE_TRC 0x8054
90182ba1a7SShadi Ammouri #define ARCACHE_SHAREABLE_CACHEABLE 0x3511
91182ba1a7SShadi Ammouri #define AWCACHE_SHAREABLE_CACHEABLE 0x5311
92182ba1a7SShadi Ammouri
93182ba1a7SShadi Ammouri #define LINK_SPEED_GEN_1 0x1
94182ba1a7SShadi Ammouri #define LINK_SPEED_GEN_2 0x2
95182ba1a7SShadi Ammouri #define LINK_SPEED_GEN_3 0x3
96182ba1a7SShadi Ammouri
97182ba1a7SShadi Ammouri /**
98182ba1a7SShadi Ammouri * struct pcie_dw_mvebu - MVEBU DW PCIe controller state
99182ba1a7SShadi Ammouri *
100182ba1a7SShadi Ammouri * @ctrl_base: The base address of the register space
101182ba1a7SShadi Ammouri * @cfg_base: The base address of the configuration space
102182ba1a7SShadi Ammouri * @cfg_size: The size of the configuration space which is needed
103182ba1a7SShadi Ammouri * as it gets written into the PCIE_ATU_LIMIT register
104182ba1a7SShadi Ammouri * @first_busno: This driver supports multiple PCIe controllers.
105182ba1a7SShadi Ammouri * first_busno stores the bus number of the PCIe root-port
106182ba1a7SShadi Ammouri * number which may vary depending on the PCIe setup
107182ba1a7SShadi Ammouri * (PEX switches etc).
108182ba1a7SShadi Ammouri */
109182ba1a7SShadi Ammouri struct pcie_dw_mvebu {
110182ba1a7SShadi Ammouri void *ctrl_base;
111182ba1a7SShadi Ammouri void *cfg_base;
112182ba1a7SShadi Ammouri fdt_size_t cfg_size;
113182ba1a7SShadi Ammouri int first_busno;
114182ba1a7SShadi Ammouri };
115182ba1a7SShadi Ammouri
pcie_dw_get_link_speed(const void * regs_base)116182ba1a7SShadi Ammouri static int pcie_dw_get_link_speed(const void *regs_base)
117182ba1a7SShadi Ammouri {
118182ba1a7SShadi Ammouri return (readl(regs_base + PCIE_LINK_STATUS_REG) &
119182ba1a7SShadi Ammouri PCIE_LINK_STATUS_SPEED_MASK) >> PCIE_LINK_STATUS_SPEED_OFF;
120182ba1a7SShadi Ammouri }
121182ba1a7SShadi Ammouri
pcie_dw_get_link_width(const void * regs_base)122182ba1a7SShadi Ammouri static int pcie_dw_get_link_width(const void *regs_base)
123182ba1a7SShadi Ammouri {
124182ba1a7SShadi Ammouri return (readl(regs_base + PCIE_LINK_STATUS_REG) &
125182ba1a7SShadi Ammouri PCIE_LINK_STATUS_WIDTH_MASK) >> PCIE_LINK_STATUS_WIDTH_OFF;
126182ba1a7SShadi Ammouri }
127182ba1a7SShadi Ammouri
128182ba1a7SShadi Ammouri /**
129182ba1a7SShadi Ammouri * set_cfg_address() - Configure the PCIe controller config space access
130182ba1a7SShadi Ammouri *
131182ba1a7SShadi Ammouri * @pcie: Pointer to the PCI controller state
132182ba1a7SShadi Ammouri * @d: PCI device to access
133182ba1a7SShadi Ammouri * @where: Offset in the configuration space
134182ba1a7SShadi Ammouri *
135182ba1a7SShadi Ammouri * Configures the PCIe controller to access the configuration space of
136182ba1a7SShadi Ammouri * a specific PCIe device and returns the address to use for this
137182ba1a7SShadi Ammouri * access.
138182ba1a7SShadi Ammouri *
139182ba1a7SShadi Ammouri * Return: Address that can be used to access the configation space
140182ba1a7SShadi Ammouri * of the requested device / offset
141182ba1a7SShadi Ammouri */
set_cfg_address(struct pcie_dw_mvebu * pcie,pci_dev_t d,uint where)142182ba1a7SShadi Ammouri static uintptr_t set_cfg_address(struct pcie_dw_mvebu *pcie,
143182ba1a7SShadi Ammouri pci_dev_t d, uint where)
144182ba1a7SShadi Ammouri {
145182ba1a7SShadi Ammouri uintptr_t va_address;
146182ba1a7SShadi Ammouri
147182ba1a7SShadi Ammouri /*
148182ba1a7SShadi Ammouri * Region #0 is used for Outbound CFG space access.
149182ba1a7SShadi Ammouri * Direction = Outbound
150182ba1a7SShadi Ammouri * Region Index = 0
151182ba1a7SShadi Ammouri */
152182ba1a7SShadi Ammouri writel(0, pcie->ctrl_base + PCIE_ATU_VIEWPORT);
153182ba1a7SShadi Ammouri
154182ba1a7SShadi Ammouri if (PCI_BUS(d) == (pcie->first_busno + 1))
155182ba1a7SShadi Ammouri /* For local bus, change TLP Type field to 4. */
156182ba1a7SShadi Ammouri writel(PCIE_ATU_TYPE_CFG0, pcie->ctrl_base + PCIE_ATU_CR1);
157182ba1a7SShadi Ammouri else
158182ba1a7SShadi Ammouri /* Otherwise, change TLP Type field to 5. */
159182ba1a7SShadi Ammouri writel(PCIE_ATU_TYPE_CFG1, pcie->ctrl_base + PCIE_ATU_CR1);
160182ba1a7SShadi Ammouri
161182ba1a7SShadi Ammouri if (PCI_BUS(d) == pcie->first_busno) {
162182ba1a7SShadi Ammouri /* Accessing root port configuration space. */
163182ba1a7SShadi Ammouri va_address = (uintptr_t)pcie->ctrl_base;
164182ba1a7SShadi Ammouri } else {
165182ba1a7SShadi Ammouri writel(d << 8, pcie->ctrl_base + PCIE_ATU_LOWER_TARGET);
166182ba1a7SShadi Ammouri va_address = (uintptr_t)pcie->cfg_base;
167182ba1a7SShadi Ammouri }
168182ba1a7SShadi Ammouri
169182ba1a7SShadi Ammouri va_address += where & ~0x3;
170182ba1a7SShadi Ammouri
171182ba1a7SShadi Ammouri return va_address;
172182ba1a7SShadi Ammouri }
173182ba1a7SShadi Ammouri
174182ba1a7SShadi Ammouri /**
175182ba1a7SShadi Ammouri * pcie_dw_addr_valid() - Check for valid bus address
176182ba1a7SShadi Ammouri *
177182ba1a7SShadi Ammouri * @d: The PCI device to access
178182ba1a7SShadi Ammouri * @first_busno: Bus number of the PCIe controller root complex
179182ba1a7SShadi Ammouri *
180182ba1a7SShadi Ammouri * Return 1 (true) if the PCI device can be accessed by this controller.
181182ba1a7SShadi Ammouri *
182182ba1a7SShadi Ammouri * Return: 1 on valid, 0 on invalid
183182ba1a7SShadi Ammouri */
pcie_dw_addr_valid(pci_dev_t d,int first_busno)184182ba1a7SShadi Ammouri static int pcie_dw_addr_valid(pci_dev_t d, int first_busno)
185182ba1a7SShadi Ammouri {
186182ba1a7SShadi Ammouri if ((PCI_BUS(d) == first_busno) && (PCI_DEV(d) > 0))
187182ba1a7SShadi Ammouri return 0;
188182ba1a7SShadi Ammouri if ((PCI_BUS(d) == first_busno + 1) && (PCI_DEV(d) > 0))
189182ba1a7SShadi Ammouri return 0;
190182ba1a7SShadi Ammouri
191182ba1a7SShadi Ammouri return 1;
192182ba1a7SShadi Ammouri }
193182ba1a7SShadi Ammouri
194182ba1a7SShadi Ammouri /**
195182ba1a7SShadi Ammouri * pcie_dw_mvebu_read_config() - Read from configuration space
196182ba1a7SShadi Ammouri *
197182ba1a7SShadi Ammouri * @bus: Pointer to the PCI bus
198182ba1a7SShadi Ammouri * @bdf: Identifies the PCIe device to access
199182ba1a7SShadi Ammouri * @offset: The offset into the device's configuration space
200182ba1a7SShadi Ammouri * @valuep: A pointer at which to store the read value
201182ba1a7SShadi Ammouri * @size: Indicates the size of access to perform
202182ba1a7SShadi Ammouri *
203182ba1a7SShadi Ammouri * Read a value of size @size from offset @offset within the configuration
204182ba1a7SShadi Ammouri * space of the device identified by the bus, device & function numbers in @bdf
205182ba1a7SShadi Ammouri * on the PCI bus @bus.
206182ba1a7SShadi Ammouri *
207182ba1a7SShadi Ammouri * Return: 0 on success
208182ba1a7SShadi Ammouri */
pcie_dw_mvebu_read_config(struct udevice * bus,pci_dev_t bdf,uint offset,ulong * valuep,enum pci_size_t size)209182ba1a7SShadi Ammouri static int pcie_dw_mvebu_read_config(struct udevice *bus, pci_dev_t bdf,
210182ba1a7SShadi Ammouri uint offset, ulong *valuep,
211182ba1a7SShadi Ammouri enum pci_size_t size)
212182ba1a7SShadi Ammouri {
213182ba1a7SShadi Ammouri struct pcie_dw_mvebu *pcie = dev_get_priv(bus);
214182ba1a7SShadi Ammouri uintptr_t va_address;
215182ba1a7SShadi Ammouri ulong value;
216182ba1a7SShadi Ammouri
217182ba1a7SShadi Ammouri debug("PCIE CFG read: (b,d,f)=(%2d,%2d,%2d) ",
218182ba1a7SShadi Ammouri PCI_BUS(bdf), PCI_DEV(bdf), PCI_FUNC(bdf));
219182ba1a7SShadi Ammouri
220182ba1a7SShadi Ammouri if (!pcie_dw_addr_valid(bdf, pcie->first_busno)) {
221182ba1a7SShadi Ammouri debug("- out of range\n");
222182ba1a7SShadi Ammouri *valuep = pci_get_ff(size);
223182ba1a7SShadi Ammouri return 0;
224182ba1a7SShadi Ammouri }
225182ba1a7SShadi Ammouri
226182ba1a7SShadi Ammouri va_address = set_cfg_address(pcie, bdf, offset);
227182ba1a7SShadi Ammouri
228182ba1a7SShadi Ammouri value = readl(va_address);
229182ba1a7SShadi Ammouri
230182ba1a7SShadi Ammouri debug("(addr,val)=(0x%04x, 0x%08lx)\n", offset, value);
231182ba1a7SShadi Ammouri *valuep = pci_conv_32_to_size(value, offset, size);
232182ba1a7SShadi Ammouri
233182ba1a7SShadi Ammouri return 0;
234182ba1a7SShadi Ammouri }
235182ba1a7SShadi Ammouri
236182ba1a7SShadi Ammouri /**
237182ba1a7SShadi Ammouri * pcie_dw_mvebu_write_config() - Write to configuration space
238182ba1a7SShadi Ammouri *
239182ba1a7SShadi Ammouri * @bus: Pointer to the PCI bus
240182ba1a7SShadi Ammouri * @bdf: Identifies the PCIe device to access
241182ba1a7SShadi Ammouri * @offset: The offset into the device's configuration space
242182ba1a7SShadi Ammouri * @value: The value to write
243182ba1a7SShadi Ammouri * @size: Indicates the size of access to perform
244182ba1a7SShadi Ammouri *
245182ba1a7SShadi Ammouri * Write the value @value of size @size from offset @offset within the
246182ba1a7SShadi Ammouri * configuration space of the device identified by the bus, device & function
247182ba1a7SShadi Ammouri * numbers in @bdf on the PCI bus @bus.
248182ba1a7SShadi Ammouri *
249182ba1a7SShadi Ammouri * Return: 0 on success
250182ba1a7SShadi Ammouri */
pcie_dw_mvebu_write_config(struct udevice * bus,pci_dev_t bdf,uint offset,ulong value,enum pci_size_t size)251182ba1a7SShadi Ammouri static int pcie_dw_mvebu_write_config(struct udevice *bus, pci_dev_t bdf,
252182ba1a7SShadi Ammouri uint offset, ulong value,
253182ba1a7SShadi Ammouri enum pci_size_t size)
254182ba1a7SShadi Ammouri {
255182ba1a7SShadi Ammouri struct pcie_dw_mvebu *pcie = dev_get_priv(bus);
256182ba1a7SShadi Ammouri uintptr_t va_address;
257182ba1a7SShadi Ammouri ulong old;
258182ba1a7SShadi Ammouri
259182ba1a7SShadi Ammouri debug("PCIE CFG write: (b,d,f)=(%2d,%2d,%2d) ",
260182ba1a7SShadi Ammouri PCI_BUS(bdf), PCI_DEV(bdf), PCI_FUNC(bdf));
261182ba1a7SShadi Ammouri debug("(addr,val)=(0x%04x, 0x%08lx)\n", offset, value);
262182ba1a7SShadi Ammouri
263182ba1a7SShadi Ammouri if (!pcie_dw_addr_valid(bdf, pcie->first_busno)) {
264182ba1a7SShadi Ammouri debug("- out of range\n");
265182ba1a7SShadi Ammouri return 0;
266182ba1a7SShadi Ammouri }
267182ba1a7SShadi Ammouri
268182ba1a7SShadi Ammouri va_address = set_cfg_address(pcie, bdf, offset);
269182ba1a7SShadi Ammouri
270182ba1a7SShadi Ammouri old = readl(va_address);
271182ba1a7SShadi Ammouri value = pci_conv_size_to_32(old, value, offset, size);
272182ba1a7SShadi Ammouri writel(value, va_address);
273182ba1a7SShadi Ammouri
274182ba1a7SShadi Ammouri return 0;
275182ba1a7SShadi Ammouri }
276182ba1a7SShadi Ammouri
277182ba1a7SShadi Ammouri /**
278182ba1a7SShadi Ammouri * pcie_dw_configure() - Configure link capabilities and speed
279182ba1a7SShadi Ammouri *
280182ba1a7SShadi Ammouri * @regs_base: A pointer to the PCIe controller registers
281182ba1a7SShadi Ammouri * @cap_speed: The capabilities and speed to configure
282182ba1a7SShadi Ammouri *
283182ba1a7SShadi Ammouri * Configure the link capabilities and speed in the PCIe root complex.
284182ba1a7SShadi Ammouri */
pcie_dw_configure(const void * regs_base,u32 cap_speed)285182ba1a7SShadi Ammouri static void pcie_dw_configure(const void *regs_base, u32 cap_speed)
286182ba1a7SShadi Ammouri {
287182ba1a7SShadi Ammouri /*
288182ba1a7SShadi Ammouri * TODO (shadi@marvell.com, sr@denx.de):
289182ba1a7SShadi Ammouri * Need to read the serdes speed from the dts and according to it
290182ba1a7SShadi Ammouri * configure the PCIe gen
291182ba1a7SShadi Ammouri */
292182ba1a7SShadi Ammouri
293182ba1a7SShadi Ammouri /* Set link to GEN 3 */
294182ba1a7SShadi Ammouri clrsetbits_le32(regs_base + PCIE_LINK_CTL_2,
295182ba1a7SShadi Ammouri TARGET_LINK_SPEED_MASK, cap_speed);
296182ba1a7SShadi Ammouri clrsetbits_le32(regs_base + PCIE_LINK_CAPABILITY,
297182ba1a7SShadi Ammouri TARGET_LINK_SPEED_MASK, cap_speed);
298182ba1a7SShadi Ammouri setbits_le32(regs_base + PCIE_GEN3_EQU_CTRL, GEN3_EQU_EVAL_2MS_DISABLE);
299182ba1a7SShadi Ammouri }
300182ba1a7SShadi Ammouri
301182ba1a7SShadi Ammouri /**
302182ba1a7SShadi Ammouri * is_link_up() - Return the link state
303182ba1a7SShadi Ammouri *
304182ba1a7SShadi Ammouri * @regs_base: A pointer to the PCIe controller registers
305182ba1a7SShadi Ammouri *
306182ba1a7SShadi Ammouri * Return: 1 (true) for active line and 0 (false) for no link
307182ba1a7SShadi Ammouri */
is_link_up(const void * regs_base)308182ba1a7SShadi Ammouri static int is_link_up(const void *regs_base)
309182ba1a7SShadi Ammouri {
310182ba1a7SShadi Ammouri u32 mask = PCIE_GLB_STS_RDLH_LINK_UP | PCIE_GLB_STS_PHY_LINK_UP;
311182ba1a7SShadi Ammouri u32 reg;
312182ba1a7SShadi Ammouri
313182ba1a7SShadi Ammouri reg = readl(regs_base + PCIE_GLOBAL_STATUS);
314182ba1a7SShadi Ammouri if ((reg & mask) == mask)
315182ba1a7SShadi Ammouri return 1;
316182ba1a7SShadi Ammouri
317182ba1a7SShadi Ammouri return 0;
318182ba1a7SShadi Ammouri }
319182ba1a7SShadi Ammouri
320182ba1a7SShadi Ammouri /**
321182ba1a7SShadi Ammouri * wait_link_up() - Wait for the link to come up
322182ba1a7SShadi Ammouri *
323182ba1a7SShadi Ammouri * @regs_base: A pointer to the PCIe controller registers
324182ba1a7SShadi Ammouri *
325182ba1a7SShadi Ammouri * Return: 1 (true) for active line and 0 (false) for no link (timeout)
326182ba1a7SShadi Ammouri */
wait_link_up(const void * regs_base)327182ba1a7SShadi Ammouri static int wait_link_up(const void *regs_base)
328182ba1a7SShadi Ammouri {
329182ba1a7SShadi Ammouri unsigned long timeout;
330182ba1a7SShadi Ammouri
331182ba1a7SShadi Ammouri timeout = get_timer(0) + PCIE_LINK_UP_TIMEOUT_MS;
332182ba1a7SShadi Ammouri while (!is_link_up(regs_base)) {
333182ba1a7SShadi Ammouri if (get_timer(0) > timeout)
334182ba1a7SShadi Ammouri return 0;
335182ba1a7SShadi Ammouri };
336182ba1a7SShadi Ammouri
337182ba1a7SShadi Ammouri return 1;
338182ba1a7SShadi Ammouri }
339182ba1a7SShadi Ammouri
340182ba1a7SShadi Ammouri /**
341182ba1a7SShadi Ammouri * pcie_dw_mvebu_pcie_link_up() - Configure the PCIe root port
342182ba1a7SShadi Ammouri *
343182ba1a7SShadi Ammouri * @regs_base: A pointer to the PCIe controller registers
344182ba1a7SShadi Ammouri * @cap_speed: The capabilities and speed to configure
345182ba1a7SShadi Ammouri *
346182ba1a7SShadi Ammouri * Configure the PCIe controller root complex depending on the
347182ba1a7SShadi Ammouri * requested link capabilities and speed.
348182ba1a7SShadi Ammouri *
349182ba1a7SShadi Ammouri * Return: 1 (true) for active line and 0 (false) for no link
350182ba1a7SShadi Ammouri */
pcie_dw_mvebu_pcie_link_up(const void * regs_base,u32 cap_speed)351182ba1a7SShadi Ammouri static int pcie_dw_mvebu_pcie_link_up(const void *regs_base, u32 cap_speed)
352182ba1a7SShadi Ammouri {
353182ba1a7SShadi Ammouri if (!is_link_up(regs_base)) {
354182ba1a7SShadi Ammouri /* Disable LTSSM state machine to enable configuration */
355182ba1a7SShadi Ammouri clrbits_le32(regs_base + PCIE_GLOBAL_CONTROL,
356182ba1a7SShadi Ammouri PCIE_APP_LTSSM_EN);
357182ba1a7SShadi Ammouri }
358182ba1a7SShadi Ammouri
359182ba1a7SShadi Ammouri clrsetbits_le32(regs_base + PCIE_GLOBAL_CONTROL,
360182ba1a7SShadi Ammouri PCIE_DEVICE_TYPE_MASK << PCIE_DEVICE_TYPE_OFFSET,
361182ba1a7SShadi Ammouri PCIE_DEVICE_TYPE_RC << PCIE_DEVICE_TYPE_OFFSET);
362182ba1a7SShadi Ammouri
363182ba1a7SShadi Ammouri /* Set the PCIe master AXI attributes */
364182ba1a7SShadi Ammouri writel(ARCACHE_SHAREABLE_CACHEABLE, regs_base + PCIE_ARCACHE_TRC);
365182ba1a7SShadi Ammouri writel(AWCACHE_SHAREABLE_CACHEABLE, regs_base + PCIE_AWCACHE_TRC);
366182ba1a7SShadi Ammouri
367182ba1a7SShadi Ammouri /* DW pre link configurations */
368182ba1a7SShadi Ammouri pcie_dw_configure(regs_base, cap_speed);
369182ba1a7SShadi Ammouri
370182ba1a7SShadi Ammouri if (!is_link_up(regs_base)) {
371182ba1a7SShadi Ammouri /* Configuration done. Start LTSSM */
372182ba1a7SShadi Ammouri setbits_le32(regs_base + PCIE_GLOBAL_CONTROL,
373182ba1a7SShadi Ammouri PCIE_APP_LTSSM_EN);
374182ba1a7SShadi Ammouri }
375182ba1a7SShadi Ammouri
376182ba1a7SShadi Ammouri /* Check that link was established */
377182ba1a7SShadi Ammouri if (!wait_link_up(regs_base))
378182ba1a7SShadi Ammouri return 0;
379182ba1a7SShadi Ammouri
380182ba1a7SShadi Ammouri /*
381182ba1a7SShadi Ammouri * Link can be established in Gen 1. still need to wait
382182ba1a7SShadi Ammouri * till MAC nagaotiation is completed
383182ba1a7SShadi Ammouri */
384182ba1a7SShadi Ammouri udelay(100);
385182ba1a7SShadi Ammouri
386182ba1a7SShadi Ammouri return 1;
387182ba1a7SShadi Ammouri }
388182ba1a7SShadi Ammouri
389182ba1a7SShadi Ammouri /**
390182ba1a7SShadi Ammouri * pcie_dw_regions_setup() - iATU region setup
391182ba1a7SShadi Ammouri *
392182ba1a7SShadi Ammouri * @pcie: Pointer to the PCI controller state
393182ba1a7SShadi Ammouri *
394182ba1a7SShadi Ammouri * Configure the iATU regions in the PCIe controller for outbound access.
395182ba1a7SShadi Ammouri */
pcie_dw_regions_setup(struct pcie_dw_mvebu * pcie)396182ba1a7SShadi Ammouri static void pcie_dw_regions_setup(struct pcie_dw_mvebu *pcie)
397182ba1a7SShadi Ammouri {
398182ba1a7SShadi Ammouri /*
399182ba1a7SShadi Ammouri * Region #0 is used for Outbound CFG space access.
400182ba1a7SShadi Ammouri * Direction = Outbound
401182ba1a7SShadi Ammouri * Region Index = 0
402182ba1a7SShadi Ammouri */
403182ba1a7SShadi Ammouri writel(0, pcie->ctrl_base + PCIE_ATU_VIEWPORT);
404182ba1a7SShadi Ammouri
405182ba1a7SShadi Ammouri writel((u32)(uintptr_t)pcie->cfg_base, pcie->ctrl_base
406182ba1a7SShadi Ammouri + PCIE_ATU_LOWER_BASE);
407182ba1a7SShadi Ammouri writel(0, pcie->ctrl_base + PCIE_ATU_UPPER_BASE);
408182ba1a7SShadi Ammouri writel((u32)(uintptr_t)pcie->cfg_base + pcie->cfg_size,
409182ba1a7SShadi Ammouri pcie->ctrl_base + PCIE_ATU_LIMIT);
410182ba1a7SShadi Ammouri
411182ba1a7SShadi Ammouri writel(0, pcie->ctrl_base + PCIE_ATU_LOWER_TARGET);
412182ba1a7SShadi Ammouri writel(0, pcie->ctrl_base + PCIE_ATU_UPPER_TARGET);
413182ba1a7SShadi Ammouri writel(PCIE_ATU_TYPE_CFG0, pcie->ctrl_base + PCIE_ATU_CR1);
414182ba1a7SShadi Ammouri writel(PCIE_ATU_ENABLE, pcie->ctrl_base + PCIE_ATU_CR2);
415182ba1a7SShadi Ammouri }
416182ba1a7SShadi Ammouri
417182ba1a7SShadi Ammouri /**
418182ba1a7SShadi Ammouri * pcie_dw_set_host_bars() - Configure the host BARs
419182ba1a7SShadi Ammouri *
420182ba1a7SShadi Ammouri * @regs_base: A pointer to the PCIe controller registers
421182ba1a7SShadi Ammouri *
422182ba1a7SShadi Ammouri * Configure the host BARs of the PCIe controller root port so that
423182ba1a7SShadi Ammouri * PCI(e) devices may access the system memory.
424182ba1a7SShadi Ammouri */
pcie_dw_set_host_bars(const void * regs_base)425182ba1a7SShadi Ammouri static void pcie_dw_set_host_bars(const void *regs_base)
426182ba1a7SShadi Ammouri {
427182ba1a7SShadi Ammouri u32 size = gd->ram_size;
428182ba1a7SShadi Ammouri u64 max_size;
429182ba1a7SShadi Ammouri u32 reg;
430182ba1a7SShadi Ammouri u32 bar0;
431182ba1a7SShadi Ammouri
432182ba1a7SShadi Ammouri /* Verify the maximal BAR size */
433182ba1a7SShadi Ammouri reg = readl(regs_base + RESIZABLE_BAR_CAP);
434182ba1a7SShadi Ammouri max_size = 1ULL << (5 + (reg + (1 << 4)));
435182ba1a7SShadi Ammouri
436182ba1a7SShadi Ammouri if (size > max_size) {
437182ba1a7SShadi Ammouri size = max_size;
438182ba1a7SShadi Ammouri printf("Warning: PCIe BARs can't map all DRAM space\n");
439182ba1a7SShadi Ammouri }
440182ba1a7SShadi Ammouri
441182ba1a7SShadi Ammouri /* Set the BAR base and size towards DDR */
442182ba1a7SShadi Ammouri bar0 = CONFIG_SYS_SDRAM_BASE & ~0xf;
443182ba1a7SShadi Ammouri bar0 |= PCI_BASE_ADDRESS_MEM_TYPE_32;
444182ba1a7SShadi Ammouri writel(CONFIG_SYS_SDRAM_BASE, regs_base + PCIE_CONFIG_BAR0);
445182ba1a7SShadi Ammouri
446182ba1a7SShadi Ammouri reg = ((size >> 20) - 1) << 12;
447182ba1a7SShadi Ammouri writel(size, regs_base + RESIZABLE_BAR_CTL0);
448182ba1a7SShadi Ammouri }
449182ba1a7SShadi Ammouri
450182ba1a7SShadi Ammouri /**
451182ba1a7SShadi Ammouri * pcie_dw_mvebu_probe() - Probe the PCIe bus for active link
452182ba1a7SShadi Ammouri *
453182ba1a7SShadi Ammouri * @dev: A pointer to the device being operated on
454182ba1a7SShadi Ammouri *
455182ba1a7SShadi Ammouri * Probe for an active link on the PCIe bus and configure the controller
456182ba1a7SShadi Ammouri * to enable this port.
457182ba1a7SShadi Ammouri *
458182ba1a7SShadi Ammouri * Return: 0 on success, else -ENODEV
459182ba1a7SShadi Ammouri */
pcie_dw_mvebu_probe(struct udevice * dev)460182ba1a7SShadi Ammouri static int pcie_dw_mvebu_probe(struct udevice *dev)
461182ba1a7SShadi Ammouri {
462182ba1a7SShadi Ammouri struct pcie_dw_mvebu *pcie = dev_get_priv(dev);
463182ba1a7SShadi Ammouri struct udevice *ctlr = pci_get_controller(dev);
464182ba1a7SShadi Ammouri struct pci_controller *hose = dev_get_uclass_priv(ctlr);
465130b53ecSKonstantin Porotchkin #ifdef CONFIG_DM_GPIO
466130b53ecSKonstantin Porotchkin struct gpio_desc reset_gpio;
467130b53ecSKonstantin Porotchkin
468130b53ecSKonstantin Porotchkin gpio_request_by_name(dev, "marvell,reset-gpio", 0, &reset_gpio,
469130b53ecSKonstantin Porotchkin GPIOD_IS_OUT);
470130b53ecSKonstantin Porotchkin /*
471130b53ecSKonstantin Porotchkin * Issue reset to add-in card trough the dedicated GPIO.
472130b53ecSKonstantin Porotchkin * Some boards are connecting the card reset pin to common system
473130b53ecSKonstantin Porotchkin * reset wire and others are using separate GPIO port.
474130b53ecSKonstantin Porotchkin * In the last case we have to release a reset of the addon card
475130b53ecSKonstantin Porotchkin * using this GPIO.
476130b53ecSKonstantin Porotchkin */
477130b53ecSKonstantin Porotchkin if (dm_gpio_is_valid(&reset_gpio)) {
478130b53ecSKonstantin Porotchkin dm_gpio_set_value(&reset_gpio, 1);
479130b53ecSKonstantin Porotchkin mdelay(200);
480130b53ecSKonstantin Porotchkin }
481130b53ecSKonstantin Porotchkin #else
482130b53ecSKonstantin Porotchkin debug("PCIE Reset on GPIO support is missing\n");
483130b53ecSKonstantin Porotchkin #endif /* CONFIG_DM_GPIO */
484182ba1a7SShadi Ammouri
485182ba1a7SShadi Ammouri pcie->first_busno = dev->seq;
486182ba1a7SShadi Ammouri
487182ba1a7SShadi Ammouri /* Don't register host if link is down */
488182ba1a7SShadi Ammouri if (!pcie_dw_mvebu_pcie_link_up(pcie->ctrl_base, LINK_SPEED_GEN_3)) {
489182ba1a7SShadi Ammouri printf("PCIE-%d: Link down\n", dev->seq);
4903f75e0ceSKonstantin Porotchkin } else {
491182ba1a7SShadi Ammouri printf("PCIE-%d: Link up (Gen%d-x%d, Bus%d)\n", dev->seq,
492182ba1a7SShadi Ammouri pcie_dw_get_link_speed(pcie->ctrl_base),
4933f75e0ceSKonstantin Porotchkin pcie_dw_get_link_width(pcie->ctrl_base),
4943f75e0ceSKonstantin Porotchkin hose->first_busno);
4953f75e0ceSKonstantin Porotchkin }
496182ba1a7SShadi Ammouri
497182ba1a7SShadi Ammouri pcie_dw_regions_setup(pcie);
498182ba1a7SShadi Ammouri
499182ba1a7SShadi Ammouri /* Set the CLASS_REV of RC CFG header to PCI_CLASS_BRIDGE_PCI */
500182ba1a7SShadi Ammouri clrsetbits_le32(pcie->ctrl_base + PCI_CLASS_REVISION,
501182ba1a7SShadi Ammouri 0xffff << 16, PCI_CLASS_BRIDGE_PCI << 16);
502182ba1a7SShadi Ammouri
503182ba1a7SShadi Ammouri pcie_dw_set_host_bars(pcie->ctrl_base);
504182ba1a7SShadi Ammouri
505182ba1a7SShadi Ammouri return 0;
506182ba1a7SShadi Ammouri }
507182ba1a7SShadi Ammouri
508182ba1a7SShadi Ammouri /**
509182ba1a7SShadi Ammouri * pcie_dw_mvebu_ofdata_to_platdata() - Translate from DT to device state
510182ba1a7SShadi Ammouri *
511182ba1a7SShadi Ammouri * @dev: A pointer to the device being operated on
512182ba1a7SShadi Ammouri *
513182ba1a7SShadi Ammouri * Translate relevant data from the device tree pertaining to device @dev into
514182ba1a7SShadi Ammouri * state that the driver will later make use of. This state is stored in the
515182ba1a7SShadi Ammouri * device's private data structure.
516182ba1a7SShadi Ammouri *
517182ba1a7SShadi Ammouri * Return: 0 on success, else -EINVAL
518182ba1a7SShadi Ammouri */
pcie_dw_mvebu_ofdata_to_platdata(struct udevice * dev)519182ba1a7SShadi Ammouri static int pcie_dw_mvebu_ofdata_to_platdata(struct udevice *dev)
520182ba1a7SShadi Ammouri {
521182ba1a7SShadi Ammouri struct pcie_dw_mvebu *pcie = dev_get_priv(dev);
522182ba1a7SShadi Ammouri
523182ba1a7SShadi Ammouri /* Get the controller base address */
524*a821c4afSSimon Glass pcie->ctrl_base = (void *)devfdt_get_addr_index(dev, 0);
525182ba1a7SShadi Ammouri if ((fdt_addr_t)pcie->ctrl_base == FDT_ADDR_T_NONE)
526182ba1a7SShadi Ammouri return -EINVAL;
527182ba1a7SShadi Ammouri
528182ba1a7SShadi Ammouri /* Get the config space base address and size */
529*a821c4afSSimon Glass pcie->cfg_base = (void *)devfdt_get_addr_size_index(dev, 1,
530182ba1a7SShadi Ammouri &pcie->cfg_size);
531182ba1a7SShadi Ammouri if ((fdt_addr_t)pcie->cfg_base == FDT_ADDR_T_NONE)
532182ba1a7SShadi Ammouri return -EINVAL;
533182ba1a7SShadi Ammouri
534182ba1a7SShadi Ammouri return 0;
535182ba1a7SShadi Ammouri }
536182ba1a7SShadi Ammouri
537182ba1a7SShadi Ammouri static const struct dm_pci_ops pcie_dw_mvebu_ops = {
538182ba1a7SShadi Ammouri .read_config = pcie_dw_mvebu_read_config,
539182ba1a7SShadi Ammouri .write_config = pcie_dw_mvebu_write_config,
540182ba1a7SShadi Ammouri };
541182ba1a7SShadi Ammouri
542182ba1a7SShadi Ammouri static const struct udevice_id pcie_dw_mvebu_ids[] = {
543182ba1a7SShadi Ammouri { .compatible = "marvell,armada8k-pcie" },
544182ba1a7SShadi Ammouri { }
545182ba1a7SShadi Ammouri };
546182ba1a7SShadi Ammouri
547182ba1a7SShadi Ammouri U_BOOT_DRIVER(pcie_dw_mvebu) = {
548182ba1a7SShadi Ammouri .name = "pcie_dw_mvebu",
549182ba1a7SShadi Ammouri .id = UCLASS_PCI,
550182ba1a7SShadi Ammouri .of_match = pcie_dw_mvebu_ids,
551182ba1a7SShadi Ammouri .ops = &pcie_dw_mvebu_ops,
552182ba1a7SShadi Ammouri .ofdata_to_platdata = pcie_dw_mvebu_ofdata_to_platdata,
553182ba1a7SShadi Ammouri .probe = pcie_dw_mvebu_probe,
554182ba1a7SShadi Ammouri .priv_auto_alloc_size = sizeof(struct pcie_dw_mvebu),
555182ba1a7SShadi Ammouri };
556