128e5efdeSNobuhiro Iwamatsu /*
228e5efdeSNobuhiro Iwamatsu * SH7751 PCI Controller (PCIC) for U-Boot.
328e5efdeSNobuhiro Iwamatsu * (C) Dustin McIntire (dustin@sensoria.com)
428e5efdeSNobuhiro Iwamatsu * (C) 2007,2008 Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
528e5efdeSNobuhiro Iwamatsu *
61a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
728e5efdeSNobuhiro Iwamatsu */
828e5efdeSNobuhiro Iwamatsu
928e5efdeSNobuhiro Iwamatsu #include <common.h>
10b5d10a13SNobuhiro Iwamatsu #include <pci.h>
1128e5efdeSNobuhiro Iwamatsu #include <asm/processor.h>
1228e5efdeSNobuhiro Iwamatsu #include <asm/io.h>
13b5d10a13SNobuhiro Iwamatsu #include <asm/pci.h>
1428e5efdeSNobuhiro Iwamatsu
1528e5efdeSNobuhiro Iwamatsu /* Register addresses and such */
1628e5efdeSNobuhiro Iwamatsu #define SH7751_BCR1 (vu_long *)0xFF800000
1728e5efdeSNobuhiro Iwamatsu #define SH7751_BCR2 (vu_short *)0xFF800004
1828e5efdeSNobuhiro Iwamatsu #define SH7751_WCR1 (vu_long *)0xFF800008
1928e5efdeSNobuhiro Iwamatsu #define SH7751_WCR2 (vu_long *)0xFF80000C
2028e5efdeSNobuhiro Iwamatsu #define SH7751_WCR3 (vu_long *)0xFF800010
2128e5efdeSNobuhiro Iwamatsu #define SH7751_MCR (vu_long *)0xFF800014
2228e5efdeSNobuhiro Iwamatsu #define SH7751_BCR3 (vu_short *)0xFF800050
2328e5efdeSNobuhiro Iwamatsu #define SH7751_PCICONF0 (vu_long *)0xFE200000
2428e5efdeSNobuhiro Iwamatsu #define SH7751_PCICONF1 (vu_long *)0xFE200004
2528e5efdeSNobuhiro Iwamatsu #define SH7751_PCICONF2 (vu_long *)0xFE200008
2628e5efdeSNobuhiro Iwamatsu #define SH7751_PCICONF3 (vu_long *)0xFE20000C
2728e5efdeSNobuhiro Iwamatsu #define SH7751_PCICONF4 (vu_long *)0xFE200010
2828e5efdeSNobuhiro Iwamatsu #define SH7751_PCICONF5 (vu_long *)0xFE200014
2928e5efdeSNobuhiro Iwamatsu #define SH7751_PCICONF6 (vu_long *)0xFE200018
3028e5efdeSNobuhiro Iwamatsu #define SH7751_PCICR (vu_long *)0xFE200100
3128e5efdeSNobuhiro Iwamatsu #define SH7751_PCILSR0 (vu_long *)0xFE200104
3228e5efdeSNobuhiro Iwamatsu #define SH7751_PCILSR1 (vu_long *)0xFE200108
3328e5efdeSNobuhiro Iwamatsu #define SH7751_PCILAR0 (vu_long *)0xFE20010C
3428e5efdeSNobuhiro Iwamatsu #define SH7751_PCILAR1 (vu_long *)0xFE200110
3528e5efdeSNobuhiro Iwamatsu #define SH7751_PCIMBR (vu_long *)0xFE2001C4
3628e5efdeSNobuhiro Iwamatsu #define SH7751_PCIIOBR (vu_long *)0xFE2001C8
3728e5efdeSNobuhiro Iwamatsu #define SH7751_PCIPINT (vu_long *)0xFE2001CC
3828e5efdeSNobuhiro Iwamatsu #define SH7751_PCIPINTM (vu_long *)0xFE2001D0
3928e5efdeSNobuhiro Iwamatsu #define SH7751_PCICLKR (vu_long *)0xFE2001D4
4028e5efdeSNobuhiro Iwamatsu #define SH7751_PCIBCR1 (vu_long *)0xFE2001E0
4128e5efdeSNobuhiro Iwamatsu #define SH7751_PCIBCR2 (vu_long *)0xFE2001E4
4228e5efdeSNobuhiro Iwamatsu #define SH7751_PCIWCR1 (vu_long *)0xFE2001E8
4328e5efdeSNobuhiro Iwamatsu #define SH7751_PCIWCR2 (vu_long *)0xFE2001EC
4428e5efdeSNobuhiro Iwamatsu #define SH7751_PCIWCR3 (vu_long *)0xFE2001F0
4528e5efdeSNobuhiro Iwamatsu #define SH7751_PCIMCR (vu_long *)0xFE2001F4
4628e5efdeSNobuhiro Iwamatsu #define SH7751_PCIBCR3 (vu_long *)0xFE2001F8
4728e5efdeSNobuhiro Iwamatsu
4828e5efdeSNobuhiro Iwamatsu #define BCR1_BREQEN 0x00080000
4928e5efdeSNobuhiro Iwamatsu #define PCI_SH7751_ID 0x35051054
5028e5efdeSNobuhiro Iwamatsu #define PCI_SH7751R_ID 0x350E1054
5128e5efdeSNobuhiro Iwamatsu #define SH7751_PCICONF1_WCC 0x00000080
5228e5efdeSNobuhiro Iwamatsu #define SH7751_PCICONF1_PER 0x00000040
5328e5efdeSNobuhiro Iwamatsu #define SH7751_PCICONF1_BUM 0x00000004
5428e5efdeSNobuhiro Iwamatsu #define SH7751_PCICONF1_MES 0x00000002
5528e5efdeSNobuhiro Iwamatsu #define SH7751_PCICONF1_CMDS 0x000000C6
5628e5efdeSNobuhiro Iwamatsu #define SH7751_PCI_HOST_BRIDGE 0x6
5728e5efdeSNobuhiro Iwamatsu #define SH7751_PCICR_PREFIX 0xa5000000
5828e5efdeSNobuhiro Iwamatsu #define SH7751_PCICR_PRST 0x00000002
5928e5efdeSNobuhiro Iwamatsu #define SH7751_PCICR_CFIN 0x00000001
6028e5efdeSNobuhiro Iwamatsu #define SH7751_PCIPINT_D3 0x00000002
6128e5efdeSNobuhiro Iwamatsu #define SH7751_PCIPINT_D0 0x00000001
6228e5efdeSNobuhiro Iwamatsu #define SH7751_PCICLKR_PREFIX 0xa5000000
6328e5efdeSNobuhiro Iwamatsu
6428e5efdeSNobuhiro Iwamatsu #define SH7751_PCI_MEM_BASE 0xFD000000
6528e5efdeSNobuhiro Iwamatsu #define SH7751_PCI_MEM_SIZE 0x01000000
6628e5efdeSNobuhiro Iwamatsu #define SH7751_PCI_IO_BASE 0xFE240000
6728e5efdeSNobuhiro Iwamatsu #define SH7751_PCI_IO_SIZE 0x00040000
6828e5efdeSNobuhiro Iwamatsu
6928e5efdeSNobuhiro Iwamatsu #define SH7751_PCIPAR (vu_long *)0xFE2001C0
7028e5efdeSNobuhiro Iwamatsu #define SH7751_PCIPDR (vu_long *)0xFE200220
7128e5efdeSNobuhiro Iwamatsu
72b5d10a13SNobuhiro Iwamatsu #define p4_in(addr) (*addr)
73b5d10a13SNobuhiro Iwamatsu #define p4_out(data, addr) (*addr) = (data)
7428e5efdeSNobuhiro Iwamatsu
7528e5efdeSNobuhiro Iwamatsu /* Double word */
pci_sh4_read_config_dword(struct pci_controller * hose,pci_dev_t dev,int offset,u32 * value)7628e5efdeSNobuhiro Iwamatsu int pci_sh4_read_config_dword(struct pci_controller *hose,
7728e5efdeSNobuhiro Iwamatsu pci_dev_t dev, int offset, u32 *value)
7828e5efdeSNobuhiro Iwamatsu {
7928e5efdeSNobuhiro Iwamatsu u32 par_data = 0x80000000 | dev;
8028e5efdeSNobuhiro Iwamatsu
8128e5efdeSNobuhiro Iwamatsu p4_out(par_data | (offset & 0xfc), SH7751_PCIPAR);
8228e5efdeSNobuhiro Iwamatsu *value = p4_in(SH7751_PCIPDR);
8328e5efdeSNobuhiro Iwamatsu
8428e5efdeSNobuhiro Iwamatsu return 0;
8528e5efdeSNobuhiro Iwamatsu }
8628e5efdeSNobuhiro Iwamatsu
pci_sh4_write_config_dword(struct pci_controller * hose,pci_dev_t dev,int offset,u32 value)8728e5efdeSNobuhiro Iwamatsu int pci_sh4_write_config_dword(struct pci_controller *hose,
88b5d10a13SNobuhiro Iwamatsu pci_dev_t dev, int offset, u32 value)
8928e5efdeSNobuhiro Iwamatsu {
9028e5efdeSNobuhiro Iwamatsu u32 par_data = 0x80000000 | dev;
9128e5efdeSNobuhiro Iwamatsu
9228e5efdeSNobuhiro Iwamatsu p4_out(par_data | (offset & 0xfc), SH7751_PCIPAR);
9328e5efdeSNobuhiro Iwamatsu p4_out(value, SH7751_PCIPDR);
9428e5efdeSNobuhiro Iwamatsu
9528e5efdeSNobuhiro Iwamatsu return 0;
9628e5efdeSNobuhiro Iwamatsu }
9728e5efdeSNobuhiro Iwamatsu
pci_sh7751_init(struct pci_controller * hose)9828e5efdeSNobuhiro Iwamatsu int pci_sh7751_init(struct pci_controller *hose)
9928e5efdeSNobuhiro Iwamatsu {
10028e5efdeSNobuhiro Iwamatsu /* Double-check that we're a 7751 or 7751R chip */
10128e5efdeSNobuhiro Iwamatsu if (p4_in(SH7751_PCICONF0) != PCI_SH7751_ID
10228e5efdeSNobuhiro Iwamatsu && p4_in(SH7751_PCICONF0) != PCI_SH7751R_ID) {
10328e5efdeSNobuhiro Iwamatsu printf("PCI: Unknown PCI host bridge.\n");
10428e5efdeSNobuhiro Iwamatsu return 1;
10528e5efdeSNobuhiro Iwamatsu }
10628e5efdeSNobuhiro Iwamatsu printf("PCI: SH7751 PCI host bridge found.\n");
10728e5efdeSNobuhiro Iwamatsu
10828e5efdeSNobuhiro Iwamatsu /* Double-check some BSC config settings */
10928e5efdeSNobuhiro Iwamatsu /* (Area 3 non-MPX 32-bit, PCI bus pins) */
11028e5efdeSNobuhiro Iwamatsu if ((p4_in(SH7751_BCR1) & 0x20008) == 0x20000) {
111b5d10a13SNobuhiro Iwamatsu printf("SH7751_BCR1 value is wrong(0x%08X)\n",
112b5d10a13SNobuhiro Iwamatsu (unsigned int)p4_in(SH7751_BCR1));
11328e5efdeSNobuhiro Iwamatsu return 2;
11428e5efdeSNobuhiro Iwamatsu }
11528e5efdeSNobuhiro Iwamatsu if ((p4_in(SH7751_BCR2) & 0xC0) != 0xC0) {
116b5d10a13SNobuhiro Iwamatsu printf("SH7751_BCR2 value is wrong(0x%08X)\n",
117b5d10a13SNobuhiro Iwamatsu (unsigned int)p4_in(SH7751_BCR2));
11828e5efdeSNobuhiro Iwamatsu return 3;
11928e5efdeSNobuhiro Iwamatsu }
12028e5efdeSNobuhiro Iwamatsu if (p4_in(SH7751_BCR2) & 0x01) {
121b5d10a13SNobuhiro Iwamatsu printf("SH7751_BCR2 value is wrong(0x%08X)\n",
122b5d10a13SNobuhiro Iwamatsu (unsigned int)p4_in(SH7751_BCR2));
12328e5efdeSNobuhiro Iwamatsu return 4;
12428e5efdeSNobuhiro Iwamatsu }
12528e5efdeSNobuhiro Iwamatsu
12628e5efdeSNobuhiro Iwamatsu /* Force BREQEN in BCR1 to allow PCIC access */
12728e5efdeSNobuhiro Iwamatsu p4_out((p4_in(SH7751_BCR1) | BCR1_BREQEN), SH7751_BCR1);
12828e5efdeSNobuhiro Iwamatsu
12928e5efdeSNobuhiro Iwamatsu /* Toggle PCI reset pin */
13028e5efdeSNobuhiro Iwamatsu p4_out((SH7751_PCICR_PREFIX | SH7751_PCICR_PRST), SH7751_PCICR);
13128e5efdeSNobuhiro Iwamatsu udelay(32);
13228e5efdeSNobuhiro Iwamatsu p4_out(SH7751_PCICR_PREFIX, SH7751_PCICR);
13328e5efdeSNobuhiro Iwamatsu
13428e5efdeSNobuhiro Iwamatsu /* Set cmd bits: WCC, PER, BUM, MES */
13528e5efdeSNobuhiro Iwamatsu /* (Addr/Data stepping, Parity enabled, Bus Master, Memory enabled) */
13628e5efdeSNobuhiro Iwamatsu p4_out(0xfb900047, SH7751_PCICONF1); /* K.Kino */
13728e5efdeSNobuhiro Iwamatsu
13828e5efdeSNobuhiro Iwamatsu /* Define this host as the host bridge */
13928e5efdeSNobuhiro Iwamatsu p4_out((SH7751_PCI_HOST_BRIDGE << 24), SH7751_PCICONF2);
14028e5efdeSNobuhiro Iwamatsu
14128e5efdeSNobuhiro Iwamatsu /* Force PCI clock(s) on */
14228e5efdeSNobuhiro Iwamatsu p4_out(0, SH7751_PCICLKR);
14328e5efdeSNobuhiro Iwamatsu p4_out(0x03, SH7751_PCICLKR);
14428e5efdeSNobuhiro Iwamatsu
14528e5efdeSNobuhiro Iwamatsu /* Clear powerdown IRQs, also mask them (unused) */
14628e5efdeSNobuhiro Iwamatsu p4_out((SH7751_PCIPINT_D0 | SH7751_PCIPINT_D3), SH7751_PCIPINT);
14728e5efdeSNobuhiro Iwamatsu p4_out(0, SH7751_PCIPINTM);
14828e5efdeSNobuhiro Iwamatsu
14928e5efdeSNobuhiro Iwamatsu p4_out(0xab000001, SH7751_PCICONF4);
15028e5efdeSNobuhiro Iwamatsu
15128e5efdeSNobuhiro Iwamatsu /* Set up target memory mappings (for external DMA access) */
15228e5efdeSNobuhiro Iwamatsu /* Map both P0 and P2 range to Area 3 RAM for ease of use */
153*30391de7SVladimir Zapolskiy p4_out(CONFIG_SYS_SDRAM_SIZE - 0x100000, SH7751_PCILSR0);
154*30391de7SVladimir Zapolskiy p4_out(CONFIG_SYS_SDRAM_BASE & 0x1FF00000, SH7751_PCILAR0);
155*30391de7SVladimir Zapolskiy p4_out(CONFIG_SYS_SDRAM_BASE & 0xFFF00000, SH7751_PCICONF5);
156*30391de7SVladimir Zapolskiy
15728e5efdeSNobuhiro Iwamatsu p4_out(0, SH7751_PCILSR1);
15828e5efdeSNobuhiro Iwamatsu p4_out(0, SH7751_PCILAR1);
15928e5efdeSNobuhiro Iwamatsu p4_out(0xd0000000, SH7751_PCICONF6);
16028e5efdeSNobuhiro Iwamatsu
16128e5efdeSNobuhiro Iwamatsu /* Map memory window to same address on PCI bus */
16228e5efdeSNobuhiro Iwamatsu p4_out(SH7751_PCI_MEM_BASE, SH7751_PCIMBR);
16328e5efdeSNobuhiro Iwamatsu
16428e5efdeSNobuhiro Iwamatsu /* Map IO window to same address on PCI bus */
165d44cf293SVladimir Zapolskiy p4_out(SH7751_PCI_IO_BASE, SH7751_PCIIOBR);
16628e5efdeSNobuhiro Iwamatsu
16728e5efdeSNobuhiro Iwamatsu /* set BREQEN */
16828e5efdeSNobuhiro Iwamatsu p4_out(inl(SH7751_BCR1) | 0x00080000, SH7751_BCR1);
16928e5efdeSNobuhiro Iwamatsu
17028e5efdeSNobuhiro Iwamatsu /* Copy BSC registers into PCI BSC */
17128e5efdeSNobuhiro Iwamatsu p4_out(inl(SH7751_BCR1), SH7751_PCIBCR1);
172a319f149SJean-Christophe PLAGNIOL-VILLARD p4_out(inw(SH7751_BCR2), SH7751_PCIBCR2);
173a319f149SJean-Christophe PLAGNIOL-VILLARD p4_out(inw(SH7751_BCR3), SH7751_PCIBCR3);
17428e5efdeSNobuhiro Iwamatsu p4_out(inl(SH7751_WCR1), SH7751_PCIWCR1);
17528e5efdeSNobuhiro Iwamatsu p4_out(inl(SH7751_WCR2), SH7751_PCIWCR2);
17628e5efdeSNobuhiro Iwamatsu p4_out(inl(SH7751_WCR3), SH7751_PCIWCR3);
17728e5efdeSNobuhiro Iwamatsu p4_out(inl(SH7751_MCR), SH7751_PCIMCR);
17828e5efdeSNobuhiro Iwamatsu
17928e5efdeSNobuhiro Iwamatsu /* Finally, set central function init complete */
18028e5efdeSNobuhiro Iwamatsu p4_out((SH7751_PCICR_PREFIX | SH7751_PCICR_CFIN), SH7751_PCICR);
18128e5efdeSNobuhiro Iwamatsu
18228e5efdeSNobuhiro Iwamatsu pci_sh4_init(hose);
18328e5efdeSNobuhiro Iwamatsu
18428e5efdeSNobuhiro Iwamatsu return 0;
18528e5efdeSNobuhiro Iwamatsu }
186