xref: /rk3399_rockchip-uboot/drivers/net/zynq_gem.c (revision 3fac27243c1ee4bdf903bac031e522f97e27ef44)
1 /*
2  * (C) Copyright 2011 Michal Simek
3  *
4  * Michal SIMEK <monstr@monstr.eu>
5  *
6  * Based on Xilinx gmac driver:
7  * (C) Copyright 2011 Xilinx
8  *
9  * SPDX-License-Identifier:	GPL-2.0+
10  */
11 
12 #include <common.h>
13 #include <net.h>
14 #include <netdev.h>
15 #include <config.h>
16 #include <fdtdec.h>
17 #include <libfdt.h>
18 #include <malloc.h>
19 #include <asm/io.h>
20 #include <phy.h>
21 #include <miiphy.h>
22 #include <watchdog.h>
23 #include <asm/system.h>
24 #include <asm/arch/hardware.h>
25 #include <asm/arch/sys_proto.h>
26 #include <asm-generic/errno.h>
27 
28 #if !defined(CONFIG_PHYLIB)
29 # error XILINX_GEM_ETHERNET requires PHYLIB
30 #endif
31 
32 /* Bit/mask specification */
33 #define ZYNQ_GEM_PHYMNTNC_OP_MASK	0x40020000 /* operation mask bits */
34 #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK	0x20000000 /* read operation */
35 #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK	0x10000000 /* write operation */
36 #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK	23 /* Shift bits for PHYAD */
37 #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK	18 /* Shift bits for PHREG */
38 
39 #define ZYNQ_GEM_RXBUF_EOF_MASK		0x00008000 /* End of frame. */
40 #define ZYNQ_GEM_RXBUF_SOF_MASK		0x00004000 /* Start of frame. */
41 #define ZYNQ_GEM_RXBUF_LEN_MASK		0x00003FFF /* Mask for length field */
42 
43 #define ZYNQ_GEM_RXBUF_WRAP_MASK	0x00000002 /* Wrap bit, last BD */
44 #define ZYNQ_GEM_RXBUF_NEW_MASK		0x00000001 /* Used bit.. */
45 #define ZYNQ_GEM_RXBUF_ADD_MASK		0xFFFFFFFC /* Mask for address */
46 
47 /* Wrap bit, last descriptor */
48 #define ZYNQ_GEM_TXBUF_WRAP_MASK	0x40000000
49 #define ZYNQ_GEM_TXBUF_LAST_MASK	0x00008000 /* Last buffer */
50 #define ZYNQ_GEM_TXBUF_USED_MASK	0x80000000 /* Used by Hw */
51 
52 #define ZYNQ_GEM_NWCTRL_TXEN_MASK	0x00000008 /* Enable transmit */
53 #define ZYNQ_GEM_NWCTRL_RXEN_MASK	0x00000004 /* Enable receive */
54 #define ZYNQ_GEM_NWCTRL_MDEN_MASK	0x00000010 /* Enable MDIO port */
55 #define ZYNQ_GEM_NWCTRL_STARTTX_MASK	0x00000200 /* Start tx (tx_go) */
56 
57 #define ZYNQ_GEM_NWCFG_SPEED100		0x000000001 /* 100 Mbps operation */
58 #define ZYNQ_GEM_NWCFG_SPEED1000	0x000000400 /* 1Gbps operation */
59 #define ZYNQ_GEM_NWCFG_FDEN		0x000000002 /* Full Duplex mode */
60 #define ZYNQ_GEM_NWCFG_FSREM		0x000020000 /* FCS removal */
61 #define ZYNQ_GEM_NWCFG_MDCCLKDIV	0x0000c0000 /* Div pclk by 48, max 120MHz */
62 
63 #ifdef CONFIG_ARM64
64 # define ZYNQ_GEM_DBUS_WIDTH	(1 << 21) /* 64 bit bus */
65 #else
66 # define ZYNQ_GEM_DBUS_WIDTH	(0 << 21) /* 32 bit bus */
67 #endif
68 
69 #define ZYNQ_GEM_NWCFG_INIT		(ZYNQ_GEM_DBUS_WIDTH | \
70 					ZYNQ_GEM_NWCFG_FDEN | \
71 					ZYNQ_GEM_NWCFG_FSREM | \
72 					ZYNQ_GEM_NWCFG_MDCCLKDIV)
73 
74 #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK	0x00000004 /* PHY management idle */
75 
76 #define ZYNQ_GEM_DMACR_BLENGTH		0x00000004 /* INCR4 AHB bursts */
77 /* Use full configured addressable space (8 Kb) */
78 #define ZYNQ_GEM_DMACR_RXSIZE		0x00000300
79 /* Use full configured addressable space (4 Kb) */
80 #define ZYNQ_GEM_DMACR_TXSIZE		0x00000400
81 /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
82 #define ZYNQ_GEM_DMACR_RXBUF		0x00180000
83 
84 #define ZYNQ_GEM_DMACR_INIT		(ZYNQ_GEM_DMACR_BLENGTH | \
85 					ZYNQ_GEM_DMACR_RXSIZE | \
86 					ZYNQ_GEM_DMACR_TXSIZE | \
87 					ZYNQ_GEM_DMACR_RXBUF)
88 
89 #define ZYNQ_GEM_TSR_DONE		0x00000020 /* Tx done mask */
90 
91 /* Use MII register 1 (MII status register) to detect PHY */
92 #define PHY_DETECT_REG  1
93 
94 /* Mask used to verify certain PHY features (or register contents)
95  * in the register above:
96  *  0x1000: 10Mbps full duplex support
97  *  0x0800: 10Mbps half duplex support
98  *  0x0008: Auto-negotiation support
99  */
100 #define PHY_DETECT_MASK 0x1808
101 
102 /* TX BD status masks */
103 #define ZYNQ_GEM_TXBUF_FRMLEN_MASK	0x000007ff
104 #define ZYNQ_GEM_TXBUF_EXHAUSTED	0x08000000
105 #define ZYNQ_GEM_TXBUF_UNDERRUN		0x10000000
106 
107 /* Clock frequencies for different speeds */
108 #define ZYNQ_GEM_FREQUENCY_10	2500000UL
109 #define ZYNQ_GEM_FREQUENCY_100	25000000UL
110 #define ZYNQ_GEM_FREQUENCY_1000	125000000UL
111 
112 /* Device registers */
113 struct zynq_gem_regs {
114 	u32 nwctrl; /* 0x0 - Network Control reg */
115 	u32 nwcfg; /* 0x4 - Network Config reg */
116 	u32 nwsr; /* 0x8 - Network Status reg */
117 	u32 reserved1;
118 	u32 dmacr; /* 0x10 - DMA Control reg */
119 	u32 txsr; /* 0x14 - TX Status reg */
120 	u32 rxqbase; /* 0x18 - RX Q Base address reg */
121 	u32 txqbase; /* 0x1c - TX Q Base address reg */
122 	u32 rxsr; /* 0x20 - RX Status reg */
123 	u32 reserved2[2];
124 	u32 idr; /* 0x2c - Interrupt Disable reg */
125 	u32 reserved3;
126 	u32 phymntnc; /* 0x34 - Phy Maintaince reg */
127 	u32 reserved4[18];
128 	u32 hashl; /* 0x80 - Hash Low address reg */
129 	u32 hashh; /* 0x84 - Hash High address reg */
130 #define LADDR_LOW	0
131 #define LADDR_HIGH	1
132 	u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
133 	u32 match[4]; /* 0xa8 - Type ID1 Match reg */
134 	u32 reserved6[18];
135 #define STAT_SIZE	44
136 	u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
137 	u32 reserved7[164];
138 	u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
139 	u32 reserved8[15];
140 	u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
141 };
142 
143 /* BD descriptors */
144 struct emac_bd {
145 	u32 addr; /* Next descriptor pointer */
146 	u32 status;
147 };
148 
149 #define RX_BUF 32
150 /* Page table entries are set to 1MB, or multiples of 1MB
151  * (not < 1MB). driver uses less bd's so use 1MB bdspace.
152  */
153 #define BD_SPACE	0x100000
154 /* BD separation space */
155 #define BD_SEPRN_SPACE	(RX_BUF * sizeof(struct emac_bd))
156 
157 /* Setup the first free TX descriptor */
158 #define TX_FREE_DESC	2
159 
160 /* Initialized, rxbd_current, rx_first_buf must be 0 after init */
161 struct zynq_gem_priv {
162 	struct emac_bd *tx_bd;
163 	struct emac_bd *rx_bd;
164 	char *rxbuffers;
165 	u32 rxbd_current;
166 	u32 rx_first_buf;
167 	int phyaddr;
168 	u32 emio;
169 	int init;
170 	phy_interface_t interface;
171 	struct phy_device *phydev;
172 	struct mii_dev *bus;
173 };
174 
175 static inline int mdio_wait(struct zynq_gem_regs *regs)
176 {
177 	u32 timeout = 20000;
178 
179 	/* Wait till MDIO interface is ready to accept a new transaction. */
180 	while (--timeout) {
181 		if (readl(&regs->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK)
182 			break;
183 		WATCHDOG_RESET();
184 	}
185 
186 	if (!timeout) {
187 		printf("%s: Timeout\n", __func__);
188 		return 1;
189 	}
190 
191 	return 0;
192 }
193 
194 static u32 phy_setup_op(struct eth_device *dev, u32 phy_addr, u32 regnum,
195 							u32 op, u16 *data)
196 {
197 	u32 mgtcr;
198 	struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
199 
200 	if (mdio_wait(regs))
201 		return 1;
202 
203 	/* Construct mgtcr mask for the operation */
204 	mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
205 		(phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
206 		(regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
207 
208 	/* Write mgtcr and wait for completion */
209 	writel(mgtcr, &regs->phymntnc);
210 
211 	if (mdio_wait(regs))
212 		return 1;
213 
214 	if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
215 		*data = readl(&regs->phymntnc);
216 
217 	return 0;
218 }
219 
220 static u32 phyread(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 *val)
221 {
222 	u32 ret;
223 
224 	ret = phy_setup_op(dev, phy_addr, regnum,
225 				ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
226 
227 	if (!ret)
228 		debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
229 		      phy_addr, regnum, *val);
230 
231 	return ret;
232 }
233 
234 static u32 phywrite(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 data)
235 {
236 	debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
237 	      regnum, data);
238 
239 	return phy_setup_op(dev, phy_addr, regnum,
240 				ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
241 }
242 
243 static int phy_detection(struct eth_device *dev)
244 {
245 	int i;
246 	u16 phyreg;
247 	struct zynq_gem_priv *priv = dev->priv;
248 
249 	if (priv->phyaddr != -1) {
250 		phyread(dev, priv->phyaddr, PHY_DETECT_REG, &phyreg);
251 		if ((phyreg != 0xFFFF) &&
252 		    ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
253 			/* Found a valid PHY address */
254 			debug("Default phy address %d is valid\n",
255 			      priv->phyaddr);
256 			return 0;
257 		} else {
258 			debug("PHY address is not setup correctly %d\n",
259 			      priv->phyaddr);
260 			priv->phyaddr = -1;
261 		}
262 	}
263 
264 	debug("detecting phy address\n");
265 	if (priv->phyaddr == -1) {
266 		/* detect the PHY address */
267 		for (i = 31; i >= 0; i--) {
268 			phyread(dev, i, PHY_DETECT_REG, &phyreg);
269 			if ((phyreg != 0xFFFF) &&
270 			    ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
271 				/* Found a valid PHY address */
272 				priv->phyaddr = i;
273 				debug("Found valid phy address, %d\n", i);
274 				return 0;
275 			}
276 		}
277 	}
278 	printf("PHY is not detected\n");
279 	return -1;
280 }
281 
282 static int zynq_gem_setup_mac(struct eth_device *dev)
283 {
284 	u32 i, macaddrlow, macaddrhigh;
285 	struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
286 
287 	/* Set the MAC bits [31:0] in BOT */
288 	macaddrlow = dev->enetaddr[0];
289 	macaddrlow |= dev->enetaddr[1] << 8;
290 	macaddrlow |= dev->enetaddr[2] << 16;
291 	macaddrlow |= dev->enetaddr[3] << 24;
292 
293 	/* Set MAC bits [47:32] in TOP */
294 	macaddrhigh = dev->enetaddr[4];
295 	macaddrhigh |= dev->enetaddr[5] << 8;
296 
297 	for (i = 0; i < 4; i++) {
298 		writel(0, &regs->laddr[i][LADDR_LOW]);
299 		writel(0, &regs->laddr[i][LADDR_HIGH]);
300 		/* Do not use MATCHx register */
301 		writel(0, &regs->match[i]);
302 	}
303 
304 	writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
305 	writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
306 
307 	return 0;
308 }
309 
310 static int zynq_gem_init(struct eth_device *dev, bd_t * bis)
311 {
312 	u32 i;
313 	int ret;
314 	unsigned long clk_rate = 0;
315 	struct phy_device *phydev;
316 	struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
317 	struct zynq_gem_priv *priv = dev->priv;
318 	struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
319 	struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
320 	const u32 supported = SUPPORTED_10baseT_Half |
321 			SUPPORTED_10baseT_Full |
322 			SUPPORTED_100baseT_Half |
323 			SUPPORTED_100baseT_Full |
324 			SUPPORTED_1000baseT_Half |
325 			SUPPORTED_1000baseT_Full;
326 
327 	if (!priv->init) {
328 		/* Disable all interrupts */
329 		writel(0xFFFFFFFF, &regs->idr);
330 
331 		/* Disable the receiver & transmitter */
332 		writel(0, &regs->nwctrl);
333 		writel(0, &regs->txsr);
334 		writel(0, &regs->rxsr);
335 		writel(0, &regs->phymntnc);
336 
337 		/* Clear the Hash registers for the mac address
338 		 * pointed by AddressPtr
339 		 */
340 		writel(0x0, &regs->hashl);
341 		/* Write bits [63:32] in TOP */
342 		writel(0x0, &regs->hashh);
343 
344 		/* Clear all counters */
345 		for (i = 0; i < STAT_SIZE; i++)
346 			readl(&regs->stat[i]);
347 
348 		/* Setup RxBD space */
349 		memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
350 
351 		for (i = 0; i < RX_BUF; i++) {
352 			priv->rx_bd[i].status = 0xF0000000;
353 			priv->rx_bd[i].addr =
354 					((ulong)(priv->rxbuffers) +
355 							(i * PKTSIZE_ALIGN));
356 		}
357 		/* WRAP bit to last BD */
358 		priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
359 		/* Write RxBDs to IP */
360 		writel((ulong)priv->rx_bd, &regs->rxqbase);
361 
362 		/* Setup for DMA Configuration register */
363 		writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
364 
365 		/* Setup for Network Control register, MDIO, Rx and Tx enable */
366 		setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
367 
368 		/* Disable the second priority queue */
369 		dummy_tx_bd->addr = 0;
370 		dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
371 				ZYNQ_GEM_TXBUF_LAST_MASK|
372 				ZYNQ_GEM_TXBUF_USED_MASK;
373 
374 		dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
375 				ZYNQ_GEM_RXBUF_NEW_MASK;
376 		dummy_rx_bd->status = 0;
377 		flush_dcache_range((ulong)&dummy_tx_bd, (ulong)&dummy_tx_bd +
378 				   sizeof(dummy_tx_bd));
379 		flush_dcache_range((ulong)&dummy_rx_bd, (ulong)&dummy_rx_bd +
380 				   sizeof(dummy_rx_bd));
381 
382 		writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
383 		writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
384 
385 		priv->init++;
386 	}
387 
388 	ret = phy_detection(dev);
389 	if (ret) {
390 		printf("GEM PHY init failed\n");
391 		return ret;
392 	}
393 
394 	/* interface - look at tsec */
395 	phydev = phy_connect(priv->bus, priv->phyaddr, dev,
396 			     priv->interface);
397 
398 	phydev->supported = supported | ADVERTISED_Pause |
399 			    ADVERTISED_Asym_Pause;
400 	phydev->advertising = phydev->supported;
401 	priv->phydev = phydev;
402 	phy_config(phydev);
403 	phy_startup(phydev);
404 
405 	if (!phydev->link) {
406 		printf("%s: No link.\n", phydev->dev->name);
407 		return -1;
408 	}
409 
410 	switch (phydev->speed) {
411 	case SPEED_1000:
412 		writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED1000,
413 		       &regs->nwcfg);
414 		clk_rate = ZYNQ_GEM_FREQUENCY_1000;
415 		break;
416 	case SPEED_100:
417 		writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED100,
418 		       &regs->nwcfg);
419 		clk_rate = ZYNQ_GEM_FREQUENCY_100;
420 		break;
421 	case SPEED_10:
422 		clk_rate = ZYNQ_GEM_FREQUENCY_10;
423 		break;
424 	}
425 
426 	/* Change the rclk and clk only not using EMIO interface */
427 	if (!priv->emio)
428 		zynq_slcr_gem_clk_setup(dev->iobase !=
429 					ZYNQ_GEM_BASEADDR0, clk_rate);
430 
431 	setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
432 					ZYNQ_GEM_NWCTRL_TXEN_MASK);
433 
434 	return 0;
435 }
436 
437 static int wait_for_bit(const char *func, u32 *reg, const u32 mask,
438 			bool set, unsigned int timeout)
439 {
440 	u32 val;
441 	unsigned long start = get_timer(0);
442 
443 	while (1) {
444 		val = readl(reg);
445 
446 		if (!set)
447 			val = ~val;
448 
449 		if ((val & mask) == mask)
450 			return 0;
451 
452 		if (get_timer(start) > timeout)
453 			break;
454 
455 		udelay(1);
456 	}
457 
458 	debug("%s: Timeout (reg=%p mask=%08x wait_set=%i)\n",
459 	      func, reg, mask, set);
460 
461 	return -ETIMEDOUT;
462 }
463 
464 static int zynq_gem_send(struct eth_device *dev, void *ptr, int len)
465 {
466 	u32 addr, size;
467 	struct zynq_gem_priv *priv = dev->priv;
468 	struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
469 	struct emac_bd *current_bd = &priv->tx_bd[1];
470 
471 	/* Setup Tx BD */
472 	memset(priv->tx_bd, 0, sizeof(struct emac_bd));
473 
474 	priv->tx_bd->addr = (ulong)ptr;
475 	priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
476 			       ZYNQ_GEM_TXBUF_LAST_MASK;
477 	/* Dummy descriptor to mark it as the last in descriptor chain */
478 	current_bd->addr = 0x0;
479 	current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
480 			     ZYNQ_GEM_TXBUF_LAST_MASK|
481 			     ZYNQ_GEM_TXBUF_USED_MASK;
482 
483 	/* setup BD */
484 	writel((ulong)priv->tx_bd, &regs->txqbase);
485 
486 	addr = (ulong) ptr;
487 	addr &= ~(ARCH_DMA_MINALIGN - 1);
488 	size = roundup(len, ARCH_DMA_MINALIGN);
489 	flush_dcache_range(addr, addr + size);
490 
491 	addr = (ulong)priv->rxbuffers;
492 	addr &= ~(ARCH_DMA_MINALIGN - 1);
493 	size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
494 	flush_dcache_range(addr, addr + size);
495 	barrier();
496 
497 	/* Start transmit */
498 	setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
499 
500 	/* Read TX BD status */
501 	if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
502 		printf("TX buffers exhausted in mid frame\n");
503 
504 	return wait_for_bit(__func__, &regs->txsr, ZYNQ_GEM_TSR_DONE,
505 			    true, 20000);
506 }
507 
508 /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
509 static int zynq_gem_recv(struct eth_device *dev)
510 {
511 	int frame_len;
512 	struct zynq_gem_priv *priv = dev->priv;
513 	struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
514 	struct emac_bd *first_bd;
515 
516 	if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
517 		return 0;
518 
519 	if (!(current_bd->status &
520 			(ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
521 		printf("GEM: SOF or EOF not set for last buffer received!\n");
522 		return 0;
523 	}
524 
525 	frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
526 	if (frame_len) {
527 		u32 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
528 		addr &= ~(ARCH_DMA_MINALIGN - 1);
529 
530 		net_process_received_packet((u8 *)(ulong)addr, frame_len);
531 
532 		if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK)
533 			priv->rx_first_buf = priv->rxbd_current;
534 		else {
535 			current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
536 			current_bd->status = 0xF0000000; /* FIXME */
537 		}
538 
539 		if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
540 			first_bd = &priv->rx_bd[priv->rx_first_buf];
541 			first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
542 			first_bd->status = 0xF0000000;
543 		}
544 
545 		if ((++priv->rxbd_current) >= RX_BUF)
546 			priv->rxbd_current = 0;
547 	}
548 
549 	return frame_len;
550 }
551 
552 static void zynq_gem_halt(struct eth_device *dev)
553 {
554 	struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
555 
556 	clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
557 						ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
558 }
559 
560 static int zynq_gem_miiphyread(const char *devname, uchar addr,
561 							uchar reg, ushort *val)
562 {
563 	struct eth_device *dev = eth_get_dev();
564 	int ret;
565 
566 	ret = phyread(dev, addr, reg, val);
567 	debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, *val);
568 	return ret;
569 }
570 
571 static int zynq_gem_miiphy_write(const char *devname, uchar addr,
572 							uchar reg, ushort val)
573 {
574 	struct eth_device *dev = eth_get_dev();
575 
576 	debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val);
577 	return phywrite(dev, addr, reg, val);
578 }
579 
580 int zynq_gem_initialize(bd_t *bis, phys_addr_t base_addr,
581 			int phy_addr, u32 emio)
582 {
583 	struct eth_device *dev;
584 	struct zynq_gem_priv *priv;
585 	void *bd_space;
586 
587 	dev = calloc(1, sizeof(*dev));
588 	if (dev == NULL)
589 		return -1;
590 
591 	dev->priv = calloc(1, sizeof(struct zynq_gem_priv));
592 	if (dev->priv == NULL) {
593 		free(dev);
594 		return -1;
595 	}
596 	priv = dev->priv;
597 
598 	/* Align rxbuffers to ARCH_DMA_MINALIGN */
599 	priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
600 	memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
601 
602 	/* Align bd_space to MMU_SECTION_SHIFT */
603 	bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
604 	mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
605 					BD_SPACE, DCACHE_OFF);
606 
607 	/* Initialize the bd spaces for tx and rx bd's */
608 	priv->tx_bd = (struct emac_bd *)bd_space;
609 	priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
610 
611 	priv->phyaddr = phy_addr;
612 	priv->emio = emio;
613 
614 #ifndef CONFIG_ZYNQ_GEM_INTERFACE
615 	priv->interface = PHY_INTERFACE_MODE_MII;
616 #else
617 	priv->interface = CONFIG_ZYNQ_GEM_INTERFACE;
618 #endif
619 
620 	sprintf(dev->name, "Gem.%lx", base_addr);
621 
622 	dev->iobase = base_addr;
623 
624 	dev->init = zynq_gem_init;
625 	dev->halt = zynq_gem_halt;
626 	dev->send = zynq_gem_send;
627 	dev->recv = zynq_gem_recv;
628 	dev->write_hwaddr = zynq_gem_setup_mac;
629 
630 	eth_register(dev);
631 
632 	miiphy_register(dev->name, zynq_gem_miiphyread, zynq_gem_miiphy_write);
633 	priv->bus = miiphy_get_dev_by_name(dev->name);
634 
635 	return 1;
636 }
637 
638 #if CONFIG_IS_ENABLED(OF_CONTROL)
639 int zynq_gem_of_init(const void *blob)
640 {
641 	int offset = 0;
642 	u32 ret = 0;
643 	u32 reg, phy_reg;
644 
645 	debug("ZYNQ GEM: Initialization\n");
646 
647 	do {
648 		offset = fdt_node_offset_by_compatible(blob, offset,
649 					"xlnx,ps7-ethernet-1.00.a");
650 		if (offset != -1) {
651 			reg = fdtdec_get_addr(blob, offset, "reg");
652 			if (reg != FDT_ADDR_T_NONE) {
653 				offset = fdtdec_lookup_phandle(blob, offset,
654 							       "phy-handle");
655 				if (offset != -1)
656 					phy_reg = fdtdec_get_addr(blob, offset,
657 								  "reg");
658 				else
659 					phy_reg = 0;
660 
661 				debug("ZYNQ GEM: addr %x, phyaddr %x\n",
662 				      reg, phy_reg);
663 
664 				ret |= zynq_gem_initialize(NULL, reg,
665 							   phy_reg, 0);
666 
667 			} else {
668 				debug("ZYNQ GEM: Can't get base address\n");
669 				return -1;
670 			}
671 		}
672 	} while (offset != -1);
673 
674 	return ret;
675 }
676 #endif
677