xref: /rk3399_rockchip-uboot/drivers/net/zynq_gem.c (revision eff55c55c738c44c8ae61d9735626fe2cc2dab9f)
1185f7d9aSMichal Simek /*
2185f7d9aSMichal Simek  * (C) Copyright 2011 Michal Simek
3185f7d9aSMichal Simek  *
4185f7d9aSMichal Simek  * Michal SIMEK <monstr@monstr.eu>
5185f7d9aSMichal Simek  *
6185f7d9aSMichal Simek  * Based on Xilinx gmac driver:
7185f7d9aSMichal Simek  * (C) Copyright 2011 Xilinx
8185f7d9aSMichal Simek  *
91a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
10185f7d9aSMichal Simek  */
11185f7d9aSMichal Simek 
12a765bdd1SSiva Durga Prasad Paladugu #include <clk.h>
13185f7d9aSMichal Simek #include <common.h>
146889ca71SMichal Simek #include <dm.h>
15185f7d9aSMichal Simek #include <net.h>
162fd2489bSMichal Simek #include <netdev.h>
17185f7d9aSMichal Simek #include <config.h>
18b8de29feSMichal Simek #include <console.h>
19185f7d9aSMichal Simek #include <malloc.h>
20185f7d9aSMichal Simek #include <asm/io.h>
21185f7d9aSMichal Simek #include <phy.h>
22185f7d9aSMichal Simek #include <miiphy.h>
23e7138b34SMateusz Kulikowski #include <wait_bit.h>
24185f7d9aSMichal Simek #include <watchdog.h>
2596f4f149SSiva Durga Prasad Paladugu #include <asm/system.h>
2601fbf310SDavid Andrey #include <asm/arch/hardware.h>
2780243528SMichal Simek #include <asm/arch/sys_proto.h>
285d97dff0SMasahiro Yamada #include <linux/errno.h>
29185f7d9aSMichal Simek 
306889ca71SMichal Simek DECLARE_GLOBAL_DATA_PTR;
316889ca71SMichal Simek 
32185f7d9aSMichal Simek /* Bit/mask specification */
33185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_MASK	0x40020000 /* operation mask bits */
34185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK	0x20000000 /* read operation */
35185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK	0x10000000 /* write operation */
36185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK	23 /* Shift bits for PHYAD */
37185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK	18 /* Shift bits for PHREG */
38185f7d9aSMichal Simek 
39185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_EOF_MASK		0x00008000 /* End of frame. */
40185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_SOF_MASK		0x00004000 /* Start of frame. */
41185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_LEN_MASK		0x00003FFF /* Mask for length field */
42185f7d9aSMichal Simek 
43185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_WRAP_MASK	0x00000002 /* Wrap bit, last BD */
44185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_NEW_MASK		0x00000001 /* Used bit.. */
45185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_ADD_MASK		0xFFFFFFFC /* Mask for address */
46185f7d9aSMichal Simek 
47185f7d9aSMichal Simek /* Wrap bit, last descriptor */
48185f7d9aSMichal Simek #define ZYNQ_GEM_TXBUF_WRAP_MASK	0x40000000
49185f7d9aSMichal Simek #define ZYNQ_GEM_TXBUF_LAST_MASK	0x00008000 /* Last buffer */
5023a598f7SMichal Simek #define ZYNQ_GEM_TXBUF_USED_MASK	0x80000000 /* Used by Hw */
51185f7d9aSMichal Simek 
52185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_TXEN_MASK	0x00000008 /* Enable transmit */
53185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_RXEN_MASK	0x00000004 /* Enable receive */
54185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_MDEN_MASK	0x00000010 /* Enable MDIO port */
55185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_STARTTX_MASK	0x00000200 /* Start tx (tx_go) */
56185f7d9aSMichal Simek 
5727183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_SPEED100		0x00000001 /* 100 Mbps operation */
5827183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_SPEED1000	0x00000400 /* 1Gbps operation */
5927183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_FDEN		0x00000002 /* Full Duplex mode */
6027183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_FSREM		0x00020000 /* FCS removal */
614eaf8f54SSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_SGMII_ENBL	0x08000000 /* SGMII Enable */
6227183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_PCS_SEL		0x00000800 /* PCS select */
63f17ea71dSMichal Simek #ifdef CONFIG_ARM64
6427183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_MDCCLKDIV	0x00100000 /* Div pclk by 64, max 160MHz */
65f17ea71dSMichal Simek #else
6627183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_MDCCLKDIV	0x000c0000 /* Div pclk by 48, max 120MHz */
67f17ea71dSMichal Simek #endif
68185f7d9aSMichal Simek 
698a584c8aSSiva Durga Prasad Paladugu #ifdef CONFIG_ARM64
708a584c8aSSiva Durga Prasad Paladugu # define ZYNQ_GEM_DBUS_WIDTH	(1 << 21) /* 64 bit bus */
718a584c8aSSiva Durga Prasad Paladugu #else
728a584c8aSSiva Durga Prasad Paladugu # define ZYNQ_GEM_DBUS_WIDTH	(0 << 21) /* 32 bit bus */
738a584c8aSSiva Durga Prasad Paladugu #endif
748a584c8aSSiva Durga Prasad Paladugu 
758a584c8aSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_INIT		(ZYNQ_GEM_DBUS_WIDTH | \
768a584c8aSSiva Durga Prasad Paladugu 					ZYNQ_GEM_NWCFG_FDEN | \
77185f7d9aSMichal Simek 					ZYNQ_GEM_NWCFG_FSREM | \
78185f7d9aSMichal Simek 					ZYNQ_GEM_NWCFG_MDCCLKDIV)
79185f7d9aSMichal Simek 
80185f7d9aSMichal Simek #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK	0x00000004 /* PHY management idle */
81185f7d9aSMichal Simek 
82185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_BLENGTH		0x00000004 /* INCR4 AHB bursts */
83185f7d9aSMichal Simek /* Use full configured addressable space (8 Kb) */
84185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_RXSIZE		0x00000300
85185f7d9aSMichal Simek /* Use full configured addressable space (4 Kb) */
86185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_TXSIZE		0x00000400
87185f7d9aSMichal Simek /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
88185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_RXBUF		0x00180000
89185f7d9aSMichal Simek 
90185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_INIT		(ZYNQ_GEM_DMACR_BLENGTH | \
91185f7d9aSMichal Simek 					ZYNQ_GEM_DMACR_RXSIZE | \
92185f7d9aSMichal Simek 					ZYNQ_GEM_DMACR_TXSIZE | \
93185f7d9aSMichal Simek 					ZYNQ_GEM_DMACR_RXBUF)
94185f7d9aSMichal Simek 
95e4d2318aSMichal Simek #define ZYNQ_GEM_TSR_DONE		0x00000020 /* Tx done mask */
96e4d2318aSMichal Simek 
97845ee5f6SSiva Durga Prasad Paladugu #define ZYNQ_GEM_PCS_CTL_ANEG_ENBL	0x1000
98845ee5f6SSiva Durga Prasad Paladugu 
99f97d7e8bSMichal Simek /* Use MII register 1 (MII status register) to detect PHY */
100f97d7e8bSMichal Simek #define PHY_DETECT_REG  1
101f97d7e8bSMichal Simek 
102f97d7e8bSMichal Simek /* Mask used to verify certain PHY features (or register contents)
103f97d7e8bSMichal Simek  * in the register above:
104f97d7e8bSMichal Simek  *  0x1000: 10Mbps full duplex support
105f97d7e8bSMichal Simek  *  0x0800: 10Mbps half duplex support
106f97d7e8bSMichal Simek  *  0x0008: Auto-negotiation support
107f97d7e8bSMichal Simek  */
108f97d7e8bSMichal Simek #define PHY_DETECT_MASK 0x1808
109f97d7e8bSMichal Simek 
110a5144237SSrikanth Thokala /* TX BD status masks */
111a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_FRMLEN_MASK	0x000007ff
112a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_EXHAUSTED	0x08000000
113a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_UNDERRUN		0x10000000
114a5144237SSrikanth Thokala 
11597598fcfSSoren Brinkmann /* Clock frequencies for different speeds */
11697598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_10	2500000UL
11797598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_100	25000000UL
11897598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_1000	125000000UL
11997598fcfSSoren Brinkmann 
120185f7d9aSMichal Simek /* Device registers */
121185f7d9aSMichal Simek struct zynq_gem_regs {
12297a51a03SMichal Simek 	u32 nwctrl; /* 0x0 - Network Control reg */
12397a51a03SMichal Simek 	u32 nwcfg; /* 0x4 - Network Config reg */
12497a51a03SMichal Simek 	u32 nwsr; /* 0x8 - Network Status reg */
125185f7d9aSMichal Simek 	u32 reserved1;
12697a51a03SMichal Simek 	u32 dmacr; /* 0x10 - DMA Control reg */
12797a51a03SMichal Simek 	u32 txsr; /* 0x14 - TX Status reg */
12897a51a03SMichal Simek 	u32 rxqbase; /* 0x18 - RX Q Base address reg */
12997a51a03SMichal Simek 	u32 txqbase; /* 0x1c - TX Q Base address reg */
13097a51a03SMichal Simek 	u32 rxsr; /* 0x20 - RX Status reg */
131185f7d9aSMichal Simek 	u32 reserved2[2];
13297a51a03SMichal Simek 	u32 idr; /* 0x2c - Interrupt Disable reg */
133185f7d9aSMichal Simek 	u32 reserved3;
13497a51a03SMichal Simek 	u32 phymntnc; /* 0x34 - Phy Maintaince reg */
135185f7d9aSMichal Simek 	u32 reserved4[18];
13697a51a03SMichal Simek 	u32 hashl; /* 0x80 - Hash Low address reg */
13797a51a03SMichal Simek 	u32 hashh; /* 0x84 - Hash High address reg */
138185f7d9aSMichal Simek #define LADDR_LOW	0
139185f7d9aSMichal Simek #define LADDR_HIGH	1
14097a51a03SMichal Simek 	u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
14197a51a03SMichal Simek 	u32 match[4]; /* 0xa8 - Type ID1 Match reg */
142185f7d9aSMichal Simek 	u32 reserved6[18];
1430ebf4041SMichal Simek #define STAT_SIZE	44
1440ebf4041SMichal Simek 	u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
145845ee5f6SSiva Durga Prasad Paladugu 	u32 reserved9[20];
146845ee5f6SSiva Durga Prasad Paladugu 	u32 pcscntrl;
147845ee5f6SSiva Durga Prasad Paladugu 	u32 reserved7[143];
148603ff008SEdgar E. Iglesias 	u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
149603ff008SEdgar E. Iglesias 	u32 reserved8[15];
150603ff008SEdgar E. Iglesias 	u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
151185f7d9aSMichal Simek };
152185f7d9aSMichal Simek 
153185f7d9aSMichal Simek /* BD descriptors */
154185f7d9aSMichal Simek struct emac_bd {
155185f7d9aSMichal Simek 	u32 addr; /* Next descriptor pointer */
156185f7d9aSMichal Simek 	u32 status;
157185f7d9aSMichal Simek };
158185f7d9aSMichal Simek 
159eda9d307SSiva Durga Prasad Paladugu #define RX_BUF 32
160a5144237SSrikanth Thokala /* Page table entries are set to 1MB, or multiples of 1MB
161a5144237SSrikanth Thokala  * (not < 1MB). driver uses less bd's so use 1MB bdspace.
162a5144237SSrikanth Thokala  */
163a5144237SSrikanth Thokala #define BD_SPACE	0x100000
164a5144237SSrikanth Thokala /* BD separation space */
165ff475878SMichal Simek #define BD_SEPRN_SPACE	(RX_BUF * sizeof(struct emac_bd))
166185f7d9aSMichal Simek 
167603ff008SEdgar E. Iglesias /* Setup the first free TX descriptor */
168603ff008SEdgar E. Iglesias #define TX_FREE_DESC	2
169603ff008SEdgar E. Iglesias 
170185f7d9aSMichal Simek /* Initialized, rxbd_current, rx_first_buf must be 0 after init */
171185f7d9aSMichal Simek struct zynq_gem_priv {
172a5144237SSrikanth Thokala 	struct emac_bd *tx_bd;
173a5144237SSrikanth Thokala 	struct emac_bd *rx_bd;
174a5144237SSrikanth Thokala 	char *rxbuffers;
175185f7d9aSMichal Simek 	u32 rxbd_current;
176185f7d9aSMichal Simek 	u32 rx_first_buf;
177185f7d9aSMichal Simek 	int phyaddr;
17805868759SMichal Simek 	int init;
179f2fc2768SMichal Simek 	struct zynq_gem_regs *iobase;
18016ce6de8SMichal Simek 	phy_interface_t interface;
181185f7d9aSMichal Simek 	struct phy_device *phydev;
18220671a98SDan Murphy 	int phy_of_handle;
183185f7d9aSMichal Simek 	struct mii_dev *bus;
184*eff55c55SStefan Herbrechtsmeier #if defined(CONFIG_CLK) || defined(CONFIG_SPL_CLK)
185a765bdd1SSiva Durga Prasad Paladugu 	struct clk clk;
186a765bdd1SSiva Durga Prasad Paladugu #endif
187185f7d9aSMichal Simek };
188185f7d9aSMichal Simek 
189f2fc2768SMichal Simek static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
190185f7d9aSMichal Simek 			u32 op, u16 *data)
191185f7d9aSMichal Simek {
192185f7d9aSMichal Simek 	u32 mgtcr;
193f2fc2768SMichal Simek 	struct zynq_gem_regs *regs = priv->iobase;
194b908fcadSMichal Simek 	int err;
195185f7d9aSMichal Simek 
196b908fcadSMichal Simek 	err = wait_for_bit(__func__, &regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
197b908fcadSMichal Simek 			    true, 20000, true);
198b908fcadSMichal Simek 	if (err)
199b908fcadSMichal Simek 		return err;
200185f7d9aSMichal Simek 
201185f7d9aSMichal Simek 	/* Construct mgtcr mask for the operation */
202185f7d9aSMichal Simek 	mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
203185f7d9aSMichal Simek 		(phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
204185f7d9aSMichal Simek 		(regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
205185f7d9aSMichal Simek 
206185f7d9aSMichal Simek 	/* Write mgtcr and wait for completion */
207185f7d9aSMichal Simek 	writel(mgtcr, &regs->phymntnc);
208185f7d9aSMichal Simek 
209b908fcadSMichal Simek 	err = wait_for_bit(__func__, &regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
210b908fcadSMichal Simek 			    true, 20000, true);
211b908fcadSMichal Simek 	if (err)
212b908fcadSMichal Simek 		return err;
213185f7d9aSMichal Simek 
214185f7d9aSMichal Simek 	if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
215185f7d9aSMichal Simek 		*data = readl(&regs->phymntnc);
216185f7d9aSMichal Simek 
217185f7d9aSMichal Simek 	return 0;
218185f7d9aSMichal Simek }
219185f7d9aSMichal Simek 
220f2fc2768SMichal Simek static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr,
221f2fc2768SMichal Simek 		   u32 regnum, u16 *val)
222185f7d9aSMichal Simek {
223198e9a4fSMichal Simek 	u32 ret;
224198e9a4fSMichal Simek 
225f2fc2768SMichal Simek 	ret = phy_setup_op(priv, phy_addr, regnum,
226185f7d9aSMichal Simek 			   ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
227198e9a4fSMichal Simek 
228198e9a4fSMichal Simek 	if (!ret)
229198e9a4fSMichal Simek 		debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
230198e9a4fSMichal Simek 		      phy_addr, regnum, *val);
231198e9a4fSMichal Simek 
232198e9a4fSMichal Simek 	return ret;
233185f7d9aSMichal Simek }
234185f7d9aSMichal Simek 
235f2fc2768SMichal Simek static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
236f2fc2768SMichal Simek 		    u32 regnum, u16 data)
237185f7d9aSMichal Simek {
238198e9a4fSMichal Simek 	debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
239198e9a4fSMichal Simek 	      regnum, data);
240198e9a4fSMichal Simek 
241f2fc2768SMichal Simek 	return phy_setup_op(priv, phy_addr, regnum,
242185f7d9aSMichal Simek 			    ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
243185f7d9aSMichal Simek }
244185f7d9aSMichal Simek 
2456889ca71SMichal Simek static int phy_detection(struct udevice *dev)
246f97d7e8bSMichal Simek {
247f97d7e8bSMichal Simek 	int i;
248f97d7e8bSMichal Simek 	u16 phyreg;
249f97d7e8bSMichal Simek 	struct zynq_gem_priv *priv = dev->priv;
250f97d7e8bSMichal Simek 
251f97d7e8bSMichal Simek 	if (priv->phyaddr != -1) {
252f2fc2768SMichal Simek 		phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg);
253f97d7e8bSMichal Simek 		if ((phyreg != 0xFFFF) &&
254f97d7e8bSMichal Simek 		    ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
255f97d7e8bSMichal Simek 			/* Found a valid PHY address */
256f97d7e8bSMichal Simek 			debug("Default phy address %d is valid\n",
257f97d7e8bSMichal Simek 			      priv->phyaddr);
258b904725aSMichal Simek 			return 0;
259f97d7e8bSMichal Simek 		} else {
260f97d7e8bSMichal Simek 			debug("PHY address is not setup correctly %d\n",
261f97d7e8bSMichal Simek 			      priv->phyaddr);
262f97d7e8bSMichal Simek 			priv->phyaddr = -1;
263f97d7e8bSMichal Simek 		}
264f97d7e8bSMichal Simek 	}
265f97d7e8bSMichal Simek 
266f97d7e8bSMichal Simek 	debug("detecting phy address\n");
267f97d7e8bSMichal Simek 	if (priv->phyaddr == -1) {
268f97d7e8bSMichal Simek 		/* detect the PHY address */
269f97d7e8bSMichal Simek 		for (i = 31; i >= 0; i--) {
270f2fc2768SMichal Simek 			phyread(priv, i, PHY_DETECT_REG, &phyreg);
271f97d7e8bSMichal Simek 			if ((phyreg != 0xFFFF) &&
272f97d7e8bSMichal Simek 			    ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
273f97d7e8bSMichal Simek 				/* Found a valid PHY address */
274f97d7e8bSMichal Simek 				priv->phyaddr = i;
275f97d7e8bSMichal Simek 				debug("Found valid phy address, %d\n", i);
276b904725aSMichal Simek 				return 0;
277f97d7e8bSMichal Simek 			}
278f97d7e8bSMichal Simek 		}
279f97d7e8bSMichal Simek 	}
280f97d7e8bSMichal Simek 	printf("PHY is not detected\n");
281b904725aSMichal Simek 	return -1;
282f97d7e8bSMichal Simek }
283f97d7e8bSMichal Simek 
2846889ca71SMichal Simek static int zynq_gem_setup_mac(struct udevice *dev)
285185f7d9aSMichal Simek {
286185f7d9aSMichal Simek 	u32 i, macaddrlow, macaddrhigh;
2876889ca71SMichal Simek 	struct eth_pdata *pdata = dev_get_platdata(dev);
2886889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
2896889ca71SMichal Simek 	struct zynq_gem_regs *regs = priv->iobase;
290185f7d9aSMichal Simek 
291185f7d9aSMichal Simek 	/* Set the MAC bits [31:0] in BOT */
2926889ca71SMichal Simek 	macaddrlow = pdata->enetaddr[0];
2936889ca71SMichal Simek 	macaddrlow |= pdata->enetaddr[1] << 8;
2946889ca71SMichal Simek 	macaddrlow |= pdata->enetaddr[2] << 16;
2956889ca71SMichal Simek 	macaddrlow |= pdata->enetaddr[3] << 24;
296185f7d9aSMichal Simek 
297185f7d9aSMichal Simek 	/* Set MAC bits [47:32] in TOP */
2986889ca71SMichal Simek 	macaddrhigh = pdata->enetaddr[4];
2996889ca71SMichal Simek 	macaddrhigh |= pdata->enetaddr[5] << 8;
300185f7d9aSMichal Simek 
301185f7d9aSMichal Simek 	for (i = 0; i < 4; i++) {
302185f7d9aSMichal Simek 		writel(0, &regs->laddr[i][LADDR_LOW]);
303185f7d9aSMichal Simek 		writel(0, &regs->laddr[i][LADDR_HIGH]);
304185f7d9aSMichal Simek 		/* Do not use MATCHx register */
305185f7d9aSMichal Simek 		writel(0, &regs->match[i]);
306185f7d9aSMichal Simek 	}
307185f7d9aSMichal Simek 
308185f7d9aSMichal Simek 	writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
309185f7d9aSMichal Simek 	writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
310185f7d9aSMichal Simek 
311185f7d9aSMichal Simek 	return 0;
312185f7d9aSMichal Simek }
313185f7d9aSMichal Simek 
3146889ca71SMichal Simek static int zynq_phy_init(struct udevice *dev)
31568cc3bd8SMichal Simek {
31668cc3bd8SMichal Simek 	int ret;
3176889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
3186889ca71SMichal Simek 	struct zynq_gem_regs *regs = priv->iobase;
31968cc3bd8SMichal Simek 	const u32 supported = SUPPORTED_10baseT_Half |
32068cc3bd8SMichal Simek 			SUPPORTED_10baseT_Full |
32168cc3bd8SMichal Simek 			SUPPORTED_100baseT_Half |
32268cc3bd8SMichal Simek 			SUPPORTED_100baseT_Full |
32368cc3bd8SMichal Simek 			SUPPORTED_1000baseT_Half |
32468cc3bd8SMichal Simek 			SUPPORTED_1000baseT_Full;
32568cc3bd8SMichal Simek 
326c8e29271SMichal Simek 	/* Enable only MDIO bus */
327c8e29271SMichal Simek 	writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs->nwctrl);
328c8e29271SMichal Simek 
329a06c341fSSiva Durga Prasad Paladugu 	if (priv->interface != PHY_INTERFACE_MODE_SGMII) {
33068cc3bd8SMichal Simek 		ret = phy_detection(dev);
33168cc3bd8SMichal Simek 		if (ret) {
33268cc3bd8SMichal Simek 			printf("GEM PHY init failed\n");
33368cc3bd8SMichal Simek 			return ret;
33468cc3bd8SMichal Simek 		}
335a06c341fSSiva Durga Prasad Paladugu 	}
33668cc3bd8SMichal Simek 
33768cc3bd8SMichal Simek 	priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
33868cc3bd8SMichal Simek 				   priv->interface);
33990c6f2e2SMichal Simek 	if (!priv->phydev)
34090c6f2e2SMichal Simek 		return -ENODEV;
34168cc3bd8SMichal Simek 
34268cc3bd8SMichal Simek 	priv->phydev->supported = supported | ADVERTISED_Pause |
34368cc3bd8SMichal Simek 				  ADVERTISED_Asym_Pause;
34468cc3bd8SMichal Simek 	priv->phydev->advertising = priv->phydev->supported;
34568cc3bd8SMichal Simek 
34620671a98SDan Murphy 	if (priv->phy_of_handle > 0)
347e160f7d4SSimon Glass 		dev_set_of_offset(priv->phydev->dev, priv->phy_of_handle);
34820671a98SDan Murphy 
3497a673f0bSMichal Simek 	return phy_config(priv->phydev);
35068cc3bd8SMichal Simek }
35168cc3bd8SMichal Simek 
3526889ca71SMichal Simek static int zynq_gem_init(struct udevice *dev)
353185f7d9aSMichal Simek {
354a06c341fSSiva Durga Prasad Paladugu 	u32 i, nwconfig;
35555259e7cSMichal Simek 	int ret;
35697598fcfSSoren Brinkmann 	unsigned long clk_rate = 0;
3576889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
3586889ca71SMichal Simek 	struct zynq_gem_regs *regs = priv->iobase;
359603ff008SEdgar E. Iglesias 	struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
360603ff008SEdgar E. Iglesias 	struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
361185f7d9aSMichal Simek 
36205868759SMichal Simek 	if (!priv->init) {
363185f7d9aSMichal Simek 		/* Disable all interrupts */
364185f7d9aSMichal Simek 		writel(0xFFFFFFFF, &regs->idr);
365185f7d9aSMichal Simek 
366185f7d9aSMichal Simek 		/* Disable the receiver & transmitter */
367185f7d9aSMichal Simek 		writel(0, &regs->nwctrl);
368185f7d9aSMichal Simek 		writel(0, &regs->txsr);
369185f7d9aSMichal Simek 		writel(0, &regs->rxsr);
370185f7d9aSMichal Simek 		writel(0, &regs->phymntnc);
371185f7d9aSMichal Simek 
37205868759SMichal Simek 		/* Clear the Hash registers for the mac address
37305868759SMichal Simek 		 * pointed by AddressPtr
37405868759SMichal Simek 		 */
375185f7d9aSMichal Simek 		writel(0x0, &regs->hashl);
376185f7d9aSMichal Simek 		/* Write bits [63:32] in TOP */
377185f7d9aSMichal Simek 		writel(0x0, &regs->hashh);
378185f7d9aSMichal Simek 
379185f7d9aSMichal Simek 		/* Clear all counters */
3800ebf4041SMichal Simek 		for (i = 0; i < STAT_SIZE; i++)
381185f7d9aSMichal Simek 			readl(&regs->stat[i]);
382185f7d9aSMichal Simek 
383185f7d9aSMichal Simek 		/* Setup RxBD space */
384a5144237SSrikanth Thokala 		memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
385185f7d9aSMichal Simek 
386185f7d9aSMichal Simek 		for (i = 0; i < RX_BUF; i++) {
387185f7d9aSMichal Simek 			priv->rx_bd[i].status = 0xF0000000;
38805868759SMichal Simek 			priv->rx_bd[i].addr =
3895b47d407SPrabhakar Kushwaha 					((ulong)(priv->rxbuffers) +
390185f7d9aSMichal Simek 							(i * PKTSIZE_ALIGN));
391185f7d9aSMichal Simek 		}
392185f7d9aSMichal Simek 		/* WRAP bit to last BD */
393185f7d9aSMichal Simek 		priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
394185f7d9aSMichal Simek 		/* Write RxBDs to IP */
3955b47d407SPrabhakar Kushwaha 		writel((ulong)priv->rx_bd, &regs->rxqbase);
396185f7d9aSMichal Simek 
397185f7d9aSMichal Simek 		/* Setup for DMA Configuration register */
398185f7d9aSMichal Simek 		writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
399185f7d9aSMichal Simek 
400185f7d9aSMichal Simek 		/* Setup for Network Control register, MDIO, Rx and Tx enable */
40180243528SMichal Simek 		setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
402185f7d9aSMichal Simek 
403603ff008SEdgar E. Iglesias 		/* Disable the second priority queue */
404603ff008SEdgar E. Iglesias 		dummy_tx_bd->addr = 0;
405603ff008SEdgar E. Iglesias 		dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
406603ff008SEdgar E. Iglesias 				ZYNQ_GEM_TXBUF_LAST_MASK|
407603ff008SEdgar E. Iglesias 				ZYNQ_GEM_TXBUF_USED_MASK;
408603ff008SEdgar E. Iglesias 
409603ff008SEdgar E. Iglesias 		dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
410603ff008SEdgar E. Iglesias 				ZYNQ_GEM_RXBUF_NEW_MASK;
411603ff008SEdgar E. Iglesias 		dummy_rx_bd->status = 0;
412603ff008SEdgar E. Iglesias 		flush_dcache_range((ulong)&dummy_tx_bd, (ulong)&dummy_tx_bd +
413603ff008SEdgar E. Iglesias 				   sizeof(dummy_tx_bd));
414603ff008SEdgar E. Iglesias 		flush_dcache_range((ulong)&dummy_rx_bd, (ulong)&dummy_rx_bd +
415603ff008SEdgar E. Iglesias 				   sizeof(dummy_rx_bd));
416603ff008SEdgar E. Iglesias 
417603ff008SEdgar E. Iglesias 		writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
418603ff008SEdgar E. Iglesias 		writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
419603ff008SEdgar E. Iglesias 
42005868759SMichal Simek 		priv->init++;
42105868759SMichal Simek 	}
42205868759SMichal Simek 
42355259e7cSMichal Simek 	ret = phy_startup(priv->phydev);
42455259e7cSMichal Simek 	if (ret)
42555259e7cSMichal Simek 		return ret;
426185f7d9aSMichal Simek 
42764a7ead6SMichal Simek 	if (!priv->phydev->link) {
42864a7ead6SMichal Simek 		printf("%s: No link.\n", priv->phydev->dev->name);
4294ed4aa20SMichal Simek 		return -1;
4304ed4aa20SMichal Simek 	}
4314ed4aa20SMichal Simek 
432a06c341fSSiva Durga Prasad Paladugu 	nwconfig = ZYNQ_GEM_NWCFG_INIT;
433a06c341fSSiva Durga Prasad Paladugu 
434845ee5f6SSiva Durga Prasad Paladugu 	if (priv->interface == PHY_INTERFACE_MODE_SGMII) {
435a06c341fSSiva Durga Prasad Paladugu 		nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
436a06c341fSSiva Durga Prasad Paladugu 			    ZYNQ_GEM_NWCFG_PCS_SEL;
437845ee5f6SSiva Durga Prasad Paladugu #ifdef CONFIG_ARM64
438845ee5f6SSiva Durga Prasad Paladugu 		writel(readl(&regs->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
439845ee5f6SSiva Durga Prasad Paladugu 		       &regs->pcscntrl);
440845ee5f6SSiva Durga Prasad Paladugu #endif
441845ee5f6SSiva Durga Prasad Paladugu 	}
442a06c341fSSiva Durga Prasad Paladugu 
44364a7ead6SMichal Simek 	switch (priv->phydev->speed) {
44480243528SMichal Simek 	case SPEED_1000:
445a06c341fSSiva Durga Prasad Paladugu 		writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000,
44680243528SMichal Simek 		       &regs->nwcfg);
44797598fcfSSoren Brinkmann 		clk_rate = ZYNQ_GEM_FREQUENCY_1000;
44880243528SMichal Simek 		break;
44980243528SMichal Simek 	case SPEED_100:
450a06c341fSSiva Durga Prasad Paladugu 		writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100,
451242b1547SMichal Simek 		       &regs->nwcfg);
45297598fcfSSoren Brinkmann 		clk_rate = ZYNQ_GEM_FREQUENCY_100;
45380243528SMichal Simek 		break;
45480243528SMichal Simek 	case SPEED_10:
45597598fcfSSoren Brinkmann 		clk_rate = ZYNQ_GEM_FREQUENCY_10;
45680243528SMichal Simek 		break;
45780243528SMichal Simek 	}
45801fbf310SDavid Andrey 
459*eff55c55SStefan Herbrechtsmeier #if defined(CONFIG_CLK) || defined(CONFIG_SPL_CLK)
460*eff55c55SStefan Herbrechtsmeier 	ret = clk_set_rate(&priv->clk, clk_rate);
461*eff55c55SStefan Herbrechtsmeier 	if (IS_ERR_VALUE(ret) && ret != (unsigned long)-ENOSYS) {
462*eff55c55SStefan Herbrechtsmeier 		dev_err(dev, "failed to set tx clock rate\n");
463*eff55c55SStefan Herbrechtsmeier 		return ret;
464*eff55c55SStefan Herbrechtsmeier 	}
465*eff55c55SStefan Herbrechtsmeier 
466*eff55c55SStefan Herbrechtsmeier 	ret = clk_enable(&priv->clk);
467*eff55c55SStefan Herbrechtsmeier 	if (ret && ret != -ENOSYS) {
468*eff55c55SStefan Herbrechtsmeier 		dev_err(dev, "failed to enable tx clock\n");
469*eff55c55SStefan Herbrechtsmeier 		return ret;
470*eff55c55SStefan Herbrechtsmeier 	}
471*eff55c55SStefan Herbrechtsmeier #else
4726889ca71SMichal Simek 	zynq_slcr_gem_clk_setup((ulong)priv->iobase !=
47397598fcfSSoren Brinkmann 				ZYNQ_GEM_BASEADDR0, clk_rate);
474a765bdd1SSiva Durga Prasad Paladugu #endif
47580243528SMichal Simek 
47680243528SMichal Simek 	setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
47780243528SMichal Simek 					ZYNQ_GEM_NWCTRL_TXEN_MASK);
47880243528SMichal Simek 
479185f7d9aSMichal Simek 	return 0;
480185f7d9aSMichal Simek }
481185f7d9aSMichal Simek 
4826889ca71SMichal Simek static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
483185f7d9aSMichal Simek {
484a5144237SSrikanth Thokala 	u32 addr, size;
4856889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
4866889ca71SMichal Simek 	struct zynq_gem_regs *regs = priv->iobase;
48723a598f7SMichal Simek 	struct emac_bd *current_bd = &priv->tx_bd[1];
488185f7d9aSMichal Simek 
489185f7d9aSMichal Simek 	/* Setup Tx BD */
490a5144237SSrikanth Thokala 	memset(priv->tx_bd, 0, sizeof(struct emac_bd));
491185f7d9aSMichal Simek 
4925b47d407SPrabhakar Kushwaha 	priv->tx_bd->addr = (ulong)ptr;
493a5144237SSrikanth Thokala 	priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
49423a598f7SMichal Simek 			       ZYNQ_GEM_TXBUF_LAST_MASK;
49523a598f7SMichal Simek 	/* Dummy descriptor to mark it as the last in descriptor chain */
49623a598f7SMichal Simek 	current_bd->addr = 0x0;
49723a598f7SMichal Simek 	current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
498e65d33cfSMichal Simek 			     ZYNQ_GEM_TXBUF_LAST_MASK|
49923a598f7SMichal Simek 			     ZYNQ_GEM_TXBUF_USED_MASK;
500a5144237SSrikanth Thokala 
50145c07741SMichal Simek 	/* setup BD */
50245c07741SMichal Simek 	writel((ulong)priv->tx_bd, &regs->txqbase);
50345c07741SMichal Simek 
5045b47d407SPrabhakar Kushwaha 	addr = (ulong) ptr;
505a5144237SSrikanth Thokala 	addr &= ~(ARCH_DMA_MINALIGN - 1);
506a5144237SSrikanth Thokala 	size = roundup(len, ARCH_DMA_MINALIGN);
507a5144237SSrikanth Thokala 	flush_dcache_range(addr, addr + size);
50896f4f149SSiva Durga Prasad Paladugu 
5095b47d407SPrabhakar Kushwaha 	addr = (ulong)priv->rxbuffers;
51096f4f149SSiva Durga Prasad Paladugu 	addr &= ~(ARCH_DMA_MINALIGN - 1);
51196f4f149SSiva Durga Prasad Paladugu 	size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
51296f4f149SSiva Durga Prasad Paladugu 	flush_dcache_range(addr, addr + size);
513a5144237SSrikanth Thokala 	barrier();
514185f7d9aSMichal Simek 
515185f7d9aSMichal Simek 	/* Start transmit */
516185f7d9aSMichal Simek 	setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
517185f7d9aSMichal Simek 
518a5144237SSrikanth Thokala 	/* Read TX BD status */
519a5144237SSrikanth Thokala 	if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
520a5144237SSrikanth Thokala 		printf("TX buffers exhausted in mid frame\n");
521185f7d9aSMichal Simek 
522e4d2318aSMichal Simek 	return wait_for_bit(__func__, &regs->txsr, ZYNQ_GEM_TSR_DONE,
523e7138b34SMateusz Kulikowski 			    true, 20000, true);
524185f7d9aSMichal Simek }
525185f7d9aSMichal Simek 
526185f7d9aSMichal Simek /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
5276889ca71SMichal Simek static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
528185f7d9aSMichal Simek {
529185f7d9aSMichal Simek 	int frame_len;
5309d9211acSMichal Simek 	u32 addr;
5316889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
532185f7d9aSMichal Simek 	struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
533185f7d9aSMichal Simek 
534185f7d9aSMichal Simek 	if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
5359d9211acSMichal Simek 		return -1;
536185f7d9aSMichal Simek 
537185f7d9aSMichal Simek 	if (!(current_bd->status &
538185f7d9aSMichal Simek 			(ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
539185f7d9aSMichal Simek 		printf("GEM: SOF or EOF not set for last buffer received!\n");
5409d9211acSMichal Simek 		return -1;
541185f7d9aSMichal Simek 	}
542185f7d9aSMichal Simek 
543185f7d9aSMichal Simek 	frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
5449d9211acSMichal Simek 	if (!frame_len) {
5459d9211acSMichal Simek 		printf("%s: Zero size packet?\n", __func__);
5469d9211acSMichal Simek 		return -1;
5479d9211acSMichal Simek 	}
5489d9211acSMichal Simek 
5499d9211acSMichal Simek 	addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
550a5144237SSrikanth Thokala 	addr &= ~(ARCH_DMA_MINALIGN - 1);
5519d9211acSMichal Simek 	*packetp = (uchar *)(uintptr_t)addr;
552a5144237SSrikanth Thokala 
5539d9211acSMichal Simek 	return frame_len;
5549d9211acSMichal Simek }
555185f7d9aSMichal Simek 
5569d9211acSMichal Simek static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
5579d9211acSMichal Simek {
5589d9211acSMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
5599d9211acSMichal Simek 	struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
5609d9211acSMichal Simek 	struct emac_bd *first_bd;
5619d9211acSMichal Simek 
5629d9211acSMichal Simek 	if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
563185f7d9aSMichal Simek 		priv->rx_first_buf = priv->rxbd_current;
5649d9211acSMichal Simek 	} else {
565185f7d9aSMichal Simek 		current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
566185f7d9aSMichal Simek 		current_bd->status = 0xF0000000; /* FIXME */
567185f7d9aSMichal Simek 	}
568185f7d9aSMichal Simek 
569185f7d9aSMichal Simek 	if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
570185f7d9aSMichal Simek 		first_bd = &priv->rx_bd[priv->rx_first_buf];
571185f7d9aSMichal Simek 		first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
572185f7d9aSMichal Simek 		first_bd->status = 0xF0000000;
573185f7d9aSMichal Simek 	}
574185f7d9aSMichal Simek 
575185f7d9aSMichal Simek 	if ((++priv->rxbd_current) >= RX_BUF)
576185f7d9aSMichal Simek 		priv->rxbd_current = 0;
577185f7d9aSMichal Simek 
578da872d7cSMichal Simek 	return 0;
579185f7d9aSMichal Simek }
580185f7d9aSMichal Simek 
5816889ca71SMichal Simek static void zynq_gem_halt(struct udevice *dev)
582185f7d9aSMichal Simek {
5836889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
5846889ca71SMichal Simek 	struct zynq_gem_regs *regs = priv->iobase;
585185f7d9aSMichal Simek 
58680243528SMichal Simek 	clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
58780243528SMichal Simek 						ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
588185f7d9aSMichal Simek }
589185f7d9aSMichal Simek 
590a509a1d4SJoe Hershberger __weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
591a509a1d4SJoe Hershberger {
592a509a1d4SJoe Hershberger 	return -ENOSYS;
593a509a1d4SJoe Hershberger }
594a509a1d4SJoe Hershberger 
595a509a1d4SJoe Hershberger static int zynq_gem_read_rom_mac(struct udevice *dev)
596a509a1d4SJoe Hershberger {
597a509a1d4SJoe Hershberger 	int retval;
598a509a1d4SJoe Hershberger 	struct eth_pdata *pdata = dev_get_platdata(dev);
599a509a1d4SJoe Hershberger 
600a509a1d4SJoe Hershberger 	retval = zynq_board_read_rom_ethaddr(pdata->enetaddr);
601a509a1d4SJoe Hershberger 	if (retval == -ENOSYS)
602a509a1d4SJoe Hershberger 		retval = 0;
603a509a1d4SJoe Hershberger 
604a509a1d4SJoe Hershberger 	return retval;
605a509a1d4SJoe Hershberger }
606a509a1d4SJoe Hershberger 
6076889ca71SMichal Simek static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
6086889ca71SMichal Simek 				int devad, int reg)
609185f7d9aSMichal Simek {
6106889ca71SMichal Simek 	struct zynq_gem_priv *priv = bus->priv;
611185f7d9aSMichal Simek 	int ret;
6126889ca71SMichal Simek 	u16 val;
613185f7d9aSMichal Simek 
6146889ca71SMichal Simek 	ret = phyread(priv, addr, reg, &val);
6156889ca71SMichal Simek 	debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
6166889ca71SMichal Simek 	return val;
617185f7d9aSMichal Simek }
618185f7d9aSMichal Simek 
6196889ca71SMichal Simek static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
6206889ca71SMichal Simek 				 int reg, u16 value)
621185f7d9aSMichal Simek {
6226889ca71SMichal Simek 	struct zynq_gem_priv *priv = bus->priv;
623185f7d9aSMichal Simek 
6246889ca71SMichal Simek 	debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
6256889ca71SMichal Simek 	return phywrite(priv, addr, reg, value);
626185f7d9aSMichal Simek }
627185f7d9aSMichal Simek 
6286889ca71SMichal Simek static int zynq_gem_probe(struct udevice *dev)
629185f7d9aSMichal Simek {
630a5144237SSrikanth Thokala 	void *bd_space;
6316889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
6326889ca71SMichal Simek 	int ret;
633185f7d9aSMichal Simek 
634a5144237SSrikanth Thokala 	/* Align rxbuffers to ARCH_DMA_MINALIGN */
635a5144237SSrikanth Thokala 	priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
636a5144237SSrikanth Thokala 	memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
637a5144237SSrikanth Thokala 
63896f4f149SSiva Durga Prasad Paladugu 	/* Align bd_space to MMU_SECTION_SHIFT */
639a5144237SSrikanth Thokala 	bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
6409ce1edc8SMichal Simek 	mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
6419ce1edc8SMichal Simek 					BD_SPACE, DCACHE_OFF);
642a5144237SSrikanth Thokala 
643a5144237SSrikanth Thokala 	/* Initialize the bd spaces for tx and rx bd's */
644a5144237SSrikanth Thokala 	priv->tx_bd = (struct emac_bd *)bd_space;
6455b47d407SPrabhakar Kushwaha 	priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
646a5144237SSrikanth Thokala 
647*eff55c55SStefan Herbrechtsmeier #if defined(CONFIG_CLK) || defined(CONFIG_SPL_CLK)
648a765bdd1SSiva Durga Prasad Paladugu 	ret = clk_get_by_name(dev, "tx_clk", &priv->clk);
649a765bdd1SSiva Durga Prasad Paladugu 	if (ret < 0) {
650a765bdd1SSiva Durga Prasad Paladugu 		dev_err(dev, "failed to get clock\n");
651a765bdd1SSiva Durga Prasad Paladugu 		return -EINVAL;
652a765bdd1SSiva Durga Prasad Paladugu 	}
653a765bdd1SSiva Durga Prasad Paladugu #endif
654a765bdd1SSiva Durga Prasad Paladugu 
6556889ca71SMichal Simek 	priv->bus = mdio_alloc();
6566889ca71SMichal Simek 	priv->bus->read = zynq_gem_miiphy_read;
6576889ca71SMichal Simek 	priv->bus->write = zynq_gem_miiphy_write;
6586889ca71SMichal Simek 	priv->bus->priv = priv;
659185f7d9aSMichal Simek 
6606516e3f2SMichal Simek 	ret = mdio_register_seq(priv->bus, dev->seq);
661c8e29271SMichal Simek 	if (ret)
662c8e29271SMichal Simek 		return ret;
663c8e29271SMichal Simek 
664e76d2dcaSSiva Durga Prasad Paladugu 	return zynq_phy_init(dev);
665185f7d9aSMichal Simek }
6666889ca71SMichal Simek 
6676889ca71SMichal Simek static int zynq_gem_remove(struct udevice *dev)
6686889ca71SMichal Simek {
6696889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
6706889ca71SMichal Simek 
6716889ca71SMichal Simek 	free(priv->phydev);
6726889ca71SMichal Simek 	mdio_unregister(priv->bus);
6736889ca71SMichal Simek 	mdio_free(priv->bus);
6746889ca71SMichal Simek 
6756889ca71SMichal Simek 	return 0;
6766889ca71SMichal Simek }
6776889ca71SMichal Simek 
6786889ca71SMichal Simek static const struct eth_ops zynq_gem_ops = {
6796889ca71SMichal Simek 	.start			= zynq_gem_init,
6806889ca71SMichal Simek 	.send			= zynq_gem_send,
6816889ca71SMichal Simek 	.recv			= zynq_gem_recv,
6829d9211acSMichal Simek 	.free_pkt		= zynq_gem_free_pkt,
6836889ca71SMichal Simek 	.stop			= zynq_gem_halt,
6846889ca71SMichal Simek 	.write_hwaddr		= zynq_gem_setup_mac,
685a509a1d4SJoe Hershberger 	.read_rom_hwaddr	= zynq_gem_read_rom_mac,
6866889ca71SMichal Simek };
6876889ca71SMichal Simek 
6886889ca71SMichal Simek static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
6896889ca71SMichal Simek {
6906889ca71SMichal Simek 	struct eth_pdata *pdata = dev_get_platdata(dev);
6916889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
692e160f7d4SSimon Glass 	int node = dev_of_offset(dev);
6933cdb1450SMichal Simek 	const char *phy_mode;
6946889ca71SMichal Simek 
6956889ca71SMichal Simek 	pdata->iobase = (phys_addr_t)dev_get_addr(dev);
6966889ca71SMichal Simek 	priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
6976889ca71SMichal Simek 	/* Hardcode for now */
698bcdfef7aSMichal Simek 	priv->phyaddr = -1;
6996889ca71SMichal Simek 
700e160f7d4SSimon Glass 	priv->phy_of_handle = fdtdec_lookup_phandle(gd->fdt_blob, node,
701e160f7d4SSimon Glass 						    "phy-handle");
70220671a98SDan Murphy 	if (priv->phy_of_handle > 0)
70320671a98SDan Murphy 		priv->phyaddr = fdtdec_get_int(gd->fdt_blob,
70420671a98SDan Murphy 					priv->phy_of_handle, "reg", -1);
7056889ca71SMichal Simek 
706e160f7d4SSimon Glass 	phy_mode = fdt_getprop(gd->fdt_blob, node, "phy-mode", NULL);
7073cdb1450SMichal Simek 	if (phy_mode)
7083cdb1450SMichal Simek 		pdata->phy_interface = phy_get_interface_by_name(phy_mode);
7093cdb1450SMichal Simek 	if (pdata->phy_interface == -1) {
7103cdb1450SMichal Simek 		debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
7113cdb1450SMichal Simek 		return -EINVAL;
7123cdb1450SMichal Simek 	}
7133cdb1450SMichal Simek 	priv->interface = pdata->phy_interface;
7143cdb1450SMichal Simek 
71515a2acdfSMichal Simek 	printf("ZYNQ GEM: %lx, phyaddr %x, interface %s\n", (ulong)priv->iobase,
7163cdb1450SMichal Simek 	       priv->phyaddr, phy_string_for_interface(priv->interface));
7176889ca71SMichal Simek 
7186889ca71SMichal Simek 	return 0;
7196889ca71SMichal Simek }
7206889ca71SMichal Simek 
7216889ca71SMichal Simek static const struct udevice_id zynq_gem_ids[] = {
7226889ca71SMichal Simek 	{ .compatible = "cdns,zynqmp-gem" },
7236889ca71SMichal Simek 	{ .compatible = "cdns,zynq-gem" },
7246889ca71SMichal Simek 	{ .compatible = "cdns,gem" },
7256889ca71SMichal Simek 	{ }
7266889ca71SMichal Simek };
7276889ca71SMichal Simek 
7286889ca71SMichal Simek U_BOOT_DRIVER(zynq_gem) = {
7296889ca71SMichal Simek 	.name	= "zynq_gem",
7306889ca71SMichal Simek 	.id	= UCLASS_ETH,
7316889ca71SMichal Simek 	.of_match = zynq_gem_ids,
7326889ca71SMichal Simek 	.ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
7336889ca71SMichal Simek 	.probe	= zynq_gem_probe,
7346889ca71SMichal Simek 	.remove	= zynq_gem_remove,
7356889ca71SMichal Simek 	.ops	= &zynq_gem_ops,
7366889ca71SMichal Simek 	.priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
7376889ca71SMichal Simek 	.platdata_auto_alloc_size = sizeof(struct eth_pdata),
7386889ca71SMichal Simek };
739