xref: /rk3399_rockchip-uboot/drivers/net/zynq_gem.c (revision bcdfef7a26170bc9ec9bfe19469cad68ee07312d)
1185f7d9aSMichal Simek /*
2185f7d9aSMichal Simek  * (C) Copyright 2011 Michal Simek
3185f7d9aSMichal Simek  *
4185f7d9aSMichal Simek  * Michal SIMEK <monstr@monstr.eu>
5185f7d9aSMichal Simek  *
6185f7d9aSMichal Simek  * Based on Xilinx gmac driver:
7185f7d9aSMichal Simek  * (C) Copyright 2011 Xilinx
8185f7d9aSMichal Simek  *
91a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
10185f7d9aSMichal Simek  */
11185f7d9aSMichal Simek 
12185f7d9aSMichal Simek #include <common.h>
136889ca71SMichal Simek #include <dm.h>
14185f7d9aSMichal Simek #include <net.h>
152fd2489bSMichal Simek #include <netdev.h>
16185f7d9aSMichal Simek #include <config.h>
17b8de29feSMichal Simek #include <console.h>
18185f7d9aSMichal Simek #include <malloc.h>
19185f7d9aSMichal Simek #include <asm/io.h>
20185f7d9aSMichal Simek #include <phy.h>
21185f7d9aSMichal Simek #include <miiphy.h>
22185f7d9aSMichal Simek #include <watchdog.h>
2396f4f149SSiva Durga Prasad Paladugu #include <asm/system.h>
2401fbf310SDavid Andrey #include <asm/arch/hardware.h>
2580243528SMichal Simek #include <asm/arch/sys_proto.h>
26e4d2318aSMichal Simek #include <asm-generic/errno.h>
27185f7d9aSMichal Simek 
286889ca71SMichal Simek DECLARE_GLOBAL_DATA_PTR;
296889ca71SMichal Simek 
30185f7d9aSMichal Simek #if !defined(CONFIG_PHYLIB)
31185f7d9aSMichal Simek # error XILINX_GEM_ETHERNET requires PHYLIB
32185f7d9aSMichal Simek #endif
33185f7d9aSMichal Simek 
34185f7d9aSMichal Simek /* Bit/mask specification */
35185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_MASK	0x40020000 /* operation mask bits */
36185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK	0x20000000 /* read operation */
37185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK	0x10000000 /* write operation */
38185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK	23 /* Shift bits for PHYAD */
39185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK	18 /* Shift bits for PHREG */
40185f7d9aSMichal Simek 
41185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_EOF_MASK		0x00008000 /* End of frame. */
42185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_SOF_MASK		0x00004000 /* Start of frame. */
43185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_LEN_MASK		0x00003FFF /* Mask for length field */
44185f7d9aSMichal Simek 
45185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_WRAP_MASK	0x00000002 /* Wrap bit, last BD */
46185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_NEW_MASK		0x00000001 /* Used bit.. */
47185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_ADD_MASK		0xFFFFFFFC /* Mask for address */
48185f7d9aSMichal Simek 
49185f7d9aSMichal Simek /* Wrap bit, last descriptor */
50185f7d9aSMichal Simek #define ZYNQ_GEM_TXBUF_WRAP_MASK	0x40000000
51185f7d9aSMichal Simek #define ZYNQ_GEM_TXBUF_LAST_MASK	0x00008000 /* Last buffer */
5223a598f7SMichal Simek #define ZYNQ_GEM_TXBUF_USED_MASK	0x80000000 /* Used by Hw */
53185f7d9aSMichal Simek 
54185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_TXEN_MASK	0x00000008 /* Enable transmit */
55185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_RXEN_MASK	0x00000004 /* Enable receive */
56185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_MDEN_MASK	0x00000010 /* Enable MDIO port */
57185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_STARTTX_MASK	0x00000200 /* Start tx (tx_go) */
58185f7d9aSMichal Simek 
5980243528SMichal Simek #define ZYNQ_GEM_NWCFG_SPEED100		0x000000001 /* 100 Mbps operation */
6080243528SMichal Simek #define ZYNQ_GEM_NWCFG_SPEED1000	0x000000400 /* 1Gbps operation */
6180243528SMichal Simek #define ZYNQ_GEM_NWCFG_FDEN		0x000000002 /* Full Duplex mode */
6280243528SMichal Simek #define ZYNQ_GEM_NWCFG_FSREM		0x000020000 /* FCS removal */
636777f386SMichal Simek #define ZYNQ_GEM_NWCFG_MDCCLKDIV	0x0000c0000 /* Div pclk by 48, max 120MHz */
64185f7d9aSMichal Simek 
658a584c8aSSiva Durga Prasad Paladugu #ifdef CONFIG_ARM64
668a584c8aSSiva Durga Prasad Paladugu # define ZYNQ_GEM_DBUS_WIDTH	(1 << 21) /* 64 bit bus */
678a584c8aSSiva Durga Prasad Paladugu #else
688a584c8aSSiva Durga Prasad Paladugu # define ZYNQ_GEM_DBUS_WIDTH	(0 << 21) /* 32 bit bus */
698a584c8aSSiva Durga Prasad Paladugu #endif
708a584c8aSSiva Durga Prasad Paladugu 
718a584c8aSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_INIT		(ZYNQ_GEM_DBUS_WIDTH | \
728a584c8aSSiva Durga Prasad Paladugu 					ZYNQ_GEM_NWCFG_FDEN | \
73185f7d9aSMichal Simek 					ZYNQ_GEM_NWCFG_FSREM | \
74185f7d9aSMichal Simek 					ZYNQ_GEM_NWCFG_MDCCLKDIV)
75185f7d9aSMichal Simek 
76185f7d9aSMichal Simek #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK	0x00000004 /* PHY management idle */
77185f7d9aSMichal Simek 
78185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_BLENGTH		0x00000004 /* INCR4 AHB bursts */
79185f7d9aSMichal Simek /* Use full configured addressable space (8 Kb) */
80185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_RXSIZE		0x00000300
81185f7d9aSMichal Simek /* Use full configured addressable space (4 Kb) */
82185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_TXSIZE		0x00000400
83185f7d9aSMichal Simek /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
84185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_RXBUF		0x00180000
85185f7d9aSMichal Simek 
86185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_INIT		(ZYNQ_GEM_DMACR_BLENGTH | \
87185f7d9aSMichal Simek 					ZYNQ_GEM_DMACR_RXSIZE | \
88185f7d9aSMichal Simek 					ZYNQ_GEM_DMACR_TXSIZE | \
89185f7d9aSMichal Simek 					ZYNQ_GEM_DMACR_RXBUF)
90185f7d9aSMichal Simek 
91e4d2318aSMichal Simek #define ZYNQ_GEM_TSR_DONE		0x00000020 /* Tx done mask */
92e4d2318aSMichal Simek 
93f97d7e8bSMichal Simek /* Use MII register 1 (MII status register) to detect PHY */
94f97d7e8bSMichal Simek #define PHY_DETECT_REG  1
95f97d7e8bSMichal Simek 
96f97d7e8bSMichal Simek /* Mask used to verify certain PHY features (or register contents)
97f97d7e8bSMichal Simek  * in the register above:
98f97d7e8bSMichal Simek  *  0x1000: 10Mbps full duplex support
99f97d7e8bSMichal Simek  *  0x0800: 10Mbps half duplex support
100f97d7e8bSMichal Simek  *  0x0008: Auto-negotiation support
101f97d7e8bSMichal Simek  */
102f97d7e8bSMichal Simek #define PHY_DETECT_MASK 0x1808
103f97d7e8bSMichal Simek 
104a5144237SSrikanth Thokala /* TX BD status masks */
105a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_FRMLEN_MASK	0x000007ff
106a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_EXHAUSTED	0x08000000
107a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_UNDERRUN		0x10000000
108a5144237SSrikanth Thokala 
10997598fcfSSoren Brinkmann /* Clock frequencies for different speeds */
11097598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_10	2500000UL
11197598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_100	25000000UL
11297598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_1000	125000000UL
11397598fcfSSoren Brinkmann 
114185f7d9aSMichal Simek /* Device registers */
115185f7d9aSMichal Simek struct zynq_gem_regs {
11697a51a03SMichal Simek 	u32 nwctrl; /* 0x0 - Network Control reg */
11797a51a03SMichal Simek 	u32 nwcfg; /* 0x4 - Network Config reg */
11897a51a03SMichal Simek 	u32 nwsr; /* 0x8 - Network Status reg */
119185f7d9aSMichal Simek 	u32 reserved1;
12097a51a03SMichal Simek 	u32 dmacr; /* 0x10 - DMA Control reg */
12197a51a03SMichal Simek 	u32 txsr; /* 0x14 - TX Status reg */
12297a51a03SMichal Simek 	u32 rxqbase; /* 0x18 - RX Q Base address reg */
12397a51a03SMichal Simek 	u32 txqbase; /* 0x1c - TX Q Base address reg */
12497a51a03SMichal Simek 	u32 rxsr; /* 0x20 - RX Status reg */
125185f7d9aSMichal Simek 	u32 reserved2[2];
12697a51a03SMichal Simek 	u32 idr; /* 0x2c - Interrupt Disable reg */
127185f7d9aSMichal Simek 	u32 reserved3;
12897a51a03SMichal Simek 	u32 phymntnc; /* 0x34 - Phy Maintaince reg */
129185f7d9aSMichal Simek 	u32 reserved4[18];
13097a51a03SMichal Simek 	u32 hashl; /* 0x80 - Hash Low address reg */
13197a51a03SMichal Simek 	u32 hashh; /* 0x84 - Hash High address reg */
132185f7d9aSMichal Simek #define LADDR_LOW	0
133185f7d9aSMichal Simek #define LADDR_HIGH	1
13497a51a03SMichal Simek 	u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
13597a51a03SMichal Simek 	u32 match[4]; /* 0xa8 - Type ID1 Match reg */
136185f7d9aSMichal Simek 	u32 reserved6[18];
1370ebf4041SMichal Simek #define STAT_SIZE	44
1380ebf4041SMichal Simek 	u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
139603ff008SEdgar E. Iglesias 	u32 reserved7[164];
140603ff008SEdgar E. Iglesias 	u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
141603ff008SEdgar E. Iglesias 	u32 reserved8[15];
142603ff008SEdgar E. Iglesias 	u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
143185f7d9aSMichal Simek };
144185f7d9aSMichal Simek 
145185f7d9aSMichal Simek /* BD descriptors */
146185f7d9aSMichal Simek struct emac_bd {
147185f7d9aSMichal Simek 	u32 addr; /* Next descriptor pointer */
148185f7d9aSMichal Simek 	u32 status;
149185f7d9aSMichal Simek };
150185f7d9aSMichal Simek 
151eda9d307SSiva Durga Prasad Paladugu #define RX_BUF 32
152a5144237SSrikanth Thokala /* Page table entries are set to 1MB, or multiples of 1MB
153a5144237SSrikanth Thokala  * (not < 1MB). driver uses less bd's so use 1MB bdspace.
154a5144237SSrikanth Thokala  */
155a5144237SSrikanth Thokala #define BD_SPACE	0x100000
156a5144237SSrikanth Thokala /* BD separation space */
157ff475878SMichal Simek #define BD_SEPRN_SPACE	(RX_BUF * sizeof(struct emac_bd))
158185f7d9aSMichal Simek 
159603ff008SEdgar E. Iglesias /* Setup the first free TX descriptor */
160603ff008SEdgar E. Iglesias #define TX_FREE_DESC	2
161603ff008SEdgar E. Iglesias 
162185f7d9aSMichal Simek /* Initialized, rxbd_current, rx_first_buf must be 0 after init */
163185f7d9aSMichal Simek struct zynq_gem_priv {
164a5144237SSrikanth Thokala 	struct emac_bd *tx_bd;
165a5144237SSrikanth Thokala 	struct emac_bd *rx_bd;
166a5144237SSrikanth Thokala 	char *rxbuffers;
167185f7d9aSMichal Simek 	u32 rxbd_current;
168185f7d9aSMichal Simek 	u32 rx_first_buf;
169185f7d9aSMichal Simek 	int phyaddr;
17001fbf310SDavid Andrey 	u32 emio;
17105868759SMichal Simek 	int init;
172f2fc2768SMichal Simek 	struct zynq_gem_regs *iobase;
17316ce6de8SMichal Simek 	phy_interface_t interface;
174185f7d9aSMichal Simek 	struct phy_device *phydev;
175185f7d9aSMichal Simek 	struct mii_dev *bus;
176185f7d9aSMichal Simek };
177185f7d9aSMichal Simek 
1783fac2724SMichal Simek static inline int mdio_wait(struct zynq_gem_regs *regs)
179185f7d9aSMichal Simek {
1804c8b7bf4SMichal Simek 	u32 timeout = 20000;
181185f7d9aSMichal Simek 
182185f7d9aSMichal Simek 	/* Wait till MDIO interface is ready to accept a new transaction. */
183185f7d9aSMichal Simek 	while (--timeout) {
184185f7d9aSMichal Simek 		if (readl(&regs->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK)
185185f7d9aSMichal Simek 			break;
186185f7d9aSMichal Simek 		WATCHDOG_RESET();
187185f7d9aSMichal Simek 	}
188185f7d9aSMichal Simek 
189185f7d9aSMichal Simek 	if (!timeout) {
190185f7d9aSMichal Simek 		printf("%s: Timeout\n", __func__);
191185f7d9aSMichal Simek 		return 1;
192185f7d9aSMichal Simek 	}
193185f7d9aSMichal Simek 
194185f7d9aSMichal Simek 	return 0;
195185f7d9aSMichal Simek }
196185f7d9aSMichal Simek 
197f2fc2768SMichal Simek static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
198185f7d9aSMichal Simek 			u32 op, u16 *data)
199185f7d9aSMichal Simek {
200185f7d9aSMichal Simek 	u32 mgtcr;
201f2fc2768SMichal Simek 	struct zynq_gem_regs *regs = priv->iobase;
202185f7d9aSMichal Simek 
2033fac2724SMichal Simek 	if (mdio_wait(regs))
204185f7d9aSMichal Simek 		return 1;
205185f7d9aSMichal Simek 
206185f7d9aSMichal Simek 	/* Construct mgtcr mask for the operation */
207185f7d9aSMichal Simek 	mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
208185f7d9aSMichal Simek 		(phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
209185f7d9aSMichal Simek 		(regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
210185f7d9aSMichal Simek 
211185f7d9aSMichal Simek 	/* Write mgtcr and wait for completion */
212185f7d9aSMichal Simek 	writel(mgtcr, &regs->phymntnc);
213185f7d9aSMichal Simek 
2143fac2724SMichal Simek 	if (mdio_wait(regs))
215185f7d9aSMichal Simek 		return 1;
216185f7d9aSMichal Simek 
217185f7d9aSMichal Simek 	if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
218185f7d9aSMichal Simek 		*data = readl(&regs->phymntnc);
219185f7d9aSMichal Simek 
220185f7d9aSMichal Simek 	return 0;
221185f7d9aSMichal Simek }
222185f7d9aSMichal Simek 
223f2fc2768SMichal Simek static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr,
224f2fc2768SMichal Simek 		   u32 regnum, u16 *val)
225185f7d9aSMichal Simek {
226198e9a4fSMichal Simek 	u32 ret;
227198e9a4fSMichal Simek 
228f2fc2768SMichal Simek 	ret = phy_setup_op(priv, phy_addr, regnum,
229185f7d9aSMichal Simek 			   ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
230198e9a4fSMichal Simek 
231198e9a4fSMichal Simek 	if (!ret)
232198e9a4fSMichal Simek 		debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
233198e9a4fSMichal Simek 		      phy_addr, regnum, *val);
234198e9a4fSMichal Simek 
235198e9a4fSMichal Simek 	return ret;
236185f7d9aSMichal Simek }
237185f7d9aSMichal Simek 
238f2fc2768SMichal Simek static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
239f2fc2768SMichal Simek 		    u32 regnum, u16 data)
240185f7d9aSMichal Simek {
241198e9a4fSMichal Simek 	debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
242198e9a4fSMichal Simek 	      regnum, data);
243198e9a4fSMichal Simek 
244f2fc2768SMichal Simek 	return phy_setup_op(priv, phy_addr, regnum,
245185f7d9aSMichal Simek 			    ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
246185f7d9aSMichal Simek }
247185f7d9aSMichal Simek 
2486889ca71SMichal Simek static int phy_detection(struct udevice *dev)
249f97d7e8bSMichal Simek {
250f97d7e8bSMichal Simek 	int i;
251f97d7e8bSMichal Simek 	u16 phyreg;
252f97d7e8bSMichal Simek 	struct zynq_gem_priv *priv = dev->priv;
253f97d7e8bSMichal Simek 
254f97d7e8bSMichal Simek 	if (priv->phyaddr != -1) {
255f2fc2768SMichal Simek 		phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg);
256f97d7e8bSMichal Simek 		if ((phyreg != 0xFFFF) &&
257f97d7e8bSMichal Simek 		    ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
258f97d7e8bSMichal Simek 			/* Found a valid PHY address */
259f97d7e8bSMichal Simek 			debug("Default phy address %d is valid\n",
260f97d7e8bSMichal Simek 			      priv->phyaddr);
261b904725aSMichal Simek 			return 0;
262f97d7e8bSMichal Simek 		} else {
263f97d7e8bSMichal Simek 			debug("PHY address is not setup correctly %d\n",
264f97d7e8bSMichal Simek 			      priv->phyaddr);
265f97d7e8bSMichal Simek 			priv->phyaddr = -1;
266f97d7e8bSMichal Simek 		}
267f97d7e8bSMichal Simek 	}
268f97d7e8bSMichal Simek 
269f97d7e8bSMichal Simek 	debug("detecting phy address\n");
270f97d7e8bSMichal Simek 	if (priv->phyaddr == -1) {
271f97d7e8bSMichal Simek 		/* detect the PHY address */
272f97d7e8bSMichal Simek 		for (i = 31; i >= 0; i--) {
273f2fc2768SMichal Simek 			phyread(priv, i, PHY_DETECT_REG, &phyreg);
274f97d7e8bSMichal Simek 			if ((phyreg != 0xFFFF) &&
275f97d7e8bSMichal Simek 			    ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
276f97d7e8bSMichal Simek 				/* Found a valid PHY address */
277f97d7e8bSMichal Simek 				priv->phyaddr = i;
278f97d7e8bSMichal Simek 				debug("Found valid phy address, %d\n", i);
279b904725aSMichal Simek 				return 0;
280f97d7e8bSMichal Simek 			}
281f97d7e8bSMichal Simek 		}
282f97d7e8bSMichal Simek 	}
283f97d7e8bSMichal Simek 	printf("PHY is not detected\n");
284b904725aSMichal Simek 	return -1;
285f97d7e8bSMichal Simek }
286f97d7e8bSMichal Simek 
2876889ca71SMichal Simek static int zynq_gem_setup_mac(struct udevice *dev)
288185f7d9aSMichal Simek {
289185f7d9aSMichal Simek 	u32 i, macaddrlow, macaddrhigh;
2906889ca71SMichal Simek 	struct eth_pdata *pdata = dev_get_platdata(dev);
2916889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
2926889ca71SMichal Simek 	struct zynq_gem_regs *regs = priv->iobase;
293185f7d9aSMichal Simek 
294185f7d9aSMichal Simek 	/* Set the MAC bits [31:0] in BOT */
2956889ca71SMichal Simek 	macaddrlow = pdata->enetaddr[0];
2966889ca71SMichal Simek 	macaddrlow |= pdata->enetaddr[1] << 8;
2976889ca71SMichal Simek 	macaddrlow |= pdata->enetaddr[2] << 16;
2986889ca71SMichal Simek 	macaddrlow |= pdata->enetaddr[3] << 24;
299185f7d9aSMichal Simek 
300185f7d9aSMichal Simek 	/* Set MAC bits [47:32] in TOP */
3016889ca71SMichal Simek 	macaddrhigh = pdata->enetaddr[4];
3026889ca71SMichal Simek 	macaddrhigh |= pdata->enetaddr[5] << 8;
303185f7d9aSMichal Simek 
304185f7d9aSMichal Simek 	for (i = 0; i < 4; i++) {
305185f7d9aSMichal Simek 		writel(0, &regs->laddr[i][LADDR_LOW]);
306185f7d9aSMichal Simek 		writel(0, &regs->laddr[i][LADDR_HIGH]);
307185f7d9aSMichal Simek 		/* Do not use MATCHx register */
308185f7d9aSMichal Simek 		writel(0, &regs->match[i]);
309185f7d9aSMichal Simek 	}
310185f7d9aSMichal Simek 
311185f7d9aSMichal Simek 	writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
312185f7d9aSMichal Simek 	writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
313185f7d9aSMichal Simek 
314185f7d9aSMichal Simek 	return 0;
315185f7d9aSMichal Simek }
316185f7d9aSMichal Simek 
3176889ca71SMichal Simek static int zynq_phy_init(struct udevice *dev)
31868cc3bd8SMichal Simek {
31968cc3bd8SMichal Simek 	int ret;
3206889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
3216889ca71SMichal Simek 	struct zynq_gem_regs *regs = priv->iobase;
32268cc3bd8SMichal Simek 	const u32 supported = SUPPORTED_10baseT_Half |
32368cc3bd8SMichal Simek 			SUPPORTED_10baseT_Full |
32468cc3bd8SMichal Simek 			SUPPORTED_100baseT_Half |
32568cc3bd8SMichal Simek 			SUPPORTED_100baseT_Full |
32668cc3bd8SMichal Simek 			SUPPORTED_1000baseT_Half |
32768cc3bd8SMichal Simek 			SUPPORTED_1000baseT_Full;
32868cc3bd8SMichal Simek 
329c8e29271SMichal Simek 	/* Enable only MDIO bus */
330c8e29271SMichal Simek 	writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs->nwctrl);
331c8e29271SMichal Simek 
33268cc3bd8SMichal Simek 	ret = phy_detection(dev);
33368cc3bd8SMichal Simek 	if (ret) {
33468cc3bd8SMichal Simek 		printf("GEM PHY init failed\n");
33568cc3bd8SMichal Simek 		return ret;
33668cc3bd8SMichal Simek 	}
33768cc3bd8SMichal Simek 
33868cc3bd8SMichal Simek 	priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
33968cc3bd8SMichal Simek 				   priv->interface);
34090c6f2e2SMichal Simek 	if (!priv->phydev)
34190c6f2e2SMichal Simek 		return -ENODEV;
34268cc3bd8SMichal Simek 
34368cc3bd8SMichal Simek 	priv->phydev->supported = supported | ADVERTISED_Pause |
34468cc3bd8SMichal Simek 				  ADVERTISED_Asym_Pause;
34568cc3bd8SMichal Simek 	priv->phydev->advertising = priv->phydev->supported;
34668cc3bd8SMichal Simek 	phy_config(priv->phydev);
34768cc3bd8SMichal Simek 
34868cc3bd8SMichal Simek 	return 0;
34968cc3bd8SMichal Simek }
35068cc3bd8SMichal Simek 
3516889ca71SMichal Simek static int zynq_gem_init(struct udevice *dev)
352185f7d9aSMichal Simek {
35397598fcfSSoren Brinkmann 	u32 i;
35497598fcfSSoren Brinkmann 	unsigned long clk_rate = 0;
3556889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
3566889ca71SMichal Simek 	struct zynq_gem_regs *regs = priv->iobase;
357603ff008SEdgar E. Iglesias 	struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
358603ff008SEdgar E. Iglesias 	struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
359185f7d9aSMichal Simek 
36005868759SMichal Simek 	if (!priv->init) {
361185f7d9aSMichal Simek 		/* Disable all interrupts */
362185f7d9aSMichal Simek 		writel(0xFFFFFFFF, &regs->idr);
363185f7d9aSMichal Simek 
364185f7d9aSMichal Simek 		/* Disable the receiver & transmitter */
365185f7d9aSMichal Simek 		writel(0, &regs->nwctrl);
366185f7d9aSMichal Simek 		writel(0, &regs->txsr);
367185f7d9aSMichal Simek 		writel(0, &regs->rxsr);
368185f7d9aSMichal Simek 		writel(0, &regs->phymntnc);
369185f7d9aSMichal Simek 
37005868759SMichal Simek 		/* Clear the Hash registers for the mac address
37105868759SMichal Simek 		 * pointed by AddressPtr
37205868759SMichal Simek 		 */
373185f7d9aSMichal Simek 		writel(0x0, &regs->hashl);
374185f7d9aSMichal Simek 		/* Write bits [63:32] in TOP */
375185f7d9aSMichal Simek 		writel(0x0, &regs->hashh);
376185f7d9aSMichal Simek 
377185f7d9aSMichal Simek 		/* Clear all counters */
3780ebf4041SMichal Simek 		for (i = 0; i < STAT_SIZE; i++)
379185f7d9aSMichal Simek 			readl(&regs->stat[i]);
380185f7d9aSMichal Simek 
381185f7d9aSMichal Simek 		/* Setup RxBD space */
382a5144237SSrikanth Thokala 		memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
383185f7d9aSMichal Simek 
384185f7d9aSMichal Simek 		for (i = 0; i < RX_BUF; i++) {
385185f7d9aSMichal Simek 			priv->rx_bd[i].status = 0xF0000000;
38605868759SMichal Simek 			priv->rx_bd[i].addr =
3875b47d407SPrabhakar Kushwaha 					((ulong)(priv->rxbuffers) +
388185f7d9aSMichal Simek 							(i * PKTSIZE_ALIGN));
389185f7d9aSMichal Simek 		}
390185f7d9aSMichal Simek 		/* WRAP bit to last BD */
391185f7d9aSMichal Simek 		priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
392185f7d9aSMichal Simek 		/* Write RxBDs to IP */
3935b47d407SPrabhakar Kushwaha 		writel((ulong)priv->rx_bd, &regs->rxqbase);
394185f7d9aSMichal Simek 
395185f7d9aSMichal Simek 		/* Setup for DMA Configuration register */
396185f7d9aSMichal Simek 		writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
397185f7d9aSMichal Simek 
398185f7d9aSMichal Simek 		/* Setup for Network Control register, MDIO, Rx and Tx enable */
39980243528SMichal Simek 		setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
400185f7d9aSMichal Simek 
401603ff008SEdgar E. Iglesias 		/* Disable the second priority queue */
402603ff008SEdgar E. Iglesias 		dummy_tx_bd->addr = 0;
403603ff008SEdgar E. Iglesias 		dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
404603ff008SEdgar E. Iglesias 				ZYNQ_GEM_TXBUF_LAST_MASK|
405603ff008SEdgar E. Iglesias 				ZYNQ_GEM_TXBUF_USED_MASK;
406603ff008SEdgar E. Iglesias 
407603ff008SEdgar E. Iglesias 		dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
408603ff008SEdgar E. Iglesias 				ZYNQ_GEM_RXBUF_NEW_MASK;
409603ff008SEdgar E. Iglesias 		dummy_rx_bd->status = 0;
410603ff008SEdgar E. Iglesias 		flush_dcache_range((ulong)&dummy_tx_bd, (ulong)&dummy_tx_bd +
411603ff008SEdgar E. Iglesias 				   sizeof(dummy_tx_bd));
412603ff008SEdgar E. Iglesias 		flush_dcache_range((ulong)&dummy_rx_bd, (ulong)&dummy_rx_bd +
413603ff008SEdgar E. Iglesias 				   sizeof(dummy_rx_bd));
414603ff008SEdgar E. Iglesias 
415603ff008SEdgar E. Iglesias 		writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
416603ff008SEdgar E. Iglesias 		writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
417603ff008SEdgar E. Iglesias 
41805868759SMichal Simek 		priv->init++;
41905868759SMichal Simek 	}
42005868759SMichal Simek 
42164a7ead6SMichal Simek 	phy_startup(priv->phydev);
422185f7d9aSMichal Simek 
42364a7ead6SMichal Simek 	if (!priv->phydev->link) {
42464a7ead6SMichal Simek 		printf("%s: No link.\n", priv->phydev->dev->name);
4254ed4aa20SMichal Simek 		return -1;
4264ed4aa20SMichal Simek 	}
4274ed4aa20SMichal Simek 
42864a7ead6SMichal Simek 	switch (priv->phydev->speed) {
42980243528SMichal Simek 	case SPEED_1000:
43080243528SMichal Simek 		writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED1000,
43180243528SMichal Simek 		       &regs->nwcfg);
43297598fcfSSoren Brinkmann 		clk_rate = ZYNQ_GEM_FREQUENCY_1000;
43380243528SMichal Simek 		break;
43480243528SMichal Simek 	case SPEED_100:
435242b1547SMichal Simek 		writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED100,
436242b1547SMichal Simek 		       &regs->nwcfg);
43797598fcfSSoren Brinkmann 		clk_rate = ZYNQ_GEM_FREQUENCY_100;
43880243528SMichal Simek 		break;
43980243528SMichal Simek 	case SPEED_10:
44097598fcfSSoren Brinkmann 		clk_rate = ZYNQ_GEM_FREQUENCY_10;
44180243528SMichal Simek 		break;
44280243528SMichal Simek 	}
44301fbf310SDavid Andrey 
44401fbf310SDavid Andrey 	/* Change the rclk and clk only not using EMIO interface */
44501fbf310SDavid Andrey 	if (!priv->emio)
4466889ca71SMichal Simek 		zynq_slcr_gem_clk_setup((ulong)priv->iobase !=
44797598fcfSSoren Brinkmann 					ZYNQ_GEM_BASEADDR0, clk_rate);
44880243528SMichal Simek 
44980243528SMichal Simek 	setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
45080243528SMichal Simek 					ZYNQ_GEM_NWCTRL_TXEN_MASK);
45180243528SMichal Simek 
452185f7d9aSMichal Simek 	return 0;
453185f7d9aSMichal Simek }
454185f7d9aSMichal Simek 
455e4d2318aSMichal Simek static int wait_for_bit(const char *func, u32 *reg, const u32 mask,
456e4d2318aSMichal Simek 			bool set, unsigned int timeout)
457e4d2318aSMichal Simek {
458e4d2318aSMichal Simek 	u32 val;
459e4d2318aSMichal Simek 	unsigned long start = get_timer(0);
460e4d2318aSMichal Simek 
461e4d2318aSMichal Simek 	while (1) {
462e4d2318aSMichal Simek 		val = readl(reg);
463e4d2318aSMichal Simek 
464e4d2318aSMichal Simek 		if (!set)
465e4d2318aSMichal Simek 			val = ~val;
466e4d2318aSMichal Simek 
467e4d2318aSMichal Simek 		if ((val & mask) == mask)
468e4d2318aSMichal Simek 			return 0;
469e4d2318aSMichal Simek 
470e4d2318aSMichal Simek 		if (get_timer(start) > timeout)
471e4d2318aSMichal Simek 			break;
472e4d2318aSMichal Simek 
473b8de29feSMichal Simek 		if (ctrlc()) {
474b8de29feSMichal Simek 			puts("Abort\n");
475b8de29feSMichal Simek 			return -EINTR;
476b8de29feSMichal Simek 		}
477b8de29feSMichal Simek 
478e4d2318aSMichal Simek 		udelay(1);
479e4d2318aSMichal Simek 	}
480e4d2318aSMichal Simek 
481e4d2318aSMichal Simek 	debug("%s: Timeout (reg=%p mask=%08x wait_set=%i)\n",
482e4d2318aSMichal Simek 	      func, reg, mask, set);
483e4d2318aSMichal Simek 
484e4d2318aSMichal Simek 	return -ETIMEDOUT;
485e4d2318aSMichal Simek }
486e4d2318aSMichal Simek 
4876889ca71SMichal Simek static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
488185f7d9aSMichal Simek {
489a5144237SSrikanth Thokala 	u32 addr, size;
4906889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
4916889ca71SMichal Simek 	struct zynq_gem_regs *regs = priv->iobase;
49223a598f7SMichal Simek 	struct emac_bd *current_bd = &priv->tx_bd[1];
493185f7d9aSMichal Simek 
494185f7d9aSMichal Simek 	/* Setup Tx BD */
495a5144237SSrikanth Thokala 	memset(priv->tx_bd, 0, sizeof(struct emac_bd));
496185f7d9aSMichal Simek 
4975b47d407SPrabhakar Kushwaha 	priv->tx_bd->addr = (ulong)ptr;
498a5144237SSrikanth Thokala 	priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
49923a598f7SMichal Simek 			       ZYNQ_GEM_TXBUF_LAST_MASK;
50023a598f7SMichal Simek 	/* Dummy descriptor to mark it as the last in descriptor chain */
50123a598f7SMichal Simek 	current_bd->addr = 0x0;
50223a598f7SMichal Simek 	current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
503e65d33cfSMichal Simek 			     ZYNQ_GEM_TXBUF_LAST_MASK|
50423a598f7SMichal Simek 			     ZYNQ_GEM_TXBUF_USED_MASK;
505a5144237SSrikanth Thokala 
50645c07741SMichal Simek 	/* setup BD */
50745c07741SMichal Simek 	writel((ulong)priv->tx_bd, &regs->txqbase);
50845c07741SMichal Simek 
5095b47d407SPrabhakar Kushwaha 	addr = (ulong) ptr;
510a5144237SSrikanth Thokala 	addr &= ~(ARCH_DMA_MINALIGN - 1);
511a5144237SSrikanth Thokala 	size = roundup(len, ARCH_DMA_MINALIGN);
512a5144237SSrikanth Thokala 	flush_dcache_range(addr, addr + size);
51396f4f149SSiva Durga Prasad Paladugu 
5145b47d407SPrabhakar Kushwaha 	addr = (ulong)priv->rxbuffers;
51596f4f149SSiva Durga Prasad Paladugu 	addr &= ~(ARCH_DMA_MINALIGN - 1);
51696f4f149SSiva Durga Prasad Paladugu 	size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
51796f4f149SSiva Durga Prasad Paladugu 	flush_dcache_range(addr, addr + size);
518a5144237SSrikanth Thokala 	barrier();
519185f7d9aSMichal Simek 
520185f7d9aSMichal Simek 	/* Start transmit */
521185f7d9aSMichal Simek 	setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
522185f7d9aSMichal Simek 
523a5144237SSrikanth Thokala 	/* Read TX BD status */
524a5144237SSrikanth Thokala 	if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
525a5144237SSrikanth Thokala 		printf("TX buffers exhausted in mid frame\n");
526185f7d9aSMichal Simek 
527e4d2318aSMichal Simek 	return wait_for_bit(__func__, &regs->txsr, ZYNQ_GEM_TSR_DONE,
528e4d2318aSMichal Simek 			    true, 20000);
529185f7d9aSMichal Simek }
530185f7d9aSMichal Simek 
531185f7d9aSMichal Simek /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
5326889ca71SMichal Simek static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
533185f7d9aSMichal Simek {
534185f7d9aSMichal Simek 	int frame_len;
5356889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
536185f7d9aSMichal Simek 	struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
537185f7d9aSMichal Simek 	struct emac_bd *first_bd;
538185f7d9aSMichal Simek 
539185f7d9aSMichal Simek 	if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
540185f7d9aSMichal Simek 		return 0;
541185f7d9aSMichal Simek 
542185f7d9aSMichal Simek 	if (!(current_bd->status &
543185f7d9aSMichal Simek 			(ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
544185f7d9aSMichal Simek 		printf("GEM: SOF or EOF not set for last buffer received!\n");
545185f7d9aSMichal Simek 		return 0;
546185f7d9aSMichal Simek 	}
547185f7d9aSMichal Simek 
548185f7d9aSMichal Simek 	frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
549185f7d9aSMichal Simek 	if (frame_len) {
550a5144237SSrikanth Thokala 		u32 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
551a5144237SSrikanth Thokala 		addr &= ~(ARCH_DMA_MINALIGN - 1);
552a5144237SSrikanth Thokala 
5535b47d407SPrabhakar Kushwaha 		net_process_received_packet((u8 *)(ulong)addr, frame_len);
554185f7d9aSMichal Simek 
555185f7d9aSMichal Simek 		if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK)
556185f7d9aSMichal Simek 			priv->rx_first_buf = priv->rxbd_current;
557185f7d9aSMichal Simek 		else {
558185f7d9aSMichal Simek 			current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
559185f7d9aSMichal Simek 			current_bd->status = 0xF0000000; /* FIXME */
560185f7d9aSMichal Simek 		}
561185f7d9aSMichal Simek 
562185f7d9aSMichal Simek 		if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
563185f7d9aSMichal Simek 			first_bd = &priv->rx_bd[priv->rx_first_buf];
564185f7d9aSMichal Simek 			first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
565185f7d9aSMichal Simek 			first_bd->status = 0xF0000000;
566185f7d9aSMichal Simek 		}
567185f7d9aSMichal Simek 
568185f7d9aSMichal Simek 		if ((++priv->rxbd_current) >= RX_BUF)
569185f7d9aSMichal Simek 			priv->rxbd_current = 0;
570185f7d9aSMichal Simek 	}
571185f7d9aSMichal Simek 
5723b90d0afSMichal Simek 	return frame_len;
573185f7d9aSMichal Simek }
574185f7d9aSMichal Simek 
5756889ca71SMichal Simek static void zynq_gem_halt(struct udevice *dev)
576185f7d9aSMichal Simek {
5776889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
5786889ca71SMichal Simek 	struct zynq_gem_regs *regs = priv->iobase;
579185f7d9aSMichal Simek 
58080243528SMichal Simek 	clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
58180243528SMichal Simek 						ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
582185f7d9aSMichal Simek }
583185f7d9aSMichal Simek 
5846889ca71SMichal Simek static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
5856889ca71SMichal Simek 				int devad, int reg)
586185f7d9aSMichal Simek {
5876889ca71SMichal Simek 	struct zynq_gem_priv *priv = bus->priv;
588185f7d9aSMichal Simek 	int ret;
5896889ca71SMichal Simek 	u16 val;
590185f7d9aSMichal Simek 
5916889ca71SMichal Simek 	ret = phyread(priv, addr, reg, &val);
5926889ca71SMichal Simek 	debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
5936889ca71SMichal Simek 	return val;
594185f7d9aSMichal Simek }
595185f7d9aSMichal Simek 
5966889ca71SMichal Simek static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
5976889ca71SMichal Simek 				 int reg, u16 value)
598185f7d9aSMichal Simek {
5996889ca71SMichal Simek 	struct zynq_gem_priv *priv = bus->priv;
600185f7d9aSMichal Simek 
6016889ca71SMichal Simek 	debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
6026889ca71SMichal Simek 	return phywrite(priv, addr, reg, value);
603185f7d9aSMichal Simek }
604185f7d9aSMichal Simek 
6056889ca71SMichal Simek static int zynq_gem_probe(struct udevice *dev)
606185f7d9aSMichal Simek {
607a5144237SSrikanth Thokala 	void *bd_space;
6086889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
6096889ca71SMichal Simek 	int ret;
610185f7d9aSMichal Simek 
611a5144237SSrikanth Thokala 	/* Align rxbuffers to ARCH_DMA_MINALIGN */
612a5144237SSrikanth Thokala 	priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
613a5144237SSrikanth Thokala 	memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
614a5144237SSrikanth Thokala 
61596f4f149SSiva Durga Prasad Paladugu 	/* Align bd_space to MMU_SECTION_SHIFT */
616a5144237SSrikanth Thokala 	bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
6179ce1edc8SMichal Simek 	mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
6189ce1edc8SMichal Simek 					BD_SPACE, DCACHE_OFF);
619a5144237SSrikanth Thokala 
620a5144237SSrikanth Thokala 	/* Initialize the bd spaces for tx and rx bd's */
621a5144237SSrikanth Thokala 	priv->tx_bd = (struct emac_bd *)bd_space;
6225b47d407SPrabhakar Kushwaha 	priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
623a5144237SSrikanth Thokala 
6246889ca71SMichal Simek 	priv->bus = mdio_alloc();
6256889ca71SMichal Simek 	priv->bus->read = zynq_gem_miiphy_read;
6266889ca71SMichal Simek 	priv->bus->write = zynq_gem_miiphy_write;
6276889ca71SMichal Simek 	priv->bus->priv = priv;
6286889ca71SMichal Simek 	strcpy(priv->bus->name, "gem");
629185f7d9aSMichal Simek 
6306889ca71SMichal Simek 	ret = mdio_register(priv->bus);
631c8e29271SMichal Simek 	if (ret)
632c8e29271SMichal Simek 		return ret;
633c8e29271SMichal Simek 
6346889ca71SMichal Simek 	zynq_phy_init(dev);
6356889ca71SMichal Simek 
6366889ca71SMichal Simek 	return 0;
637185f7d9aSMichal Simek }
6386889ca71SMichal Simek 
6396889ca71SMichal Simek static int zynq_gem_remove(struct udevice *dev)
6406889ca71SMichal Simek {
6416889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
6426889ca71SMichal Simek 
6436889ca71SMichal Simek 	free(priv->phydev);
6446889ca71SMichal Simek 	mdio_unregister(priv->bus);
6456889ca71SMichal Simek 	mdio_free(priv->bus);
6466889ca71SMichal Simek 
6476889ca71SMichal Simek 	return 0;
6486889ca71SMichal Simek }
6496889ca71SMichal Simek 
6506889ca71SMichal Simek static const struct eth_ops zynq_gem_ops = {
6516889ca71SMichal Simek 	.start			= zynq_gem_init,
6526889ca71SMichal Simek 	.send			= zynq_gem_send,
6536889ca71SMichal Simek 	.recv			= zynq_gem_recv,
6546889ca71SMichal Simek 	.stop			= zynq_gem_halt,
6556889ca71SMichal Simek 	.write_hwaddr		= zynq_gem_setup_mac,
6566889ca71SMichal Simek };
6576889ca71SMichal Simek 
6586889ca71SMichal Simek static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
6596889ca71SMichal Simek {
6606889ca71SMichal Simek 	struct eth_pdata *pdata = dev_get_platdata(dev);
6616889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
6626889ca71SMichal Simek 	int offset = 0;
6633cdb1450SMichal Simek 	const char *phy_mode;
6646889ca71SMichal Simek 
6656889ca71SMichal Simek 	pdata->iobase = (phys_addr_t)dev_get_addr(dev);
6666889ca71SMichal Simek 	priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
6676889ca71SMichal Simek 	/* Hardcode for now */
6686889ca71SMichal Simek 	priv->emio = 0;
669*bcdfef7aSMichal Simek 	priv->phyaddr = -1;
6706889ca71SMichal Simek 
6716889ca71SMichal Simek 	offset = fdtdec_lookup_phandle(gd->fdt_blob, dev->of_offset,
6726889ca71SMichal Simek 				       "phy-handle");
6736889ca71SMichal Simek 	if (offset > 0)
674*bcdfef7aSMichal Simek 		priv->phyaddr = fdtdec_get_int(gd->fdt_blob, offset, "reg", -1);
6756889ca71SMichal Simek 
6763cdb1450SMichal Simek 	phy_mode = fdt_getprop(gd->fdt_blob, dev->of_offset, "phy-mode", NULL);
6773cdb1450SMichal Simek 	if (phy_mode)
6783cdb1450SMichal Simek 		pdata->phy_interface = phy_get_interface_by_name(phy_mode);
6793cdb1450SMichal Simek 	if (pdata->phy_interface == -1) {
6803cdb1450SMichal Simek 		debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
6813cdb1450SMichal Simek 		return -EINVAL;
6823cdb1450SMichal Simek 	}
6833cdb1450SMichal Simek 	priv->interface = pdata->phy_interface;
6843cdb1450SMichal Simek 
6853cdb1450SMichal Simek 	printf("ZYNQ GEM: %lx, phyaddr %d, interface %s\n", (ulong)priv->iobase,
6863cdb1450SMichal Simek 	       priv->phyaddr, phy_string_for_interface(priv->interface));
6876889ca71SMichal Simek 
6886889ca71SMichal Simek 	return 0;
6896889ca71SMichal Simek }
6906889ca71SMichal Simek 
6916889ca71SMichal Simek static const struct udevice_id zynq_gem_ids[] = {
6926889ca71SMichal Simek 	{ .compatible = "cdns,zynqmp-gem" },
6936889ca71SMichal Simek 	{ .compatible = "cdns,zynq-gem" },
6946889ca71SMichal Simek 	{ .compatible = "cdns,gem" },
6956889ca71SMichal Simek 	{ }
6966889ca71SMichal Simek };
6976889ca71SMichal Simek 
6986889ca71SMichal Simek U_BOOT_DRIVER(zynq_gem) = {
6996889ca71SMichal Simek 	.name	= "zynq_gem",
7006889ca71SMichal Simek 	.id	= UCLASS_ETH,
7016889ca71SMichal Simek 	.of_match = zynq_gem_ids,
7026889ca71SMichal Simek 	.ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
7036889ca71SMichal Simek 	.probe	= zynq_gem_probe,
7046889ca71SMichal Simek 	.remove	= zynq_gem_remove,
7056889ca71SMichal Simek 	.ops	= &zynq_gem_ops,
7066889ca71SMichal Simek 	.priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
7076889ca71SMichal Simek 	.platdata_auto_alloc_size = sizeof(struct eth_pdata),
7086889ca71SMichal Simek };
709