1185f7d9aSMichal Simek /* 2185f7d9aSMichal Simek * (C) Copyright 2011 Michal Simek 3185f7d9aSMichal Simek * 4185f7d9aSMichal Simek * Michal SIMEK <monstr@monstr.eu> 5185f7d9aSMichal Simek * 6185f7d9aSMichal Simek * Based on Xilinx gmac driver: 7185f7d9aSMichal Simek * (C) Copyright 2011 Xilinx 8185f7d9aSMichal Simek * 9185f7d9aSMichal Simek * See file CREDITS for list of people who contributed to this 10185f7d9aSMichal Simek * project. 11185f7d9aSMichal Simek * 12185f7d9aSMichal Simek * This program is free software; you can redistribute it and/or 13185f7d9aSMichal Simek * modify it under the terms of the GNU General Public License as 14185f7d9aSMichal Simek * published by the Free Software Foundation; either version 2 of 15185f7d9aSMichal Simek * the License, or (at your option) any later version. 16185f7d9aSMichal Simek * 17185f7d9aSMichal Simek * This program is distributed in the hope that it will be useful, 18185f7d9aSMichal Simek * but WITHOUT ANY WARRANTY; without even the implied warranty of 19185f7d9aSMichal Simek * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 20185f7d9aSMichal Simek * GNU General Public License for more details. 21185f7d9aSMichal Simek * 22185f7d9aSMichal Simek * You should have received a copy of the GNU General Public License 23185f7d9aSMichal Simek * along with this program; if not, write to the Free Software 24185f7d9aSMichal Simek * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 25185f7d9aSMichal Simek * MA 02111-1307 USA 26185f7d9aSMichal Simek */ 27185f7d9aSMichal Simek 28185f7d9aSMichal Simek #include <common.h> 29185f7d9aSMichal Simek #include <net.h> 30185f7d9aSMichal Simek #include <config.h> 31185f7d9aSMichal Simek #include <malloc.h> 32185f7d9aSMichal Simek #include <asm/io.h> 33185f7d9aSMichal Simek #include <phy.h> 34185f7d9aSMichal Simek #include <miiphy.h> 35185f7d9aSMichal Simek #include <watchdog.h> 36185f7d9aSMichal Simek 37185f7d9aSMichal Simek #if !defined(CONFIG_PHYLIB) 38185f7d9aSMichal Simek # error XILINX_GEM_ETHERNET requires PHYLIB 39185f7d9aSMichal Simek #endif 40185f7d9aSMichal Simek 41185f7d9aSMichal Simek /* Bit/mask specification */ 42185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */ 43185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */ 44185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */ 45185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */ 46185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */ 47185f7d9aSMichal Simek 48185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */ 49185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */ 50185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */ 51185f7d9aSMichal Simek 52185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */ 53185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */ 54185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */ 55185f7d9aSMichal Simek 56185f7d9aSMichal Simek /* Wrap bit, last descriptor */ 57185f7d9aSMichal Simek #define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000 58185f7d9aSMichal Simek #define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */ 59185f7d9aSMichal Simek 60185f7d9aSMichal Simek #define ZYNQ_GEM_TXSR_HRESPNOK_MASK 0x00000100 /* Transmit hresp not OK */ 61185f7d9aSMichal Simek #define ZYNQ_GEM_TXSR_URUN_MASK 0x00000040 /* Transmit underrun */ 62185f7d9aSMichal Simek /* Transmit buffs exhausted mid frame */ 63185f7d9aSMichal Simek #define ZYNQ_GEM_TXSR_BUFEXH_MASK 0x00000010 64185f7d9aSMichal Simek 65185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */ 66185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */ 67185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */ 68185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */ 69185f7d9aSMichal Simek 70185f7d9aSMichal Simek #define ZYNQ_GEM_NWCFG_SPEED 0x00000001 /* 100 Mbps operation */ 71185f7d9aSMichal Simek #define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */ 72185f7d9aSMichal Simek #define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */ 73185f7d9aSMichal Simek #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000080000 /* Div pclk by 32, 80MHz */ 74185f7d9aSMichal Simek 75185f7d9aSMichal Simek #define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_NWCFG_SPEED | \ 76185f7d9aSMichal Simek ZYNQ_GEM_NWCFG_FDEN | \ 77185f7d9aSMichal Simek ZYNQ_GEM_NWCFG_FSREM | \ 78185f7d9aSMichal Simek ZYNQ_GEM_NWCFG_MDCCLKDIV) 79185f7d9aSMichal Simek 80185f7d9aSMichal Simek #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */ 81185f7d9aSMichal Simek 82185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */ 83185f7d9aSMichal Simek /* Use full configured addressable space (8 Kb) */ 84185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_RXSIZE 0x00000300 85185f7d9aSMichal Simek /* Use full configured addressable space (4 Kb) */ 86185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_TXSIZE 0x00000400 87185f7d9aSMichal Simek /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */ 88185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_RXBUF 0x00180000 89185f7d9aSMichal Simek 90185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \ 91185f7d9aSMichal Simek ZYNQ_GEM_DMACR_RXSIZE | \ 92185f7d9aSMichal Simek ZYNQ_GEM_DMACR_TXSIZE | \ 93185f7d9aSMichal Simek ZYNQ_GEM_DMACR_RXBUF) 94185f7d9aSMichal Simek 95185f7d9aSMichal Simek /* Device registers */ 96185f7d9aSMichal Simek struct zynq_gem_regs { 97185f7d9aSMichal Simek u32 nwctrl; /* Network Control reg */ 98185f7d9aSMichal Simek u32 nwcfg; /* Network Config reg */ 99185f7d9aSMichal Simek u32 nwsr; /* Network Status reg */ 100185f7d9aSMichal Simek u32 reserved1; 101185f7d9aSMichal Simek u32 dmacr; /* DMA Control reg */ 102185f7d9aSMichal Simek u32 txsr; /* TX Status reg */ 103185f7d9aSMichal Simek u32 rxqbase; /* RX Q Base address reg */ 104185f7d9aSMichal Simek u32 txqbase; /* TX Q Base address reg */ 105185f7d9aSMichal Simek u32 rxsr; /* RX Status reg */ 106185f7d9aSMichal Simek u32 reserved2[2]; 107185f7d9aSMichal Simek u32 idr; /* Interrupt Disable reg */ 108185f7d9aSMichal Simek u32 reserved3; 109185f7d9aSMichal Simek u32 phymntnc; /* Phy Maintaince reg */ 110185f7d9aSMichal Simek u32 reserved4[18]; 111185f7d9aSMichal Simek u32 hashl; /* Hash Low address reg */ 112185f7d9aSMichal Simek u32 hashh; /* Hash High address reg */ 113185f7d9aSMichal Simek #define LADDR_LOW 0 114185f7d9aSMichal Simek #define LADDR_HIGH 1 115185f7d9aSMichal Simek u32 laddr[4][LADDR_HIGH + 1]; /* Specific1 addr low/high reg */ 116185f7d9aSMichal Simek u32 match[4]; /* Type ID1 Match reg */ 117185f7d9aSMichal Simek u32 reserved6[18]; 118185f7d9aSMichal Simek u32 stat[44]; /* Octects transmitted Low reg - stat start */ 119185f7d9aSMichal Simek }; 120185f7d9aSMichal Simek 121185f7d9aSMichal Simek /* BD descriptors */ 122185f7d9aSMichal Simek struct emac_bd { 123185f7d9aSMichal Simek u32 addr; /* Next descriptor pointer */ 124185f7d9aSMichal Simek u32 status; 125185f7d9aSMichal Simek }; 126185f7d9aSMichal Simek 127185f7d9aSMichal Simek #define RX_BUF 3 128185f7d9aSMichal Simek 129185f7d9aSMichal Simek /* Initialized, rxbd_current, rx_first_buf must be 0 after init */ 130185f7d9aSMichal Simek struct zynq_gem_priv { 131185f7d9aSMichal Simek struct emac_bd tx_bd; 132185f7d9aSMichal Simek struct emac_bd rx_bd[RX_BUF]; 133185f7d9aSMichal Simek char rxbuffers[RX_BUF * PKTSIZE_ALIGN]; 134185f7d9aSMichal Simek u32 rxbd_current; 135185f7d9aSMichal Simek u32 rx_first_buf; 136185f7d9aSMichal Simek int phyaddr; 137185f7d9aSMichal Simek struct phy_device *phydev; 138185f7d9aSMichal Simek struct mii_dev *bus; 139185f7d9aSMichal Simek }; 140185f7d9aSMichal Simek 141185f7d9aSMichal Simek static inline int mdio_wait(struct eth_device *dev) 142185f7d9aSMichal Simek { 143185f7d9aSMichal Simek struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase; 144185f7d9aSMichal Simek u32 timeout = 200; 145185f7d9aSMichal Simek 146185f7d9aSMichal Simek /* Wait till MDIO interface is ready to accept a new transaction. */ 147185f7d9aSMichal Simek while (--timeout) { 148185f7d9aSMichal Simek if (readl(®s->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK) 149185f7d9aSMichal Simek break; 150185f7d9aSMichal Simek WATCHDOG_RESET(); 151185f7d9aSMichal Simek } 152185f7d9aSMichal Simek 153185f7d9aSMichal Simek if (!timeout) { 154185f7d9aSMichal Simek printf("%s: Timeout\n", __func__); 155185f7d9aSMichal Simek return 1; 156185f7d9aSMichal Simek } 157185f7d9aSMichal Simek 158185f7d9aSMichal Simek return 0; 159185f7d9aSMichal Simek } 160185f7d9aSMichal Simek 161185f7d9aSMichal Simek static u32 phy_setup_op(struct eth_device *dev, u32 phy_addr, u32 regnum, 162185f7d9aSMichal Simek u32 op, u16 *data) 163185f7d9aSMichal Simek { 164185f7d9aSMichal Simek u32 mgtcr; 165185f7d9aSMichal Simek struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase; 166185f7d9aSMichal Simek 167185f7d9aSMichal Simek if (mdio_wait(dev)) 168185f7d9aSMichal Simek return 1; 169185f7d9aSMichal Simek 170185f7d9aSMichal Simek /* Construct mgtcr mask for the operation */ 171185f7d9aSMichal Simek mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op | 172185f7d9aSMichal Simek (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) | 173185f7d9aSMichal Simek (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data; 174185f7d9aSMichal Simek 175185f7d9aSMichal Simek /* Write mgtcr and wait for completion */ 176185f7d9aSMichal Simek writel(mgtcr, ®s->phymntnc); 177185f7d9aSMichal Simek 178185f7d9aSMichal Simek if (mdio_wait(dev)) 179185f7d9aSMichal Simek return 1; 180185f7d9aSMichal Simek 181185f7d9aSMichal Simek if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK) 182185f7d9aSMichal Simek *data = readl(®s->phymntnc); 183185f7d9aSMichal Simek 184185f7d9aSMichal Simek return 0; 185185f7d9aSMichal Simek } 186185f7d9aSMichal Simek 187185f7d9aSMichal Simek static u32 phyread(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 *val) 188185f7d9aSMichal Simek { 189185f7d9aSMichal Simek return phy_setup_op(dev, phy_addr, regnum, 190185f7d9aSMichal Simek ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val); 191185f7d9aSMichal Simek } 192185f7d9aSMichal Simek 193185f7d9aSMichal Simek static u32 phywrite(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 data) 194185f7d9aSMichal Simek { 195185f7d9aSMichal Simek return phy_setup_op(dev, phy_addr, regnum, 196185f7d9aSMichal Simek ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data); 197185f7d9aSMichal Simek } 198185f7d9aSMichal Simek 199185f7d9aSMichal Simek static int zynq_gem_setup_mac(struct eth_device *dev) 200185f7d9aSMichal Simek { 201185f7d9aSMichal Simek u32 i, macaddrlow, macaddrhigh; 202185f7d9aSMichal Simek struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase; 203185f7d9aSMichal Simek 204185f7d9aSMichal Simek /* Set the MAC bits [31:0] in BOT */ 205185f7d9aSMichal Simek macaddrlow = dev->enetaddr[0]; 206185f7d9aSMichal Simek macaddrlow |= dev->enetaddr[1] << 8; 207185f7d9aSMichal Simek macaddrlow |= dev->enetaddr[2] << 16; 208185f7d9aSMichal Simek macaddrlow |= dev->enetaddr[3] << 24; 209185f7d9aSMichal Simek 210185f7d9aSMichal Simek /* Set MAC bits [47:32] in TOP */ 211185f7d9aSMichal Simek macaddrhigh = dev->enetaddr[4]; 212185f7d9aSMichal Simek macaddrhigh |= dev->enetaddr[5] << 8; 213185f7d9aSMichal Simek 214185f7d9aSMichal Simek for (i = 0; i < 4; i++) { 215185f7d9aSMichal Simek writel(0, ®s->laddr[i][LADDR_LOW]); 216185f7d9aSMichal Simek writel(0, ®s->laddr[i][LADDR_HIGH]); 217185f7d9aSMichal Simek /* Do not use MATCHx register */ 218185f7d9aSMichal Simek writel(0, ®s->match[i]); 219185f7d9aSMichal Simek } 220185f7d9aSMichal Simek 221185f7d9aSMichal Simek writel(macaddrlow, ®s->laddr[0][LADDR_LOW]); 222185f7d9aSMichal Simek writel(macaddrhigh, ®s->laddr[0][LADDR_HIGH]); 223185f7d9aSMichal Simek 224185f7d9aSMichal Simek return 0; 225185f7d9aSMichal Simek } 226185f7d9aSMichal Simek 227185f7d9aSMichal Simek static int zynq_gem_init(struct eth_device *dev, bd_t * bis) 228185f7d9aSMichal Simek { 229185f7d9aSMichal Simek u32 i; 230185f7d9aSMichal Simek struct phy_device *phydev; 231185f7d9aSMichal Simek const u32 stat_size = (sizeof(struct zynq_gem_regs) - 232185f7d9aSMichal Simek offsetof(struct zynq_gem_regs, stat)) / 4; 233185f7d9aSMichal Simek struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase; 234185f7d9aSMichal Simek struct zynq_gem_priv *priv = dev->priv; 235185f7d9aSMichal Simek const u32 supported = SUPPORTED_10baseT_Half | 236185f7d9aSMichal Simek SUPPORTED_10baseT_Full | 237185f7d9aSMichal Simek SUPPORTED_100baseT_Half | 238185f7d9aSMichal Simek SUPPORTED_100baseT_Full | 239185f7d9aSMichal Simek SUPPORTED_1000baseT_Half | 240185f7d9aSMichal Simek SUPPORTED_1000baseT_Full; 241185f7d9aSMichal Simek 242185f7d9aSMichal Simek /* Disable all interrupts */ 243185f7d9aSMichal Simek writel(0xFFFFFFFF, ®s->idr); 244185f7d9aSMichal Simek 245185f7d9aSMichal Simek /* Disable the receiver & transmitter */ 246185f7d9aSMichal Simek writel(0, ®s->nwctrl); 247185f7d9aSMichal Simek writel(0, ®s->txsr); 248185f7d9aSMichal Simek writel(0, ®s->rxsr); 249185f7d9aSMichal Simek writel(0, ®s->phymntnc); 250185f7d9aSMichal Simek 251185f7d9aSMichal Simek /* Clear the Hash registers for the mac address pointed by AddressPtr */ 252185f7d9aSMichal Simek writel(0x0, ®s->hashl); 253185f7d9aSMichal Simek /* Write bits [63:32] in TOP */ 254185f7d9aSMichal Simek writel(0x0, ®s->hashh); 255185f7d9aSMichal Simek 256185f7d9aSMichal Simek /* Clear all counters */ 257185f7d9aSMichal Simek for (i = 0; i <= stat_size; i++) 258185f7d9aSMichal Simek readl(®s->stat[i]); 259185f7d9aSMichal Simek 260185f7d9aSMichal Simek /* Setup RxBD space */ 261185f7d9aSMichal Simek memset(&(priv->rx_bd), 0, sizeof(priv->rx_bd)); 262185f7d9aSMichal Simek /* Create the RxBD ring */ 263185f7d9aSMichal Simek memset(&(priv->rxbuffers), 0, sizeof(priv->rxbuffers)); 264185f7d9aSMichal Simek 265185f7d9aSMichal Simek for (i = 0; i < RX_BUF; i++) { 266185f7d9aSMichal Simek priv->rx_bd[i].status = 0xF0000000; 267185f7d9aSMichal Simek priv->rx_bd[i].addr = (u32)((char *) &(priv->rxbuffers) + 268185f7d9aSMichal Simek (i * PKTSIZE_ALIGN)); 269185f7d9aSMichal Simek } 270185f7d9aSMichal Simek /* WRAP bit to last BD */ 271185f7d9aSMichal Simek priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK; 272185f7d9aSMichal Simek /* Write RxBDs to IP */ 273185f7d9aSMichal Simek writel((u32) &(priv->rx_bd), ®s->rxqbase); 274185f7d9aSMichal Simek 275185f7d9aSMichal Simek /* MAC Setup */ 276185f7d9aSMichal Simek /* Setup Network Configuration register */ 277185f7d9aSMichal Simek writel(ZYNQ_GEM_NWCFG_INIT, ®s->nwcfg); 278185f7d9aSMichal Simek 279185f7d9aSMichal Simek /* Setup for DMA Configuration register */ 280185f7d9aSMichal Simek writel(ZYNQ_GEM_DMACR_INIT, ®s->dmacr); 281185f7d9aSMichal Simek 282185f7d9aSMichal Simek /* Setup for Network Control register, MDIO, Rx and Tx enable */ 283185f7d9aSMichal Simek setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK | 284185f7d9aSMichal Simek ZYNQ_GEM_NWCTRL_RXEN_MASK | ZYNQ_GEM_NWCTRL_TXEN_MASK); 285185f7d9aSMichal Simek 286185f7d9aSMichal Simek /* interface - look at tsec */ 287185f7d9aSMichal Simek phydev = phy_connect(priv->bus, priv->phyaddr, dev, 0); 288185f7d9aSMichal Simek 289185f7d9aSMichal Simek phydev->supported &= supported; 290185f7d9aSMichal Simek phydev->advertising = phydev->supported; 291185f7d9aSMichal Simek priv->phydev = phydev; 292185f7d9aSMichal Simek phy_config(phydev); 293185f7d9aSMichal Simek phy_startup(phydev); 294185f7d9aSMichal Simek 295185f7d9aSMichal Simek return 0; 296185f7d9aSMichal Simek } 297185f7d9aSMichal Simek 298185f7d9aSMichal Simek static int zynq_gem_send(struct eth_device *dev, void *ptr, int len) 299185f7d9aSMichal Simek { 300185f7d9aSMichal Simek u32 status; 301185f7d9aSMichal Simek struct zynq_gem_priv *priv = dev->priv; 302185f7d9aSMichal Simek struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase; 303185f7d9aSMichal Simek const u32 mask = ZYNQ_GEM_TXSR_HRESPNOK_MASK | \ 304185f7d9aSMichal Simek ZYNQ_GEM_TXSR_URUN_MASK | ZYNQ_GEM_TXSR_BUFEXH_MASK; 305185f7d9aSMichal Simek 306185f7d9aSMichal Simek /* setup BD */ 307185f7d9aSMichal Simek writel((u32)&(priv->tx_bd), ®s->txqbase); 308185f7d9aSMichal Simek 309185f7d9aSMichal Simek /* Setup Tx BD */ 310185f7d9aSMichal Simek memset((void *) &(priv->tx_bd), 0, sizeof(struct emac_bd)); 311185f7d9aSMichal Simek 312185f7d9aSMichal Simek priv->tx_bd.addr = (u32)ptr; 313*986f0000SMichal Simek priv->tx_bd.status = len | ZYNQ_GEM_TXBUF_LAST_MASK; 314185f7d9aSMichal Simek 315185f7d9aSMichal Simek /* Start transmit */ 316185f7d9aSMichal Simek setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK); 317185f7d9aSMichal Simek 318185f7d9aSMichal Simek /* Read the stat register to know if the packet has been transmitted */ 319185f7d9aSMichal Simek status = readl(®s->txsr); 320185f7d9aSMichal Simek if (status & mask) 321185f7d9aSMichal Simek printf("Something has gone wrong here!? Status is 0x%x.\n", 322185f7d9aSMichal Simek status); 323185f7d9aSMichal Simek 324185f7d9aSMichal Simek /* Clear Tx status register before leaving . */ 325185f7d9aSMichal Simek writel(status, ®s->txsr); 326185f7d9aSMichal Simek return 0; 327185f7d9aSMichal Simek } 328185f7d9aSMichal Simek 329185f7d9aSMichal Simek /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */ 330185f7d9aSMichal Simek static int zynq_gem_recv(struct eth_device *dev) 331185f7d9aSMichal Simek { 332185f7d9aSMichal Simek int frame_len; 333185f7d9aSMichal Simek struct zynq_gem_priv *priv = dev->priv; 334185f7d9aSMichal Simek struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current]; 335185f7d9aSMichal Simek struct emac_bd *first_bd; 336185f7d9aSMichal Simek 337185f7d9aSMichal Simek if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK)) 338185f7d9aSMichal Simek return 0; 339185f7d9aSMichal Simek 340185f7d9aSMichal Simek if (!(current_bd->status & 341185f7d9aSMichal Simek (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) { 342185f7d9aSMichal Simek printf("GEM: SOF or EOF not set for last buffer received!\n"); 343185f7d9aSMichal Simek return 0; 344185f7d9aSMichal Simek } 345185f7d9aSMichal Simek 346185f7d9aSMichal Simek frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK; 347185f7d9aSMichal Simek if (frame_len) { 348185f7d9aSMichal Simek NetReceive((u8 *) (current_bd->addr & 349185f7d9aSMichal Simek ZYNQ_GEM_RXBUF_ADD_MASK), frame_len); 350185f7d9aSMichal Simek 351185f7d9aSMichal Simek if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) 352185f7d9aSMichal Simek priv->rx_first_buf = priv->rxbd_current; 353185f7d9aSMichal Simek else { 354185f7d9aSMichal Simek current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK; 355185f7d9aSMichal Simek current_bd->status = 0xF0000000; /* FIXME */ 356185f7d9aSMichal Simek } 357185f7d9aSMichal Simek 358185f7d9aSMichal Simek if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) { 359185f7d9aSMichal Simek first_bd = &priv->rx_bd[priv->rx_first_buf]; 360185f7d9aSMichal Simek first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK; 361185f7d9aSMichal Simek first_bd->status = 0xF0000000; 362185f7d9aSMichal Simek } 363185f7d9aSMichal Simek 364185f7d9aSMichal Simek if ((++priv->rxbd_current) >= RX_BUF) 365185f7d9aSMichal Simek priv->rxbd_current = 0; 366185f7d9aSMichal Simek 367185f7d9aSMichal Simek return frame_len; 368185f7d9aSMichal Simek } 369185f7d9aSMichal Simek 370185f7d9aSMichal Simek return 0; 371185f7d9aSMichal Simek } 372185f7d9aSMichal Simek 373185f7d9aSMichal Simek static void zynq_gem_halt(struct eth_device *dev) 374185f7d9aSMichal Simek { 375185f7d9aSMichal Simek struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase; 376185f7d9aSMichal Simek 377185f7d9aSMichal Simek /* Disable the receiver & transmitter */ 378185f7d9aSMichal Simek writel(0, ®s->nwctrl); 379185f7d9aSMichal Simek } 380185f7d9aSMichal Simek 381185f7d9aSMichal Simek static int zynq_gem_miiphyread(const char *devname, uchar addr, 382185f7d9aSMichal Simek uchar reg, ushort *val) 383185f7d9aSMichal Simek { 384185f7d9aSMichal Simek struct eth_device *dev = eth_get_dev(); 385185f7d9aSMichal Simek int ret; 386185f7d9aSMichal Simek 387185f7d9aSMichal Simek ret = phyread(dev, addr, reg, val); 388185f7d9aSMichal Simek debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, *val); 389185f7d9aSMichal Simek return ret; 390185f7d9aSMichal Simek } 391185f7d9aSMichal Simek 392185f7d9aSMichal Simek static int zynq_gem_miiphy_write(const char *devname, uchar addr, 393185f7d9aSMichal Simek uchar reg, ushort val) 394185f7d9aSMichal Simek { 395185f7d9aSMichal Simek struct eth_device *dev = eth_get_dev(); 396185f7d9aSMichal Simek 397185f7d9aSMichal Simek debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val); 398185f7d9aSMichal Simek return phywrite(dev, addr, reg, val); 399185f7d9aSMichal Simek } 400185f7d9aSMichal Simek 401185f7d9aSMichal Simek int zynq_gem_initialize(bd_t *bis, int base_addr) 402185f7d9aSMichal Simek { 403185f7d9aSMichal Simek struct eth_device *dev; 404185f7d9aSMichal Simek struct zynq_gem_priv *priv; 405185f7d9aSMichal Simek 406185f7d9aSMichal Simek dev = calloc(1, sizeof(*dev)); 407185f7d9aSMichal Simek if (dev == NULL) 408185f7d9aSMichal Simek return -1; 409185f7d9aSMichal Simek 410185f7d9aSMichal Simek dev->priv = calloc(1, sizeof(struct zynq_gem_priv)); 411185f7d9aSMichal Simek if (dev->priv == NULL) { 412185f7d9aSMichal Simek free(dev); 413185f7d9aSMichal Simek return -1; 414185f7d9aSMichal Simek } 415185f7d9aSMichal Simek priv = dev->priv; 416185f7d9aSMichal Simek 417185f7d9aSMichal Simek #ifdef CONFIG_PHY_ADDR 418185f7d9aSMichal Simek priv->phyaddr = CONFIG_PHY_ADDR; 419185f7d9aSMichal Simek #else 420185f7d9aSMichal Simek priv->phyaddr = -1; 421185f7d9aSMichal Simek #endif 422185f7d9aSMichal Simek 423185f7d9aSMichal Simek sprintf(dev->name, "Gem.%x", base_addr); 424185f7d9aSMichal Simek 425185f7d9aSMichal Simek dev->iobase = base_addr; 426185f7d9aSMichal Simek 427185f7d9aSMichal Simek dev->init = zynq_gem_init; 428185f7d9aSMichal Simek dev->halt = zynq_gem_halt; 429185f7d9aSMichal Simek dev->send = zynq_gem_send; 430185f7d9aSMichal Simek dev->recv = zynq_gem_recv; 431185f7d9aSMichal Simek dev->write_hwaddr = zynq_gem_setup_mac; 432185f7d9aSMichal Simek 433185f7d9aSMichal Simek eth_register(dev); 434185f7d9aSMichal Simek 435185f7d9aSMichal Simek miiphy_register(dev->name, zynq_gem_miiphyread, zynq_gem_miiphy_write); 436185f7d9aSMichal Simek priv->bus = miiphy_get_dev_by_name(dev->name); 437185f7d9aSMichal Simek 438185f7d9aSMichal Simek return 1; 439185f7d9aSMichal Simek } 440