1185f7d9aSMichal Simek /* 2185f7d9aSMichal Simek * (C) Copyright 2011 Michal Simek 3185f7d9aSMichal Simek * 4185f7d9aSMichal Simek * Michal SIMEK <monstr@monstr.eu> 5185f7d9aSMichal Simek * 6185f7d9aSMichal Simek * Based on Xilinx gmac driver: 7185f7d9aSMichal Simek * (C) Copyright 2011 Xilinx 8185f7d9aSMichal Simek * 91a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 10185f7d9aSMichal Simek */ 11185f7d9aSMichal Simek 12185f7d9aSMichal Simek #include <common.h> 13*6889ca71SMichal Simek #include <dm.h> 14185f7d9aSMichal Simek #include <net.h> 152fd2489bSMichal Simek #include <netdev.h> 16185f7d9aSMichal Simek #include <config.h> 17185f7d9aSMichal Simek #include <malloc.h> 18185f7d9aSMichal Simek #include <asm/io.h> 19185f7d9aSMichal Simek #include <phy.h> 20185f7d9aSMichal Simek #include <miiphy.h> 21185f7d9aSMichal Simek #include <watchdog.h> 2296f4f149SSiva Durga Prasad Paladugu #include <asm/system.h> 2301fbf310SDavid Andrey #include <asm/arch/hardware.h> 2480243528SMichal Simek #include <asm/arch/sys_proto.h> 25e4d2318aSMichal Simek #include <asm-generic/errno.h> 26185f7d9aSMichal Simek 27*6889ca71SMichal Simek DECLARE_GLOBAL_DATA_PTR; 28*6889ca71SMichal Simek 29185f7d9aSMichal Simek #if !defined(CONFIG_PHYLIB) 30185f7d9aSMichal Simek # error XILINX_GEM_ETHERNET requires PHYLIB 31185f7d9aSMichal Simek #endif 32185f7d9aSMichal Simek 33185f7d9aSMichal Simek /* Bit/mask specification */ 34185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */ 35185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */ 36185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */ 37185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */ 38185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */ 39185f7d9aSMichal Simek 40185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */ 41185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */ 42185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */ 43185f7d9aSMichal Simek 44185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */ 45185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */ 46185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */ 47185f7d9aSMichal Simek 48185f7d9aSMichal Simek /* Wrap bit, last descriptor */ 49185f7d9aSMichal Simek #define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000 50185f7d9aSMichal Simek #define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */ 5123a598f7SMichal Simek #define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */ 52185f7d9aSMichal Simek 53185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */ 54185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */ 55185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */ 56185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */ 57185f7d9aSMichal Simek 5880243528SMichal Simek #define ZYNQ_GEM_NWCFG_SPEED100 0x000000001 /* 100 Mbps operation */ 5980243528SMichal Simek #define ZYNQ_GEM_NWCFG_SPEED1000 0x000000400 /* 1Gbps operation */ 6080243528SMichal Simek #define ZYNQ_GEM_NWCFG_FDEN 0x000000002 /* Full Duplex mode */ 6180243528SMichal Simek #define ZYNQ_GEM_NWCFG_FSREM 0x000020000 /* FCS removal */ 626777f386SMichal Simek #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x0000c0000 /* Div pclk by 48, max 120MHz */ 63185f7d9aSMichal Simek 648a584c8aSSiva Durga Prasad Paladugu #ifdef CONFIG_ARM64 658a584c8aSSiva Durga Prasad Paladugu # define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */ 668a584c8aSSiva Durga Prasad Paladugu #else 678a584c8aSSiva Durga Prasad Paladugu # define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */ 688a584c8aSSiva Durga Prasad Paladugu #endif 698a584c8aSSiva Durga Prasad Paladugu 708a584c8aSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \ 718a584c8aSSiva Durga Prasad Paladugu ZYNQ_GEM_NWCFG_FDEN | \ 72185f7d9aSMichal Simek ZYNQ_GEM_NWCFG_FSREM | \ 73185f7d9aSMichal Simek ZYNQ_GEM_NWCFG_MDCCLKDIV) 74185f7d9aSMichal Simek 75185f7d9aSMichal Simek #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */ 76185f7d9aSMichal Simek 77185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */ 78185f7d9aSMichal Simek /* Use full configured addressable space (8 Kb) */ 79185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_RXSIZE 0x00000300 80185f7d9aSMichal Simek /* Use full configured addressable space (4 Kb) */ 81185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_TXSIZE 0x00000400 82185f7d9aSMichal Simek /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */ 83185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_RXBUF 0x00180000 84185f7d9aSMichal Simek 85185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \ 86185f7d9aSMichal Simek ZYNQ_GEM_DMACR_RXSIZE | \ 87185f7d9aSMichal Simek ZYNQ_GEM_DMACR_TXSIZE | \ 88185f7d9aSMichal Simek ZYNQ_GEM_DMACR_RXBUF) 89185f7d9aSMichal Simek 90e4d2318aSMichal Simek #define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */ 91e4d2318aSMichal Simek 92f97d7e8bSMichal Simek /* Use MII register 1 (MII status register) to detect PHY */ 93f97d7e8bSMichal Simek #define PHY_DETECT_REG 1 94f97d7e8bSMichal Simek 95f97d7e8bSMichal Simek /* Mask used to verify certain PHY features (or register contents) 96f97d7e8bSMichal Simek * in the register above: 97f97d7e8bSMichal Simek * 0x1000: 10Mbps full duplex support 98f97d7e8bSMichal Simek * 0x0800: 10Mbps half duplex support 99f97d7e8bSMichal Simek * 0x0008: Auto-negotiation support 100f97d7e8bSMichal Simek */ 101f97d7e8bSMichal Simek #define PHY_DETECT_MASK 0x1808 102f97d7e8bSMichal Simek 103a5144237SSrikanth Thokala /* TX BD status masks */ 104a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff 105a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000 106a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000 107a5144237SSrikanth Thokala 10897598fcfSSoren Brinkmann /* Clock frequencies for different speeds */ 10997598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_10 2500000UL 11097598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_100 25000000UL 11197598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_1000 125000000UL 11297598fcfSSoren Brinkmann 113185f7d9aSMichal Simek /* Device registers */ 114185f7d9aSMichal Simek struct zynq_gem_regs { 11597a51a03SMichal Simek u32 nwctrl; /* 0x0 - Network Control reg */ 11697a51a03SMichal Simek u32 nwcfg; /* 0x4 - Network Config reg */ 11797a51a03SMichal Simek u32 nwsr; /* 0x8 - Network Status reg */ 118185f7d9aSMichal Simek u32 reserved1; 11997a51a03SMichal Simek u32 dmacr; /* 0x10 - DMA Control reg */ 12097a51a03SMichal Simek u32 txsr; /* 0x14 - TX Status reg */ 12197a51a03SMichal Simek u32 rxqbase; /* 0x18 - RX Q Base address reg */ 12297a51a03SMichal Simek u32 txqbase; /* 0x1c - TX Q Base address reg */ 12397a51a03SMichal Simek u32 rxsr; /* 0x20 - RX Status reg */ 124185f7d9aSMichal Simek u32 reserved2[2]; 12597a51a03SMichal Simek u32 idr; /* 0x2c - Interrupt Disable reg */ 126185f7d9aSMichal Simek u32 reserved3; 12797a51a03SMichal Simek u32 phymntnc; /* 0x34 - Phy Maintaince reg */ 128185f7d9aSMichal Simek u32 reserved4[18]; 12997a51a03SMichal Simek u32 hashl; /* 0x80 - Hash Low address reg */ 13097a51a03SMichal Simek u32 hashh; /* 0x84 - Hash High address reg */ 131185f7d9aSMichal Simek #define LADDR_LOW 0 132185f7d9aSMichal Simek #define LADDR_HIGH 1 13397a51a03SMichal Simek u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */ 13497a51a03SMichal Simek u32 match[4]; /* 0xa8 - Type ID1 Match reg */ 135185f7d9aSMichal Simek u32 reserved6[18]; 1360ebf4041SMichal Simek #define STAT_SIZE 44 1370ebf4041SMichal Simek u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */ 138603ff008SEdgar E. Iglesias u32 reserved7[164]; 139603ff008SEdgar E. Iglesias u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */ 140603ff008SEdgar E. Iglesias u32 reserved8[15]; 141603ff008SEdgar E. Iglesias u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */ 142185f7d9aSMichal Simek }; 143185f7d9aSMichal Simek 144185f7d9aSMichal Simek /* BD descriptors */ 145185f7d9aSMichal Simek struct emac_bd { 146185f7d9aSMichal Simek u32 addr; /* Next descriptor pointer */ 147185f7d9aSMichal Simek u32 status; 148185f7d9aSMichal Simek }; 149185f7d9aSMichal Simek 150eda9d307SSiva Durga Prasad Paladugu #define RX_BUF 32 151a5144237SSrikanth Thokala /* Page table entries are set to 1MB, or multiples of 1MB 152a5144237SSrikanth Thokala * (not < 1MB). driver uses less bd's so use 1MB bdspace. 153a5144237SSrikanth Thokala */ 154a5144237SSrikanth Thokala #define BD_SPACE 0x100000 155a5144237SSrikanth Thokala /* BD separation space */ 156ff475878SMichal Simek #define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd)) 157185f7d9aSMichal Simek 158603ff008SEdgar E. Iglesias /* Setup the first free TX descriptor */ 159603ff008SEdgar E. Iglesias #define TX_FREE_DESC 2 160603ff008SEdgar E. Iglesias 161185f7d9aSMichal Simek /* Initialized, rxbd_current, rx_first_buf must be 0 after init */ 162185f7d9aSMichal Simek struct zynq_gem_priv { 163a5144237SSrikanth Thokala struct emac_bd *tx_bd; 164a5144237SSrikanth Thokala struct emac_bd *rx_bd; 165a5144237SSrikanth Thokala char *rxbuffers; 166185f7d9aSMichal Simek u32 rxbd_current; 167185f7d9aSMichal Simek u32 rx_first_buf; 168185f7d9aSMichal Simek int phyaddr; 16901fbf310SDavid Andrey u32 emio; 17005868759SMichal Simek int init; 171f2fc2768SMichal Simek struct zynq_gem_regs *iobase; 17216ce6de8SMichal Simek phy_interface_t interface; 173185f7d9aSMichal Simek struct phy_device *phydev; 174185f7d9aSMichal Simek struct mii_dev *bus; 175185f7d9aSMichal Simek }; 176185f7d9aSMichal Simek 1773fac2724SMichal Simek static inline int mdio_wait(struct zynq_gem_regs *regs) 178185f7d9aSMichal Simek { 1794c8b7bf4SMichal Simek u32 timeout = 20000; 180185f7d9aSMichal Simek 181185f7d9aSMichal Simek /* Wait till MDIO interface is ready to accept a new transaction. */ 182185f7d9aSMichal Simek while (--timeout) { 183185f7d9aSMichal Simek if (readl(®s->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK) 184185f7d9aSMichal Simek break; 185185f7d9aSMichal Simek WATCHDOG_RESET(); 186185f7d9aSMichal Simek } 187185f7d9aSMichal Simek 188185f7d9aSMichal Simek if (!timeout) { 189185f7d9aSMichal Simek printf("%s: Timeout\n", __func__); 190185f7d9aSMichal Simek return 1; 191185f7d9aSMichal Simek } 192185f7d9aSMichal Simek 193185f7d9aSMichal Simek return 0; 194185f7d9aSMichal Simek } 195185f7d9aSMichal Simek 196f2fc2768SMichal Simek static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum, 197185f7d9aSMichal Simek u32 op, u16 *data) 198185f7d9aSMichal Simek { 199185f7d9aSMichal Simek u32 mgtcr; 200f2fc2768SMichal Simek struct zynq_gem_regs *regs = priv->iobase; 201185f7d9aSMichal Simek 2023fac2724SMichal Simek if (mdio_wait(regs)) 203185f7d9aSMichal Simek return 1; 204185f7d9aSMichal Simek 205185f7d9aSMichal Simek /* Construct mgtcr mask for the operation */ 206185f7d9aSMichal Simek mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op | 207185f7d9aSMichal Simek (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) | 208185f7d9aSMichal Simek (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data; 209185f7d9aSMichal Simek 210185f7d9aSMichal Simek /* Write mgtcr and wait for completion */ 211185f7d9aSMichal Simek writel(mgtcr, ®s->phymntnc); 212185f7d9aSMichal Simek 2133fac2724SMichal Simek if (mdio_wait(regs)) 214185f7d9aSMichal Simek return 1; 215185f7d9aSMichal Simek 216185f7d9aSMichal Simek if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK) 217185f7d9aSMichal Simek *data = readl(®s->phymntnc); 218185f7d9aSMichal Simek 219185f7d9aSMichal Simek return 0; 220185f7d9aSMichal Simek } 221185f7d9aSMichal Simek 222f2fc2768SMichal Simek static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr, 223f2fc2768SMichal Simek u32 regnum, u16 *val) 224185f7d9aSMichal Simek { 225198e9a4fSMichal Simek u32 ret; 226198e9a4fSMichal Simek 227f2fc2768SMichal Simek ret = phy_setup_op(priv, phy_addr, regnum, 228185f7d9aSMichal Simek ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val); 229198e9a4fSMichal Simek 230198e9a4fSMichal Simek if (!ret) 231198e9a4fSMichal Simek debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__, 232198e9a4fSMichal Simek phy_addr, regnum, *val); 233198e9a4fSMichal Simek 234198e9a4fSMichal Simek return ret; 235185f7d9aSMichal Simek } 236185f7d9aSMichal Simek 237f2fc2768SMichal Simek static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr, 238f2fc2768SMichal Simek u32 regnum, u16 data) 239185f7d9aSMichal Simek { 240198e9a4fSMichal Simek debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr, 241198e9a4fSMichal Simek regnum, data); 242198e9a4fSMichal Simek 243f2fc2768SMichal Simek return phy_setup_op(priv, phy_addr, regnum, 244185f7d9aSMichal Simek ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data); 245185f7d9aSMichal Simek } 246185f7d9aSMichal Simek 247*6889ca71SMichal Simek static int phy_detection(struct udevice *dev) 248f97d7e8bSMichal Simek { 249f97d7e8bSMichal Simek int i; 250f97d7e8bSMichal Simek u16 phyreg; 251f97d7e8bSMichal Simek struct zynq_gem_priv *priv = dev->priv; 252f97d7e8bSMichal Simek 253f97d7e8bSMichal Simek if (priv->phyaddr != -1) { 254f2fc2768SMichal Simek phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg); 255f97d7e8bSMichal Simek if ((phyreg != 0xFFFF) && 256f97d7e8bSMichal Simek ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) { 257f97d7e8bSMichal Simek /* Found a valid PHY address */ 258f97d7e8bSMichal Simek debug("Default phy address %d is valid\n", 259f97d7e8bSMichal Simek priv->phyaddr); 260b904725aSMichal Simek return 0; 261f97d7e8bSMichal Simek } else { 262f97d7e8bSMichal Simek debug("PHY address is not setup correctly %d\n", 263f97d7e8bSMichal Simek priv->phyaddr); 264f97d7e8bSMichal Simek priv->phyaddr = -1; 265f97d7e8bSMichal Simek } 266f97d7e8bSMichal Simek } 267f97d7e8bSMichal Simek 268f97d7e8bSMichal Simek debug("detecting phy address\n"); 269f97d7e8bSMichal Simek if (priv->phyaddr == -1) { 270f97d7e8bSMichal Simek /* detect the PHY address */ 271f97d7e8bSMichal Simek for (i = 31; i >= 0; i--) { 272f2fc2768SMichal Simek phyread(priv, i, PHY_DETECT_REG, &phyreg); 273f97d7e8bSMichal Simek if ((phyreg != 0xFFFF) && 274f97d7e8bSMichal Simek ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) { 275f97d7e8bSMichal Simek /* Found a valid PHY address */ 276f97d7e8bSMichal Simek priv->phyaddr = i; 277f97d7e8bSMichal Simek debug("Found valid phy address, %d\n", i); 278b904725aSMichal Simek return 0; 279f97d7e8bSMichal Simek } 280f97d7e8bSMichal Simek } 281f97d7e8bSMichal Simek } 282f97d7e8bSMichal Simek printf("PHY is not detected\n"); 283b904725aSMichal Simek return -1; 284f97d7e8bSMichal Simek } 285f97d7e8bSMichal Simek 286*6889ca71SMichal Simek static int zynq_gem_setup_mac(struct udevice *dev) 287185f7d9aSMichal Simek { 288185f7d9aSMichal Simek u32 i, macaddrlow, macaddrhigh; 289*6889ca71SMichal Simek struct eth_pdata *pdata = dev_get_platdata(dev); 290*6889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev); 291*6889ca71SMichal Simek struct zynq_gem_regs *regs = priv->iobase; 292185f7d9aSMichal Simek 293185f7d9aSMichal Simek /* Set the MAC bits [31:0] in BOT */ 294*6889ca71SMichal Simek macaddrlow = pdata->enetaddr[0]; 295*6889ca71SMichal Simek macaddrlow |= pdata->enetaddr[1] << 8; 296*6889ca71SMichal Simek macaddrlow |= pdata->enetaddr[2] << 16; 297*6889ca71SMichal Simek macaddrlow |= pdata->enetaddr[3] << 24; 298185f7d9aSMichal Simek 299185f7d9aSMichal Simek /* Set MAC bits [47:32] in TOP */ 300*6889ca71SMichal Simek macaddrhigh = pdata->enetaddr[4]; 301*6889ca71SMichal Simek macaddrhigh |= pdata->enetaddr[5] << 8; 302185f7d9aSMichal Simek 303185f7d9aSMichal Simek for (i = 0; i < 4; i++) { 304185f7d9aSMichal Simek writel(0, ®s->laddr[i][LADDR_LOW]); 305185f7d9aSMichal Simek writel(0, ®s->laddr[i][LADDR_HIGH]); 306185f7d9aSMichal Simek /* Do not use MATCHx register */ 307185f7d9aSMichal Simek writel(0, ®s->match[i]); 308185f7d9aSMichal Simek } 309185f7d9aSMichal Simek 310185f7d9aSMichal Simek writel(macaddrlow, ®s->laddr[0][LADDR_LOW]); 311185f7d9aSMichal Simek writel(macaddrhigh, ®s->laddr[0][LADDR_HIGH]); 312185f7d9aSMichal Simek 313185f7d9aSMichal Simek return 0; 314185f7d9aSMichal Simek } 315185f7d9aSMichal Simek 316*6889ca71SMichal Simek static int zynq_phy_init(struct udevice *dev) 31768cc3bd8SMichal Simek { 31868cc3bd8SMichal Simek int ret; 319*6889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev); 320*6889ca71SMichal Simek struct zynq_gem_regs *regs = priv->iobase; 32168cc3bd8SMichal Simek const u32 supported = SUPPORTED_10baseT_Half | 32268cc3bd8SMichal Simek SUPPORTED_10baseT_Full | 32368cc3bd8SMichal Simek SUPPORTED_100baseT_Half | 32468cc3bd8SMichal Simek SUPPORTED_100baseT_Full | 32568cc3bd8SMichal Simek SUPPORTED_1000baseT_Half | 32668cc3bd8SMichal Simek SUPPORTED_1000baseT_Full; 32768cc3bd8SMichal Simek 328c8e29271SMichal Simek /* Enable only MDIO bus */ 329c8e29271SMichal Simek writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, ®s->nwctrl); 330c8e29271SMichal Simek 33168cc3bd8SMichal Simek ret = phy_detection(dev); 33268cc3bd8SMichal Simek if (ret) { 33368cc3bd8SMichal Simek printf("GEM PHY init failed\n"); 33468cc3bd8SMichal Simek return ret; 33568cc3bd8SMichal Simek } 33668cc3bd8SMichal Simek 33768cc3bd8SMichal Simek priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev, 33868cc3bd8SMichal Simek priv->interface); 33990c6f2e2SMichal Simek if (!priv->phydev) 34090c6f2e2SMichal Simek return -ENODEV; 34168cc3bd8SMichal Simek 34268cc3bd8SMichal Simek priv->phydev->supported = supported | ADVERTISED_Pause | 34368cc3bd8SMichal Simek ADVERTISED_Asym_Pause; 34468cc3bd8SMichal Simek priv->phydev->advertising = priv->phydev->supported; 34568cc3bd8SMichal Simek phy_config(priv->phydev); 34668cc3bd8SMichal Simek 34768cc3bd8SMichal Simek return 0; 34868cc3bd8SMichal Simek } 34968cc3bd8SMichal Simek 350*6889ca71SMichal Simek static int zynq_gem_init(struct udevice *dev) 351185f7d9aSMichal Simek { 35297598fcfSSoren Brinkmann u32 i; 35397598fcfSSoren Brinkmann unsigned long clk_rate = 0; 354*6889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev); 355*6889ca71SMichal Simek struct zynq_gem_regs *regs = priv->iobase; 356603ff008SEdgar E. Iglesias struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC]; 357603ff008SEdgar E. Iglesias struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2]; 358185f7d9aSMichal Simek 35905868759SMichal Simek if (!priv->init) { 360185f7d9aSMichal Simek /* Disable all interrupts */ 361185f7d9aSMichal Simek writel(0xFFFFFFFF, ®s->idr); 362185f7d9aSMichal Simek 363185f7d9aSMichal Simek /* Disable the receiver & transmitter */ 364185f7d9aSMichal Simek writel(0, ®s->nwctrl); 365185f7d9aSMichal Simek writel(0, ®s->txsr); 366185f7d9aSMichal Simek writel(0, ®s->rxsr); 367185f7d9aSMichal Simek writel(0, ®s->phymntnc); 368185f7d9aSMichal Simek 36905868759SMichal Simek /* Clear the Hash registers for the mac address 37005868759SMichal Simek * pointed by AddressPtr 37105868759SMichal Simek */ 372185f7d9aSMichal Simek writel(0x0, ®s->hashl); 373185f7d9aSMichal Simek /* Write bits [63:32] in TOP */ 374185f7d9aSMichal Simek writel(0x0, ®s->hashh); 375185f7d9aSMichal Simek 376185f7d9aSMichal Simek /* Clear all counters */ 3770ebf4041SMichal Simek for (i = 0; i < STAT_SIZE; i++) 378185f7d9aSMichal Simek readl(®s->stat[i]); 379185f7d9aSMichal Simek 380185f7d9aSMichal Simek /* Setup RxBD space */ 381a5144237SSrikanth Thokala memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd)); 382185f7d9aSMichal Simek 383185f7d9aSMichal Simek for (i = 0; i < RX_BUF; i++) { 384185f7d9aSMichal Simek priv->rx_bd[i].status = 0xF0000000; 38505868759SMichal Simek priv->rx_bd[i].addr = 3865b47d407SPrabhakar Kushwaha ((ulong)(priv->rxbuffers) + 387185f7d9aSMichal Simek (i * PKTSIZE_ALIGN)); 388185f7d9aSMichal Simek } 389185f7d9aSMichal Simek /* WRAP bit to last BD */ 390185f7d9aSMichal Simek priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK; 391185f7d9aSMichal Simek /* Write RxBDs to IP */ 3925b47d407SPrabhakar Kushwaha writel((ulong)priv->rx_bd, ®s->rxqbase); 393185f7d9aSMichal Simek 394185f7d9aSMichal Simek /* Setup for DMA Configuration register */ 395185f7d9aSMichal Simek writel(ZYNQ_GEM_DMACR_INIT, ®s->dmacr); 396185f7d9aSMichal Simek 397185f7d9aSMichal Simek /* Setup for Network Control register, MDIO, Rx and Tx enable */ 39880243528SMichal Simek setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK); 399185f7d9aSMichal Simek 400603ff008SEdgar E. Iglesias /* Disable the second priority queue */ 401603ff008SEdgar E. Iglesias dummy_tx_bd->addr = 0; 402603ff008SEdgar E. Iglesias dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK | 403603ff008SEdgar E. Iglesias ZYNQ_GEM_TXBUF_LAST_MASK| 404603ff008SEdgar E. Iglesias ZYNQ_GEM_TXBUF_USED_MASK; 405603ff008SEdgar E. Iglesias 406603ff008SEdgar E. Iglesias dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK | 407603ff008SEdgar E. Iglesias ZYNQ_GEM_RXBUF_NEW_MASK; 408603ff008SEdgar E. Iglesias dummy_rx_bd->status = 0; 409603ff008SEdgar E. Iglesias flush_dcache_range((ulong)&dummy_tx_bd, (ulong)&dummy_tx_bd + 410603ff008SEdgar E. Iglesias sizeof(dummy_tx_bd)); 411603ff008SEdgar E. Iglesias flush_dcache_range((ulong)&dummy_rx_bd, (ulong)&dummy_rx_bd + 412603ff008SEdgar E. Iglesias sizeof(dummy_rx_bd)); 413603ff008SEdgar E. Iglesias 414603ff008SEdgar E. Iglesias writel((ulong)dummy_tx_bd, ®s->transmit_q1_ptr); 415603ff008SEdgar E. Iglesias writel((ulong)dummy_rx_bd, ®s->receive_q1_ptr); 416603ff008SEdgar E. Iglesias 41705868759SMichal Simek priv->init++; 41805868759SMichal Simek } 41905868759SMichal Simek 42064a7ead6SMichal Simek phy_startup(priv->phydev); 421185f7d9aSMichal Simek 42264a7ead6SMichal Simek if (!priv->phydev->link) { 42364a7ead6SMichal Simek printf("%s: No link.\n", priv->phydev->dev->name); 4244ed4aa20SMichal Simek return -1; 4254ed4aa20SMichal Simek } 4264ed4aa20SMichal Simek 42764a7ead6SMichal Simek switch (priv->phydev->speed) { 42880243528SMichal Simek case SPEED_1000: 42980243528SMichal Simek writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED1000, 43080243528SMichal Simek ®s->nwcfg); 43197598fcfSSoren Brinkmann clk_rate = ZYNQ_GEM_FREQUENCY_1000; 43280243528SMichal Simek break; 43380243528SMichal Simek case SPEED_100: 434242b1547SMichal Simek writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED100, 435242b1547SMichal Simek ®s->nwcfg); 43697598fcfSSoren Brinkmann clk_rate = ZYNQ_GEM_FREQUENCY_100; 43780243528SMichal Simek break; 43880243528SMichal Simek case SPEED_10: 43997598fcfSSoren Brinkmann clk_rate = ZYNQ_GEM_FREQUENCY_10; 44080243528SMichal Simek break; 44180243528SMichal Simek } 44201fbf310SDavid Andrey 44301fbf310SDavid Andrey /* Change the rclk and clk only not using EMIO interface */ 44401fbf310SDavid Andrey if (!priv->emio) 445*6889ca71SMichal Simek zynq_slcr_gem_clk_setup((ulong)priv->iobase != 44697598fcfSSoren Brinkmann ZYNQ_GEM_BASEADDR0, clk_rate); 44780243528SMichal Simek 44880243528SMichal Simek setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK | 44980243528SMichal Simek ZYNQ_GEM_NWCTRL_TXEN_MASK); 45080243528SMichal Simek 451185f7d9aSMichal Simek return 0; 452185f7d9aSMichal Simek } 453185f7d9aSMichal Simek 454e4d2318aSMichal Simek static int wait_for_bit(const char *func, u32 *reg, const u32 mask, 455e4d2318aSMichal Simek bool set, unsigned int timeout) 456e4d2318aSMichal Simek { 457e4d2318aSMichal Simek u32 val; 458e4d2318aSMichal Simek unsigned long start = get_timer(0); 459e4d2318aSMichal Simek 460e4d2318aSMichal Simek while (1) { 461e4d2318aSMichal Simek val = readl(reg); 462e4d2318aSMichal Simek 463e4d2318aSMichal Simek if (!set) 464e4d2318aSMichal Simek val = ~val; 465e4d2318aSMichal Simek 466e4d2318aSMichal Simek if ((val & mask) == mask) 467e4d2318aSMichal Simek return 0; 468e4d2318aSMichal Simek 469e4d2318aSMichal Simek if (get_timer(start) > timeout) 470e4d2318aSMichal Simek break; 471e4d2318aSMichal Simek 472e4d2318aSMichal Simek udelay(1); 473e4d2318aSMichal Simek } 474e4d2318aSMichal Simek 475e4d2318aSMichal Simek debug("%s: Timeout (reg=%p mask=%08x wait_set=%i)\n", 476e4d2318aSMichal Simek func, reg, mask, set); 477e4d2318aSMichal Simek 478e4d2318aSMichal Simek return -ETIMEDOUT; 479e4d2318aSMichal Simek } 480e4d2318aSMichal Simek 481*6889ca71SMichal Simek static int zynq_gem_send(struct udevice *dev, void *ptr, int len) 482185f7d9aSMichal Simek { 483a5144237SSrikanth Thokala u32 addr, size; 484*6889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev); 485*6889ca71SMichal Simek struct zynq_gem_regs *regs = priv->iobase; 48623a598f7SMichal Simek struct emac_bd *current_bd = &priv->tx_bd[1]; 487185f7d9aSMichal Simek 488185f7d9aSMichal Simek /* Setup Tx BD */ 489a5144237SSrikanth Thokala memset(priv->tx_bd, 0, sizeof(struct emac_bd)); 490185f7d9aSMichal Simek 4915b47d407SPrabhakar Kushwaha priv->tx_bd->addr = (ulong)ptr; 492a5144237SSrikanth Thokala priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) | 49323a598f7SMichal Simek ZYNQ_GEM_TXBUF_LAST_MASK; 49423a598f7SMichal Simek /* Dummy descriptor to mark it as the last in descriptor chain */ 49523a598f7SMichal Simek current_bd->addr = 0x0; 49623a598f7SMichal Simek current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK | 497e65d33cfSMichal Simek ZYNQ_GEM_TXBUF_LAST_MASK| 49823a598f7SMichal Simek ZYNQ_GEM_TXBUF_USED_MASK; 499a5144237SSrikanth Thokala 50045c07741SMichal Simek /* setup BD */ 50145c07741SMichal Simek writel((ulong)priv->tx_bd, ®s->txqbase); 50245c07741SMichal Simek 5035b47d407SPrabhakar Kushwaha addr = (ulong) ptr; 504a5144237SSrikanth Thokala addr &= ~(ARCH_DMA_MINALIGN - 1); 505a5144237SSrikanth Thokala size = roundup(len, ARCH_DMA_MINALIGN); 506a5144237SSrikanth Thokala flush_dcache_range(addr, addr + size); 50796f4f149SSiva Durga Prasad Paladugu 5085b47d407SPrabhakar Kushwaha addr = (ulong)priv->rxbuffers; 50996f4f149SSiva Durga Prasad Paladugu addr &= ~(ARCH_DMA_MINALIGN - 1); 51096f4f149SSiva Durga Prasad Paladugu size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN); 51196f4f149SSiva Durga Prasad Paladugu flush_dcache_range(addr, addr + size); 512a5144237SSrikanth Thokala barrier(); 513185f7d9aSMichal Simek 514185f7d9aSMichal Simek /* Start transmit */ 515185f7d9aSMichal Simek setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK); 516185f7d9aSMichal Simek 517a5144237SSrikanth Thokala /* Read TX BD status */ 518a5144237SSrikanth Thokala if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED) 519a5144237SSrikanth Thokala printf("TX buffers exhausted in mid frame\n"); 520185f7d9aSMichal Simek 521e4d2318aSMichal Simek return wait_for_bit(__func__, ®s->txsr, ZYNQ_GEM_TSR_DONE, 522e4d2318aSMichal Simek true, 20000); 523185f7d9aSMichal Simek } 524185f7d9aSMichal Simek 525185f7d9aSMichal Simek /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */ 526*6889ca71SMichal Simek static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp) 527185f7d9aSMichal Simek { 528185f7d9aSMichal Simek int frame_len; 529*6889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev); 530185f7d9aSMichal Simek struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current]; 531185f7d9aSMichal Simek struct emac_bd *first_bd; 532185f7d9aSMichal Simek 533185f7d9aSMichal Simek if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK)) 534185f7d9aSMichal Simek return 0; 535185f7d9aSMichal Simek 536185f7d9aSMichal Simek if (!(current_bd->status & 537185f7d9aSMichal Simek (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) { 538185f7d9aSMichal Simek printf("GEM: SOF or EOF not set for last buffer received!\n"); 539185f7d9aSMichal Simek return 0; 540185f7d9aSMichal Simek } 541185f7d9aSMichal Simek 542185f7d9aSMichal Simek frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK; 543185f7d9aSMichal Simek if (frame_len) { 544a5144237SSrikanth Thokala u32 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK; 545a5144237SSrikanth Thokala addr &= ~(ARCH_DMA_MINALIGN - 1); 546a5144237SSrikanth Thokala 5475b47d407SPrabhakar Kushwaha net_process_received_packet((u8 *)(ulong)addr, frame_len); 548185f7d9aSMichal Simek 549185f7d9aSMichal Simek if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) 550185f7d9aSMichal Simek priv->rx_first_buf = priv->rxbd_current; 551185f7d9aSMichal Simek else { 552185f7d9aSMichal Simek current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK; 553185f7d9aSMichal Simek current_bd->status = 0xF0000000; /* FIXME */ 554185f7d9aSMichal Simek } 555185f7d9aSMichal Simek 556185f7d9aSMichal Simek if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) { 557185f7d9aSMichal Simek first_bd = &priv->rx_bd[priv->rx_first_buf]; 558185f7d9aSMichal Simek first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK; 559185f7d9aSMichal Simek first_bd->status = 0xF0000000; 560185f7d9aSMichal Simek } 561185f7d9aSMichal Simek 562185f7d9aSMichal Simek if ((++priv->rxbd_current) >= RX_BUF) 563185f7d9aSMichal Simek priv->rxbd_current = 0; 564185f7d9aSMichal Simek } 565185f7d9aSMichal Simek 5663b90d0afSMichal Simek return frame_len; 567185f7d9aSMichal Simek } 568185f7d9aSMichal Simek 569*6889ca71SMichal Simek static void zynq_gem_halt(struct udevice *dev) 570185f7d9aSMichal Simek { 571*6889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev); 572*6889ca71SMichal Simek struct zynq_gem_regs *regs = priv->iobase; 573185f7d9aSMichal Simek 57480243528SMichal Simek clrsetbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK | 57580243528SMichal Simek ZYNQ_GEM_NWCTRL_TXEN_MASK, 0); 576185f7d9aSMichal Simek } 577185f7d9aSMichal Simek 578*6889ca71SMichal Simek static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr, 579*6889ca71SMichal Simek int devad, int reg) 580185f7d9aSMichal Simek { 581*6889ca71SMichal Simek struct zynq_gem_priv *priv = bus->priv; 582185f7d9aSMichal Simek int ret; 583*6889ca71SMichal Simek u16 val; 584185f7d9aSMichal Simek 585*6889ca71SMichal Simek ret = phyread(priv, addr, reg, &val); 586*6889ca71SMichal Simek debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret); 587*6889ca71SMichal Simek return val; 588185f7d9aSMichal Simek } 589185f7d9aSMichal Simek 590*6889ca71SMichal Simek static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad, 591*6889ca71SMichal Simek int reg, u16 value) 592185f7d9aSMichal Simek { 593*6889ca71SMichal Simek struct zynq_gem_priv *priv = bus->priv; 594185f7d9aSMichal Simek 595*6889ca71SMichal Simek debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value); 596*6889ca71SMichal Simek return phywrite(priv, addr, reg, value); 597185f7d9aSMichal Simek } 598185f7d9aSMichal Simek 599*6889ca71SMichal Simek static int zynq_gem_probe(struct udevice *dev) 600185f7d9aSMichal Simek { 601a5144237SSrikanth Thokala void *bd_space; 602*6889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev); 603*6889ca71SMichal Simek int ret; 604185f7d9aSMichal Simek 605a5144237SSrikanth Thokala /* Align rxbuffers to ARCH_DMA_MINALIGN */ 606a5144237SSrikanth Thokala priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN); 607a5144237SSrikanth Thokala memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN); 608a5144237SSrikanth Thokala 60996f4f149SSiva Durga Prasad Paladugu /* Align bd_space to MMU_SECTION_SHIFT */ 610a5144237SSrikanth Thokala bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE); 6119ce1edc8SMichal Simek mmu_set_region_dcache_behaviour((phys_addr_t)bd_space, 6129ce1edc8SMichal Simek BD_SPACE, DCACHE_OFF); 613a5144237SSrikanth Thokala 614a5144237SSrikanth Thokala /* Initialize the bd spaces for tx and rx bd's */ 615a5144237SSrikanth Thokala priv->tx_bd = (struct emac_bd *)bd_space; 6165b47d407SPrabhakar Kushwaha priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE); 617a5144237SSrikanth Thokala 618*6889ca71SMichal Simek priv->bus = mdio_alloc(); 619*6889ca71SMichal Simek priv->bus->read = zynq_gem_miiphy_read; 620*6889ca71SMichal Simek priv->bus->write = zynq_gem_miiphy_write; 621*6889ca71SMichal Simek priv->bus->priv = priv; 622*6889ca71SMichal Simek strcpy(priv->bus->name, "gem"); 623185f7d9aSMichal Simek 62416ce6de8SMichal Simek #ifndef CONFIG_ZYNQ_GEM_INTERFACE 62516ce6de8SMichal Simek priv->interface = PHY_INTERFACE_MODE_MII; 62616ce6de8SMichal Simek #else 62716ce6de8SMichal Simek priv->interface = CONFIG_ZYNQ_GEM_INTERFACE; 62816ce6de8SMichal Simek #endif 62916ce6de8SMichal Simek 630*6889ca71SMichal Simek ret = mdio_register(priv->bus); 631c8e29271SMichal Simek if (ret) 632c8e29271SMichal Simek return ret; 633c8e29271SMichal Simek 634*6889ca71SMichal Simek zynq_phy_init(dev); 635*6889ca71SMichal Simek 636*6889ca71SMichal Simek return 0; 637185f7d9aSMichal Simek } 638*6889ca71SMichal Simek 639*6889ca71SMichal Simek static int zynq_gem_remove(struct udevice *dev) 640*6889ca71SMichal Simek { 641*6889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev); 642*6889ca71SMichal Simek 643*6889ca71SMichal Simek free(priv->phydev); 644*6889ca71SMichal Simek mdio_unregister(priv->bus); 645*6889ca71SMichal Simek mdio_free(priv->bus); 646*6889ca71SMichal Simek 647*6889ca71SMichal Simek return 0; 648*6889ca71SMichal Simek } 649*6889ca71SMichal Simek 650*6889ca71SMichal Simek static const struct eth_ops zynq_gem_ops = { 651*6889ca71SMichal Simek .start = zynq_gem_init, 652*6889ca71SMichal Simek .send = zynq_gem_send, 653*6889ca71SMichal Simek .recv = zynq_gem_recv, 654*6889ca71SMichal Simek .stop = zynq_gem_halt, 655*6889ca71SMichal Simek .write_hwaddr = zynq_gem_setup_mac, 656*6889ca71SMichal Simek }; 657*6889ca71SMichal Simek 658*6889ca71SMichal Simek static int zynq_gem_ofdata_to_platdata(struct udevice *dev) 659*6889ca71SMichal Simek { 660*6889ca71SMichal Simek struct eth_pdata *pdata = dev_get_platdata(dev); 661*6889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev); 662*6889ca71SMichal Simek int offset = 0; 663*6889ca71SMichal Simek 664*6889ca71SMichal Simek pdata->iobase = (phys_addr_t)dev_get_addr(dev); 665*6889ca71SMichal Simek priv->iobase = (struct zynq_gem_regs *)pdata->iobase; 666*6889ca71SMichal Simek /* Hardcode for now */ 667*6889ca71SMichal Simek priv->emio = 0; 668*6889ca71SMichal Simek 669*6889ca71SMichal Simek offset = fdtdec_lookup_phandle(gd->fdt_blob, dev->of_offset, 670*6889ca71SMichal Simek "phy-handle"); 671*6889ca71SMichal Simek if (offset > 0) 672*6889ca71SMichal Simek priv->phyaddr = fdtdec_get_int(gd->fdt_blob, offset, "reg", 0); 673*6889ca71SMichal Simek 674*6889ca71SMichal Simek printf("ZYNQ GEM: %lx, phyaddr %d\n", (ulong)priv->iobase, 675*6889ca71SMichal Simek priv->phyaddr); 676*6889ca71SMichal Simek 677*6889ca71SMichal Simek return 0; 678*6889ca71SMichal Simek } 679*6889ca71SMichal Simek 680*6889ca71SMichal Simek static const struct udevice_id zynq_gem_ids[] = { 681*6889ca71SMichal Simek { .compatible = "cdns,zynqmp-gem" }, 682*6889ca71SMichal Simek { .compatible = "cdns,zynq-gem" }, 683*6889ca71SMichal Simek { .compatible = "cdns,gem" }, 684*6889ca71SMichal Simek { } 685*6889ca71SMichal Simek }; 686*6889ca71SMichal Simek 687*6889ca71SMichal Simek U_BOOT_DRIVER(zynq_gem) = { 688*6889ca71SMichal Simek .name = "zynq_gem", 689*6889ca71SMichal Simek .id = UCLASS_ETH, 690*6889ca71SMichal Simek .of_match = zynq_gem_ids, 691*6889ca71SMichal Simek .ofdata_to_platdata = zynq_gem_ofdata_to_platdata, 692*6889ca71SMichal Simek .probe = zynq_gem_probe, 693*6889ca71SMichal Simek .remove = zynq_gem_remove, 694*6889ca71SMichal Simek .ops = &zynq_gem_ops, 695*6889ca71SMichal Simek .priv_auto_alloc_size = sizeof(struct zynq_gem_priv), 696*6889ca71SMichal Simek .platdata_auto_alloc_size = sizeof(struct eth_pdata), 697*6889ca71SMichal Simek }; 698