xref: /rk3399_rockchip-uboot/drivers/net/zynq_gem.c (revision 6777f3863044bf58082a3fdd67a890f2b5080e14)
1185f7d9aSMichal Simek /*
2185f7d9aSMichal Simek  * (C) Copyright 2011 Michal Simek
3185f7d9aSMichal Simek  *
4185f7d9aSMichal Simek  * Michal SIMEK <monstr@monstr.eu>
5185f7d9aSMichal Simek  *
6185f7d9aSMichal Simek  * Based on Xilinx gmac driver:
7185f7d9aSMichal Simek  * (C) Copyright 2011 Xilinx
8185f7d9aSMichal Simek  *
91a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
10185f7d9aSMichal Simek  */
11185f7d9aSMichal Simek 
12185f7d9aSMichal Simek #include <common.h>
13185f7d9aSMichal Simek #include <net.h>
142fd2489bSMichal Simek #include <netdev.h>
15185f7d9aSMichal Simek #include <config.h>
16f88a6869SMichal Simek #include <fdtdec.h>
17f88a6869SMichal Simek #include <libfdt.h>
18185f7d9aSMichal Simek #include <malloc.h>
19185f7d9aSMichal Simek #include <asm/io.h>
20185f7d9aSMichal Simek #include <phy.h>
21185f7d9aSMichal Simek #include <miiphy.h>
22185f7d9aSMichal Simek #include <watchdog.h>
2396f4f149SSiva Durga Prasad Paladugu #include <asm/system.h>
2401fbf310SDavid Andrey #include <asm/arch/hardware.h>
2580243528SMichal Simek #include <asm/arch/sys_proto.h>
26e4d2318aSMichal Simek #include <asm-generic/errno.h>
27185f7d9aSMichal Simek 
28185f7d9aSMichal Simek #if !defined(CONFIG_PHYLIB)
29185f7d9aSMichal Simek # error XILINX_GEM_ETHERNET requires PHYLIB
30185f7d9aSMichal Simek #endif
31185f7d9aSMichal Simek 
32185f7d9aSMichal Simek /* Bit/mask specification */
33185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_MASK	0x40020000 /* operation mask bits */
34185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK	0x20000000 /* read operation */
35185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK	0x10000000 /* write operation */
36185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK	23 /* Shift bits for PHYAD */
37185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK	18 /* Shift bits for PHREG */
38185f7d9aSMichal Simek 
39185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_EOF_MASK		0x00008000 /* End of frame. */
40185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_SOF_MASK		0x00004000 /* Start of frame. */
41185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_LEN_MASK		0x00003FFF /* Mask for length field */
42185f7d9aSMichal Simek 
43185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_WRAP_MASK	0x00000002 /* Wrap bit, last BD */
44185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_NEW_MASK		0x00000001 /* Used bit.. */
45185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_ADD_MASK		0xFFFFFFFC /* Mask for address */
46185f7d9aSMichal Simek 
47185f7d9aSMichal Simek /* Wrap bit, last descriptor */
48185f7d9aSMichal Simek #define ZYNQ_GEM_TXBUF_WRAP_MASK	0x40000000
49185f7d9aSMichal Simek #define ZYNQ_GEM_TXBUF_LAST_MASK	0x00008000 /* Last buffer */
5023a598f7SMichal Simek #define ZYNQ_GEM_TXBUF_USED_MASK	0x80000000 /* Used by Hw */
51185f7d9aSMichal Simek 
52185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_TXEN_MASK	0x00000008 /* Enable transmit */
53185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_RXEN_MASK	0x00000004 /* Enable receive */
54185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_MDEN_MASK	0x00000010 /* Enable MDIO port */
55185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_STARTTX_MASK	0x00000200 /* Start tx (tx_go) */
56185f7d9aSMichal Simek 
5780243528SMichal Simek #define ZYNQ_GEM_NWCFG_SPEED100		0x000000001 /* 100 Mbps operation */
5880243528SMichal Simek #define ZYNQ_GEM_NWCFG_SPEED1000	0x000000400 /* 1Gbps operation */
5980243528SMichal Simek #define ZYNQ_GEM_NWCFG_FDEN		0x000000002 /* Full Duplex mode */
6080243528SMichal Simek #define ZYNQ_GEM_NWCFG_FSREM		0x000020000 /* FCS removal */
61*6777f386SMichal Simek #define ZYNQ_GEM_NWCFG_MDCCLKDIV	0x0000c0000 /* Div pclk by 48, max 120MHz */
62185f7d9aSMichal Simek 
638a584c8aSSiva Durga Prasad Paladugu #ifdef CONFIG_ARM64
648a584c8aSSiva Durga Prasad Paladugu # define ZYNQ_GEM_DBUS_WIDTH	(1 << 21) /* 64 bit bus */
658a584c8aSSiva Durga Prasad Paladugu #else
668a584c8aSSiva Durga Prasad Paladugu # define ZYNQ_GEM_DBUS_WIDTH	(0 << 21) /* 32 bit bus */
678a584c8aSSiva Durga Prasad Paladugu #endif
688a584c8aSSiva Durga Prasad Paladugu 
698a584c8aSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_INIT		(ZYNQ_GEM_DBUS_WIDTH | \
708a584c8aSSiva Durga Prasad Paladugu 					ZYNQ_GEM_NWCFG_FDEN | \
71185f7d9aSMichal Simek 					ZYNQ_GEM_NWCFG_FSREM | \
72185f7d9aSMichal Simek 					ZYNQ_GEM_NWCFG_MDCCLKDIV)
73185f7d9aSMichal Simek 
74185f7d9aSMichal Simek #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK	0x00000004 /* PHY management idle */
75185f7d9aSMichal Simek 
76185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_BLENGTH		0x00000004 /* INCR4 AHB bursts */
77185f7d9aSMichal Simek /* Use full configured addressable space (8 Kb) */
78185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_RXSIZE		0x00000300
79185f7d9aSMichal Simek /* Use full configured addressable space (4 Kb) */
80185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_TXSIZE		0x00000400
81185f7d9aSMichal Simek /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
82185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_RXBUF		0x00180000
83185f7d9aSMichal Simek 
84185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_INIT		(ZYNQ_GEM_DMACR_BLENGTH | \
85185f7d9aSMichal Simek 					ZYNQ_GEM_DMACR_RXSIZE | \
86185f7d9aSMichal Simek 					ZYNQ_GEM_DMACR_TXSIZE | \
87185f7d9aSMichal Simek 					ZYNQ_GEM_DMACR_RXBUF)
88185f7d9aSMichal Simek 
89e4d2318aSMichal Simek #define ZYNQ_GEM_TSR_DONE		0x00000020 /* Tx done mask */
90e4d2318aSMichal Simek 
91f97d7e8bSMichal Simek /* Use MII register 1 (MII status register) to detect PHY */
92f97d7e8bSMichal Simek #define PHY_DETECT_REG  1
93f97d7e8bSMichal Simek 
94f97d7e8bSMichal Simek /* Mask used to verify certain PHY features (or register contents)
95f97d7e8bSMichal Simek  * in the register above:
96f97d7e8bSMichal Simek  *  0x1000: 10Mbps full duplex support
97f97d7e8bSMichal Simek  *  0x0800: 10Mbps half duplex support
98f97d7e8bSMichal Simek  *  0x0008: Auto-negotiation support
99f97d7e8bSMichal Simek  */
100f97d7e8bSMichal Simek #define PHY_DETECT_MASK 0x1808
101f97d7e8bSMichal Simek 
102a5144237SSrikanth Thokala /* TX BD status masks */
103a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_FRMLEN_MASK	0x000007ff
104a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_EXHAUSTED	0x08000000
105a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_UNDERRUN		0x10000000
106a5144237SSrikanth Thokala 
10797598fcfSSoren Brinkmann /* Clock frequencies for different speeds */
10897598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_10	2500000UL
10997598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_100	25000000UL
11097598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_1000	125000000UL
11197598fcfSSoren Brinkmann 
112185f7d9aSMichal Simek /* Device registers */
113185f7d9aSMichal Simek struct zynq_gem_regs {
11497a51a03SMichal Simek 	u32 nwctrl; /* 0x0 - Network Control reg */
11597a51a03SMichal Simek 	u32 nwcfg; /* 0x4 - Network Config reg */
11697a51a03SMichal Simek 	u32 nwsr; /* 0x8 - Network Status reg */
117185f7d9aSMichal Simek 	u32 reserved1;
11897a51a03SMichal Simek 	u32 dmacr; /* 0x10 - DMA Control reg */
11997a51a03SMichal Simek 	u32 txsr; /* 0x14 - TX Status reg */
12097a51a03SMichal Simek 	u32 rxqbase; /* 0x18 - RX Q Base address reg */
12197a51a03SMichal Simek 	u32 txqbase; /* 0x1c - TX Q Base address reg */
12297a51a03SMichal Simek 	u32 rxsr; /* 0x20 - RX Status reg */
123185f7d9aSMichal Simek 	u32 reserved2[2];
12497a51a03SMichal Simek 	u32 idr; /* 0x2c - Interrupt Disable reg */
125185f7d9aSMichal Simek 	u32 reserved3;
12697a51a03SMichal Simek 	u32 phymntnc; /* 0x34 - Phy Maintaince reg */
127185f7d9aSMichal Simek 	u32 reserved4[18];
12897a51a03SMichal Simek 	u32 hashl; /* 0x80 - Hash Low address reg */
12997a51a03SMichal Simek 	u32 hashh; /* 0x84 - Hash High address reg */
130185f7d9aSMichal Simek #define LADDR_LOW	0
131185f7d9aSMichal Simek #define LADDR_HIGH	1
13297a51a03SMichal Simek 	u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
13397a51a03SMichal Simek 	u32 match[4]; /* 0xa8 - Type ID1 Match reg */
134185f7d9aSMichal Simek 	u32 reserved6[18];
1350ebf4041SMichal Simek #define STAT_SIZE	44
1360ebf4041SMichal Simek 	u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
137603ff008SEdgar E. Iglesias 	u32 reserved7[164];
138603ff008SEdgar E. Iglesias 	u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
139603ff008SEdgar E. Iglesias 	u32 reserved8[15];
140603ff008SEdgar E. Iglesias 	u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
141185f7d9aSMichal Simek };
142185f7d9aSMichal Simek 
143185f7d9aSMichal Simek /* BD descriptors */
144185f7d9aSMichal Simek struct emac_bd {
145185f7d9aSMichal Simek 	u32 addr; /* Next descriptor pointer */
146185f7d9aSMichal Simek 	u32 status;
147185f7d9aSMichal Simek };
148185f7d9aSMichal Simek 
149eda9d307SSiva Durga Prasad Paladugu #define RX_BUF 32
150a5144237SSrikanth Thokala /* Page table entries are set to 1MB, or multiples of 1MB
151a5144237SSrikanth Thokala  * (not < 1MB). driver uses less bd's so use 1MB bdspace.
152a5144237SSrikanth Thokala  */
153a5144237SSrikanth Thokala #define BD_SPACE	0x100000
154a5144237SSrikanth Thokala /* BD separation space */
155ff475878SMichal Simek #define BD_SEPRN_SPACE	(RX_BUF * sizeof(struct emac_bd))
156185f7d9aSMichal Simek 
157603ff008SEdgar E. Iglesias /* Setup the first free TX descriptor */
158603ff008SEdgar E. Iglesias #define TX_FREE_DESC	2
159603ff008SEdgar E. Iglesias 
160185f7d9aSMichal Simek /* Initialized, rxbd_current, rx_first_buf must be 0 after init */
161185f7d9aSMichal Simek struct zynq_gem_priv {
162a5144237SSrikanth Thokala 	struct emac_bd *tx_bd;
163a5144237SSrikanth Thokala 	struct emac_bd *rx_bd;
164a5144237SSrikanth Thokala 	char *rxbuffers;
165185f7d9aSMichal Simek 	u32 rxbd_current;
166185f7d9aSMichal Simek 	u32 rx_first_buf;
167185f7d9aSMichal Simek 	int phyaddr;
16801fbf310SDavid Andrey 	u32 emio;
16905868759SMichal Simek 	int init;
17016ce6de8SMichal Simek 	phy_interface_t interface;
171185f7d9aSMichal Simek 	struct phy_device *phydev;
172185f7d9aSMichal Simek 	struct mii_dev *bus;
173185f7d9aSMichal Simek };
174185f7d9aSMichal Simek 
175185f7d9aSMichal Simek static inline int mdio_wait(struct eth_device *dev)
176185f7d9aSMichal Simek {
177185f7d9aSMichal Simek 	struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
1784c8b7bf4SMichal Simek 	u32 timeout = 20000;
179185f7d9aSMichal Simek 
180185f7d9aSMichal Simek 	/* Wait till MDIO interface is ready to accept a new transaction. */
181185f7d9aSMichal Simek 	while (--timeout) {
182185f7d9aSMichal Simek 		if (readl(&regs->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK)
183185f7d9aSMichal Simek 			break;
184185f7d9aSMichal Simek 		WATCHDOG_RESET();
185185f7d9aSMichal Simek 	}
186185f7d9aSMichal Simek 
187185f7d9aSMichal Simek 	if (!timeout) {
188185f7d9aSMichal Simek 		printf("%s: Timeout\n", __func__);
189185f7d9aSMichal Simek 		return 1;
190185f7d9aSMichal Simek 	}
191185f7d9aSMichal Simek 
192185f7d9aSMichal Simek 	return 0;
193185f7d9aSMichal Simek }
194185f7d9aSMichal Simek 
195185f7d9aSMichal Simek static u32 phy_setup_op(struct eth_device *dev, u32 phy_addr, u32 regnum,
196185f7d9aSMichal Simek 							u32 op, u16 *data)
197185f7d9aSMichal Simek {
198185f7d9aSMichal Simek 	u32 mgtcr;
199185f7d9aSMichal Simek 	struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
200185f7d9aSMichal Simek 
201185f7d9aSMichal Simek 	if (mdio_wait(dev))
202185f7d9aSMichal Simek 		return 1;
203185f7d9aSMichal Simek 
204185f7d9aSMichal Simek 	/* Construct mgtcr mask for the operation */
205185f7d9aSMichal Simek 	mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
206185f7d9aSMichal Simek 		(phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
207185f7d9aSMichal Simek 		(regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
208185f7d9aSMichal Simek 
209185f7d9aSMichal Simek 	/* Write mgtcr and wait for completion */
210185f7d9aSMichal Simek 	writel(mgtcr, &regs->phymntnc);
211185f7d9aSMichal Simek 
212185f7d9aSMichal Simek 	if (mdio_wait(dev))
213185f7d9aSMichal Simek 		return 1;
214185f7d9aSMichal Simek 
215185f7d9aSMichal Simek 	if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
216185f7d9aSMichal Simek 		*data = readl(&regs->phymntnc);
217185f7d9aSMichal Simek 
218185f7d9aSMichal Simek 	return 0;
219185f7d9aSMichal Simek }
220185f7d9aSMichal Simek 
221185f7d9aSMichal Simek static u32 phyread(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 *val)
222185f7d9aSMichal Simek {
223198e9a4fSMichal Simek 	u32 ret;
224198e9a4fSMichal Simek 
225198e9a4fSMichal Simek 	ret = phy_setup_op(dev, phy_addr, regnum,
226185f7d9aSMichal Simek 				ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
227198e9a4fSMichal Simek 
228198e9a4fSMichal Simek 	if (!ret)
229198e9a4fSMichal Simek 		debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
230198e9a4fSMichal Simek 		      phy_addr, regnum, *val);
231198e9a4fSMichal Simek 
232198e9a4fSMichal Simek 	return ret;
233185f7d9aSMichal Simek }
234185f7d9aSMichal Simek 
235185f7d9aSMichal Simek static u32 phywrite(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 data)
236185f7d9aSMichal Simek {
237198e9a4fSMichal Simek 	debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
238198e9a4fSMichal Simek 	      regnum, data);
239198e9a4fSMichal Simek 
240185f7d9aSMichal Simek 	return phy_setup_op(dev, phy_addr, regnum,
241185f7d9aSMichal Simek 				ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
242185f7d9aSMichal Simek }
243185f7d9aSMichal Simek 
244f97d7e8bSMichal Simek static void phy_detection(struct eth_device *dev)
245f97d7e8bSMichal Simek {
246f97d7e8bSMichal Simek 	int i;
247f97d7e8bSMichal Simek 	u16 phyreg;
248f97d7e8bSMichal Simek 	struct zynq_gem_priv *priv = dev->priv;
249f97d7e8bSMichal Simek 
250f97d7e8bSMichal Simek 	if (priv->phyaddr != -1) {
251f97d7e8bSMichal Simek 		phyread(dev, priv->phyaddr, PHY_DETECT_REG, &phyreg);
252f97d7e8bSMichal Simek 		if ((phyreg != 0xFFFF) &&
253f97d7e8bSMichal Simek 		    ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
254f97d7e8bSMichal Simek 			/* Found a valid PHY address */
255f97d7e8bSMichal Simek 			debug("Default phy address %d is valid\n",
256f97d7e8bSMichal Simek 			      priv->phyaddr);
257f97d7e8bSMichal Simek 			return;
258f97d7e8bSMichal Simek 		} else {
259f97d7e8bSMichal Simek 			debug("PHY address is not setup correctly %d\n",
260f97d7e8bSMichal Simek 			      priv->phyaddr);
261f97d7e8bSMichal Simek 			priv->phyaddr = -1;
262f97d7e8bSMichal Simek 		}
263f97d7e8bSMichal Simek 	}
264f97d7e8bSMichal Simek 
265f97d7e8bSMichal Simek 	debug("detecting phy address\n");
266f97d7e8bSMichal Simek 	if (priv->phyaddr == -1) {
267f97d7e8bSMichal Simek 		/* detect the PHY address */
268f97d7e8bSMichal Simek 		for (i = 31; i >= 0; i--) {
269f97d7e8bSMichal Simek 			phyread(dev, i, PHY_DETECT_REG, &phyreg);
270f97d7e8bSMichal Simek 			if ((phyreg != 0xFFFF) &&
271f97d7e8bSMichal Simek 			    ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
272f97d7e8bSMichal Simek 				/* Found a valid PHY address */
273f97d7e8bSMichal Simek 				priv->phyaddr = i;
274f97d7e8bSMichal Simek 				debug("Found valid phy address, %d\n", i);
275f97d7e8bSMichal Simek 				return;
276f97d7e8bSMichal Simek 			}
277f97d7e8bSMichal Simek 		}
278f97d7e8bSMichal Simek 	}
279f97d7e8bSMichal Simek 	printf("PHY is not detected\n");
280f97d7e8bSMichal Simek }
281f97d7e8bSMichal Simek 
282185f7d9aSMichal Simek static int zynq_gem_setup_mac(struct eth_device *dev)
283185f7d9aSMichal Simek {
284185f7d9aSMichal Simek 	u32 i, macaddrlow, macaddrhigh;
285185f7d9aSMichal Simek 	struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
286185f7d9aSMichal Simek 
287185f7d9aSMichal Simek 	/* Set the MAC bits [31:0] in BOT */
288185f7d9aSMichal Simek 	macaddrlow = dev->enetaddr[0];
289185f7d9aSMichal Simek 	macaddrlow |= dev->enetaddr[1] << 8;
290185f7d9aSMichal Simek 	macaddrlow |= dev->enetaddr[2] << 16;
291185f7d9aSMichal Simek 	macaddrlow |= dev->enetaddr[3] << 24;
292185f7d9aSMichal Simek 
293185f7d9aSMichal Simek 	/* Set MAC bits [47:32] in TOP */
294185f7d9aSMichal Simek 	macaddrhigh = dev->enetaddr[4];
295185f7d9aSMichal Simek 	macaddrhigh |= dev->enetaddr[5] << 8;
296185f7d9aSMichal Simek 
297185f7d9aSMichal Simek 	for (i = 0; i < 4; i++) {
298185f7d9aSMichal Simek 		writel(0, &regs->laddr[i][LADDR_LOW]);
299185f7d9aSMichal Simek 		writel(0, &regs->laddr[i][LADDR_HIGH]);
300185f7d9aSMichal Simek 		/* Do not use MATCHx register */
301185f7d9aSMichal Simek 		writel(0, &regs->match[i]);
302185f7d9aSMichal Simek 	}
303185f7d9aSMichal Simek 
304185f7d9aSMichal Simek 	writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
305185f7d9aSMichal Simek 	writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
306185f7d9aSMichal Simek 
307185f7d9aSMichal Simek 	return 0;
308185f7d9aSMichal Simek }
309185f7d9aSMichal Simek 
310185f7d9aSMichal Simek static int zynq_gem_init(struct eth_device *dev, bd_t * bis)
311185f7d9aSMichal Simek {
31297598fcfSSoren Brinkmann 	u32 i;
31397598fcfSSoren Brinkmann 	unsigned long clk_rate = 0;
314185f7d9aSMichal Simek 	struct phy_device *phydev;
315185f7d9aSMichal Simek 	struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
316185f7d9aSMichal Simek 	struct zynq_gem_priv *priv = dev->priv;
317603ff008SEdgar E. Iglesias 	struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
318603ff008SEdgar E. Iglesias 	struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
319185f7d9aSMichal Simek 	const u32 supported = SUPPORTED_10baseT_Half |
320185f7d9aSMichal Simek 			SUPPORTED_10baseT_Full |
321185f7d9aSMichal Simek 			SUPPORTED_100baseT_Half |
322185f7d9aSMichal Simek 			SUPPORTED_100baseT_Full |
323185f7d9aSMichal Simek 			SUPPORTED_1000baseT_Half |
324185f7d9aSMichal Simek 			SUPPORTED_1000baseT_Full;
325185f7d9aSMichal Simek 
32605868759SMichal Simek 	if (!priv->init) {
327185f7d9aSMichal Simek 		/* Disable all interrupts */
328185f7d9aSMichal Simek 		writel(0xFFFFFFFF, &regs->idr);
329185f7d9aSMichal Simek 
330185f7d9aSMichal Simek 		/* Disable the receiver & transmitter */
331185f7d9aSMichal Simek 		writel(0, &regs->nwctrl);
332185f7d9aSMichal Simek 		writel(0, &regs->txsr);
333185f7d9aSMichal Simek 		writel(0, &regs->rxsr);
334185f7d9aSMichal Simek 		writel(0, &regs->phymntnc);
335185f7d9aSMichal Simek 
33605868759SMichal Simek 		/* Clear the Hash registers for the mac address
33705868759SMichal Simek 		 * pointed by AddressPtr
33805868759SMichal Simek 		 */
339185f7d9aSMichal Simek 		writel(0x0, &regs->hashl);
340185f7d9aSMichal Simek 		/* Write bits [63:32] in TOP */
341185f7d9aSMichal Simek 		writel(0x0, &regs->hashh);
342185f7d9aSMichal Simek 
343185f7d9aSMichal Simek 		/* Clear all counters */
3440ebf4041SMichal Simek 		for (i = 0; i < STAT_SIZE; i++)
345185f7d9aSMichal Simek 			readl(&regs->stat[i]);
346185f7d9aSMichal Simek 
347185f7d9aSMichal Simek 		/* Setup RxBD space */
348a5144237SSrikanth Thokala 		memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
349185f7d9aSMichal Simek 
350185f7d9aSMichal Simek 		for (i = 0; i < RX_BUF; i++) {
351185f7d9aSMichal Simek 			priv->rx_bd[i].status = 0xF0000000;
35205868759SMichal Simek 			priv->rx_bd[i].addr =
3535b47d407SPrabhakar Kushwaha 					((ulong)(priv->rxbuffers) +
354185f7d9aSMichal Simek 							(i * PKTSIZE_ALIGN));
355185f7d9aSMichal Simek 		}
356185f7d9aSMichal Simek 		/* WRAP bit to last BD */
357185f7d9aSMichal Simek 		priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
358185f7d9aSMichal Simek 		/* Write RxBDs to IP */
3595b47d407SPrabhakar Kushwaha 		writel((ulong)priv->rx_bd, &regs->rxqbase);
360185f7d9aSMichal Simek 
361185f7d9aSMichal Simek 		/* Setup for DMA Configuration register */
362185f7d9aSMichal Simek 		writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
363185f7d9aSMichal Simek 
364185f7d9aSMichal Simek 		/* Setup for Network Control register, MDIO, Rx and Tx enable */
36580243528SMichal Simek 		setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
366185f7d9aSMichal Simek 
367603ff008SEdgar E. Iglesias 		/* Disable the second priority queue */
368603ff008SEdgar E. Iglesias 		dummy_tx_bd->addr = 0;
369603ff008SEdgar E. Iglesias 		dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
370603ff008SEdgar E. Iglesias 				ZYNQ_GEM_TXBUF_LAST_MASK|
371603ff008SEdgar E. Iglesias 				ZYNQ_GEM_TXBUF_USED_MASK;
372603ff008SEdgar E. Iglesias 
373603ff008SEdgar E. Iglesias 		dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
374603ff008SEdgar E. Iglesias 				ZYNQ_GEM_RXBUF_NEW_MASK;
375603ff008SEdgar E. Iglesias 		dummy_rx_bd->status = 0;
376603ff008SEdgar E. Iglesias 		flush_dcache_range((ulong)&dummy_tx_bd, (ulong)&dummy_tx_bd +
377603ff008SEdgar E. Iglesias 				   sizeof(dummy_tx_bd));
378603ff008SEdgar E. Iglesias 		flush_dcache_range((ulong)&dummy_rx_bd, (ulong)&dummy_rx_bd +
379603ff008SEdgar E. Iglesias 				   sizeof(dummy_rx_bd));
380603ff008SEdgar E. Iglesias 
381603ff008SEdgar E. Iglesias 		writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
382603ff008SEdgar E. Iglesias 		writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
383603ff008SEdgar E. Iglesias 
38405868759SMichal Simek 		priv->init++;
38505868759SMichal Simek 	}
38605868759SMichal Simek 
387f97d7e8bSMichal Simek 	phy_detection(dev);
388f97d7e8bSMichal Simek 
389185f7d9aSMichal Simek 	/* interface - look at tsec */
390c1a9fa4bSMichal Simek 	phydev = phy_connect(priv->bus, priv->phyaddr, dev,
39116ce6de8SMichal Simek 			     priv->interface);
392185f7d9aSMichal Simek 
39380243528SMichal Simek 	phydev->supported = supported | ADVERTISED_Pause |
39480243528SMichal Simek 			    ADVERTISED_Asym_Pause;
395185f7d9aSMichal Simek 	phydev->advertising = phydev->supported;
396185f7d9aSMichal Simek 	priv->phydev = phydev;
397185f7d9aSMichal Simek 	phy_config(phydev);
398185f7d9aSMichal Simek 	phy_startup(phydev);
399185f7d9aSMichal Simek 
4004ed4aa20SMichal Simek 	if (!phydev->link) {
4014ed4aa20SMichal Simek 		printf("%s: No link.\n", phydev->dev->name);
4024ed4aa20SMichal Simek 		return -1;
4034ed4aa20SMichal Simek 	}
4044ed4aa20SMichal Simek 
40580243528SMichal Simek 	switch (phydev->speed) {
40680243528SMichal Simek 	case SPEED_1000:
40780243528SMichal Simek 		writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED1000,
40880243528SMichal Simek 		       &regs->nwcfg);
40997598fcfSSoren Brinkmann 		clk_rate = ZYNQ_GEM_FREQUENCY_1000;
41080243528SMichal Simek 		break;
41180243528SMichal Simek 	case SPEED_100:
412242b1547SMichal Simek 		writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED100,
413242b1547SMichal Simek 		       &regs->nwcfg);
41497598fcfSSoren Brinkmann 		clk_rate = ZYNQ_GEM_FREQUENCY_100;
41580243528SMichal Simek 		break;
41680243528SMichal Simek 	case SPEED_10:
41797598fcfSSoren Brinkmann 		clk_rate = ZYNQ_GEM_FREQUENCY_10;
41880243528SMichal Simek 		break;
41980243528SMichal Simek 	}
42001fbf310SDavid Andrey 
42101fbf310SDavid Andrey 	/* Change the rclk and clk only not using EMIO interface */
42201fbf310SDavid Andrey 	if (!priv->emio)
42301fbf310SDavid Andrey 		zynq_slcr_gem_clk_setup(dev->iobase !=
42497598fcfSSoren Brinkmann 					ZYNQ_GEM_BASEADDR0, clk_rate);
42580243528SMichal Simek 
42680243528SMichal Simek 	setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
42780243528SMichal Simek 					ZYNQ_GEM_NWCTRL_TXEN_MASK);
42880243528SMichal Simek 
429185f7d9aSMichal Simek 	return 0;
430185f7d9aSMichal Simek }
431185f7d9aSMichal Simek 
432e4d2318aSMichal Simek static int wait_for_bit(const char *func, u32 *reg, const u32 mask,
433e4d2318aSMichal Simek 			bool set, unsigned int timeout)
434e4d2318aSMichal Simek {
435e4d2318aSMichal Simek 	u32 val;
436e4d2318aSMichal Simek 	unsigned long start = get_timer(0);
437e4d2318aSMichal Simek 
438e4d2318aSMichal Simek 	while (1) {
439e4d2318aSMichal Simek 		val = readl(reg);
440e4d2318aSMichal Simek 
441e4d2318aSMichal Simek 		if (!set)
442e4d2318aSMichal Simek 			val = ~val;
443e4d2318aSMichal Simek 
444e4d2318aSMichal Simek 		if ((val & mask) == mask)
445e4d2318aSMichal Simek 			return 0;
446e4d2318aSMichal Simek 
447e4d2318aSMichal Simek 		if (get_timer(start) > timeout)
448e4d2318aSMichal Simek 			break;
449e4d2318aSMichal Simek 
450e4d2318aSMichal Simek 		udelay(1);
451e4d2318aSMichal Simek 	}
452e4d2318aSMichal Simek 
453e4d2318aSMichal Simek 	debug("%s: Timeout (reg=%p mask=%08x wait_set=%i)\n",
454e4d2318aSMichal Simek 	      func, reg, mask, set);
455e4d2318aSMichal Simek 
456e4d2318aSMichal Simek 	return -ETIMEDOUT;
457e4d2318aSMichal Simek }
458e4d2318aSMichal Simek 
459185f7d9aSMichal Simek static int zynq_gem_send(struct eth_device *dev, void *ptr, int len)
460185f7d9aSMichal Simek {
461a5144237SSrikanth Thokala 	u32 addr, size;
462185f7d9aSMichal Simek 	struct zynq_gem_priv *priv = dev->priv;
463185f7d9aSMichal Simek 	struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
46423a598f7SMichal Simek 	struct emac_bd *current_bd = &priv->tx_bd[1];
465185f7d9aSMichal Simek 
466185f7d9aSMichal Simek 	/* Setup Tx BD */
467a5144237SSrikanth Thokala 	memset(priv->tx_bd, 0, sizeof(struct emac_bd));
468185f7d9aSMichal Simek 
4695b47d407SPrabhakar Kushwaha 	priv->tx_bd->addr = (ulong)ptr;
470a5144237SSrikanth Thokala 	priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
47123a598f7SMichal Simek 			       ZYNQ_GEM_TXBUF_LAST_MASK;
47223a598f7SMichal Simek 	/* Dummy descriptor to mark it as the last in descriptor chain */
47323a598f7SMichal Simek 	current_bd->addr = 0x0;
47423a598f7SMichal Simek 	current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
475e65d33cfSMichal Simek 			     ZYNQ_GEM_TXBUF_LAST_MASK|
47623a598f7SMichal Simek 			     ZYNQ_GEM_TXBUF_USED_MASK;
477a5144237SSrikanth Thokala 
47845c07741SMichal Simek 	/* setup BD */
47945c07741SMichal Simek 	writel((ulong)priv->tx_bd, &regs->txqbase);
48045c07741SMichal Simek 
4815b47d407SPrabhakar Kushwaha 	addr = (ulong) ptr;
482a5144237SSrikanth Thokala 	addr &= ~(ARCH_DMA_MINALIGN - 1);
483a5144237SSrikanth Thokala 	size = roundup(len, ARCH_DMA_MINALIGN);
484a5144237SSrikanth Thokala 	flush_dcache_range(addr, addr + size);
48596f4f149SSiva Durga Prasad Paladugu 
4865b47d407SPrabhakar Kushwaha 	addr = (ulong)priv->rxbuffers;
48796f4f149SSiva Durga Prasad Paladugu 	addr &= ~(ARCH_DMA_MINALIGN - 1);
48896f4f149SSiva Durga Prasad Paladugu 	size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
48996f4f149SSiva Durga Prasad Paladugu 	flush_dcache_range(addr, addr + size);
490a5144237SSrikanth Thokala 	barrier();
491185f7d9aSMichal Simek 
492185f7d9aSMichal Simek 	/* Start transmit */
493185f7d9aSMichal Simek 	setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
494185f7d9aSMichal Simek 
495a5144237SSrikanth Thokala 	/* Read TX BD status */
496a5144237SSrikanth Thokala 	if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
497a5144237SSrikanth Thokala 		printf("TX buffers exhausted in mid frame\n");
498185f7d9aSMichal Simek 
499e4d2318aSMichal Simek 	return wait_for_bit(__func__, &regs->txsr, ZYNQ_GEM_TSR_DONE,
500e4d2318aSMichal Simek 			    true, 20000);
501185f7d9aSMichal Simek }
502185f7d9aSMichal Simek 
503185f7d9aSMichal Simek /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
504185f7d9aSMichal Simek static int zynq_gem_recv(struct eth_device *dev)
505185f7d9aSMichal Simek {
506185f7d9aSMichal Simek 	int frame_len;
507185f7d9aSMichal Simek 	struct zynq_gem_priv *priv = dev->priv;
508185f7d9aSMichal Simek 	struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
509185f7d9aSMichal Simek 	struct emac_bd *first_bd;
510185f7d9aSMichal Simek 
511185f7d9aSMichal Simek 	if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
512185f7d9aSMichal Simek 		return 0;
513185f7d9aSMichal Simek 
514185f7d9aSMichal Simek 	if (!(current_bd->status &
515185f7d9aSMichal Simek 			(ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
516185f7d9aSMichal Simek 		printf("GEM: SOF or EOF not set for last buffer received!\n");
517185f7d9aSMichal Simek 		return 0;
518185f7d9aSMichal Simek 	}
519185f7d9aSMichal Simek 
520185f7d9aSMichal Simek 	frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
521185f7d9aSMichal Simek 	if (frame_len) {
522a5144237SSrikanth Thokala 		u32 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
523a5144237SSrikanth Thokala 		addr &= ~(ARCH_DMA_MINALIGN - 1);
524a5144237SSrikanth Thokala 
5255b47d407SPrabhakar Kushwaha 		net_process_received_packet((u8 *)(ulong)addr, frame_len);
526185f7d9aSMichal Simek 
527185f7d9aSMichal Simek 		if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK)
528185f7d9aSMichal Simek 			priv->rx_first_buf = priv->rxbd_current;
529185f7d9aSMichal Simek 		else {
530185f7d9aSMichal Simek 			current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
531185f7d9aSMichal Simek 			current_bd->status = 0xF0000000; /* FIXME */
532185f7d9aSMichal Simek 		}
533185f7d9aSMichal Simek 
534185f7d9aSMichal Simek 		if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
535185f7d9aSMichal Simek 			first_bd = &priv->rx_bd[priv->rx_first_buf];
536185f7d9aSMichal Simek 			first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
537185f7d9aSMichal Simek 			first_bd->status = 0xF0000000;
538185f7d9aSMichal Simek 		}
539185f7d9aSMichal Simek 
540185f7d9aSMichal Simek 		if ((++priv->rxbd_current) >= RX_BUF)
541185f7d9aSMichal Simek 			priv->rxbd_current = 0;
542185f7d9aSMichal Simek 	}
543185f7d9aSMichal Simek 
5443b90d0afSMichal Simek 	return frame_len;
545185f7d9aSMichal Simek }
546185f7d9aSMichal Simek 
547185f7d9aSMichal Simek static void zynq_gem_halt(struct eth_device *dev)
548185f7d9aSMichal Simek {
549185f7d9aSMichal Simek 	struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
550185f7d9aSMichal Simek 
55180243528SMichal Simek 	clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
55280243528SMichal Simek 						ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
553185f7d9aSMichal Simek }
554185f7d9aSMichal Simek 
555185f7d9aSMichal Simek static int zynq_gem_miiphyread(const char *devname, uchar addr,
556185f7d9aSMichal Simek 							uchar reg, ushort *val)
557185f7d9aSMichal Simek {
558185f7d9aSMichal Simek 	struct eth_device *dev = eth_get_dev();
559185f7d9aSMichal Simek 	int ret;
560185f7d9aSMichal Simek 
561185f7d9aSMichal Simek 	ret = phyread(dev, addr, reg, val);
562185f7d9aSMichal Simek 	debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, *val);
563185f7d9aSMichal Simek 	return ret;
564185f7d9aSMichal Simek }
565185f7d9aSMichal Simek 
566185f7d9aSMichal Simek static int zynq_gem_miiphy_write(const char *devname, uchar addr,
567185f7d9aSMichal Simek 							uchar reg, ushort val)
568185f7d9aSMichal Simek {
569185f7d9aSMichal Simek 	struct eth_device *dev = eth_get_dev();
570185f7d9aSMichal Simek 
571185f7d9aSMichal Simek 	debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val);
572185f7d9aSMichal Simek 	return phywrite(dev, addr, reg, val);
573185f7d9aSMichal Simek }
574185f7d9aSMichal Simek 
57558405378SMichal Simek int zynq_gem_initialize(bd_t *bis, phys_addr_t base_addr,
57658405378SMichal Simek 			int phy_addr, u32 emio)
577185f7d9aSMichal Simek {
578185f7d9aSMichal Simek 	struct eth_device *dev;
579185f7d9aSMichal Simek 	struct zynq_gem_priv *priv;
580a5144237SSrikanth Thokala 	void *bd_space;
581185f7d9aSMichal Simek 
582185f7d9aSMichal Simek 	dev = calloc(1, sizeof(*dev));
583185f7d9aSMichal Simek 	if (dev == NULL)
584185f7d9aSMichal Simek 		return -1;
585185f7d9aSMichal Simek 
586185f7d9aSMichal Simek 	dev->priv = calloc(1, sizeof(struct zynq_gem_priv));
587185f7d9aSMichal Simek 	if (dev->priv == NULL) {
588185f7d9aSMichal Simek 		free(dev);
589185f7d9aSMichal Simek 		return -1;
590185f7d9aSMichal Simek 	}
591185f7d9aSMichal Simek 	priv = dev->priv;
592185f7d9aSMichal Simek 
593a5144237SSrikanth Thokala 	/* Align rxbuffers to ARCH_DMA_MINALIGN */
594a5144237SSrikanth Thokala 	priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
595a5144237SSrikanth Thokala 	memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
596a5144237SSrikanth Thokala 
59796f4f149SSiva Durga Prasad Paladugu 	/* Align bd_space to MMU_SECTION_SHIFT */
598a5144237SSrikanth Thokala 	bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
5999ce1edc8SMichal Simek 	mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
6009ce1edc8SMichal Simek 					BD_SPACE, DCACHE_OFF);
601a5144237SSrikanth Thokala 
602a5144237SSrikanth Thokala 	/* Initialize the bd spaces for tx and rx bd's */
603a5144237SSrikanth Thokala 	priv->tx_bd = (struct emac_bd *)bd_space;
6045b47d407SPrabhakar Kushwaha 	priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
605a5144237SSrikanth Thokala 
606117cd4ccSDavid Andrey 	priv->phyaddr = phy_addr;
60701fbf310SDavid Andrey 	priv->emio = emio;
608185f7d9aSMichal Simek 
60916ce6de8SMichal Simek #ifndef CONFIG_ZYNQ_GEM_INTERFACE
61016ce6de8SMichal Simek 	priv->interface = PHY_INTERFACE_MODE_MII;
61116ce6de8SMichal Simek #else
61216ce6de8SMichal Simek 	priv->interface = CONFIG_ZYNQ_GEM_INTERFACE;
61316ce6de8SMichal Simek #endif
61416ce6de8SMichal Simek 
61558405378SMichal Simek 	sprintf(dev->name, "Gem.%lx", base_addr);
616185f7d9aSMichal Simek 
617185f7d9aSMichal Simek 	dev->iobase = base_addr;
618185f7d9aSMichal Simek 
619185f7d9aSMichal Simek 	dev->init = zynq_gem_init;
620185f7d9aSMichal Simek 	dev->halt = zynq_gem_halt;
621185f7d9aSMichal Simek 	dev->send = zynq_gem_send;
622185f7d9aSMichal Simek 	dev->recv = zynq_gem_recv;
623185f7d9aSMichal Simek 	dev->write_hwaddr = zynq_gem_setup_mac;
624185f7d9aSMichal Simek 
625185f7d9aSMichal Simek 	eth_register(dev);
626185f7d9aSMichal Simek 
627185f7d9aSMichal Simek 	miiphy_register(dev->name, zynq_gem_miiphyread, zynq_gem_miiphy_write);
628185f7d9aSMichal Simek 	priv->bus = miiphy_get_dev_by_name(dev->name);
629185f7d9aSMichal Simek 
630185f7d9aSMichal Simek 	return 1;
631185f7d9aSMichal Simek }
632f88a6869SMichal Simek 
6330f925822SMasahiro Yamada #if CONFIG_IS_ENABLED(OF_CONTROL)
634f88a6869SMichal Simek int zynq_gem_of_init(const void *blob)
635f88a6869SMichal Simek {
636f88a6869SMichal Simek 	int offset = 0;
637f88a6869SMichal Simek 	u32 ret = 0;
638f88a6869SMichal Simek 	u32 reg, phy_reg;
639f88a6869SMichal Simek 
640f88a6869SMichal Simek 	debug("ZYNQ GEM: Initialization\n");
641f88a6869SMichal Simek 
642f88a6869SMichal Simek 	do {
643f88a6869SMichal Simek 		offset = fdt_node_offset_by_compatible(blob, offset,
644f88a6869SMichal Simek 					"xlnx,ps7-ethernet-1.00.a");
645f88a6869SMichal Simek 		if (offset != -1) {
646f88a6869SMichal Simek 			reg = fdtdec_get_addr(blob, offset, "reg");
647f88a6869SMichal Simek 			if (reg != FDT_ADDR_T_NONE) {
648f88a6869SMichal Simek 				offset = fdtdec_lookup_phandle(blob, offset,
649f88a6869SMichal Simek 							       "phy-handle");
650f88a6869SMichal Simek 				if (offset != -1)
651f88a6869SMichal Simek 					phy_reg = fdtdec_get_addr(blob, offset,
652f88a6869SMichal Simek 								  "reg");
653f88a6869SMichal Simek 				else
654f88a6869SMichal Simek 					phy_reg = 0;
655f88a6869SMichal Simek 
656f88a6869SMichal Simek 				debug("ZYNQ GEM: addr %x, phyaddr %x\n",
657f88a6869SMichal Simek 				      reg, phy_reg);
658f88a6869SMichal Simek 
659f88a6869SMichal Simek 				ret |= zynq_gem_initialize(NULL, reg,
660f88a6869SMichal Simek 							   phy_reg, 0);
661f88a6869SMichal Simek 
662f88a6869SMichal Simek 			} else {
663f88a6869SMichal Simek 				debug("ZYNQ GEM: Can't get base address\n");
664f88a6869SMichal Simek 				return -1;
665f88a6869SMichal Simek 			}
666f88a6869SMichal Simek 		}
667f88a6869SMichal Simek 	} while (offset != -1);
668f88a6869SMichal Simek 
669f88a6869SMichal Simek 	return ret;
670f88a6869SMichal Simek }
671f88a6869SMichal Simek #endif
672